1e5acd89cSAndrew Turner /*- 2e5acd89cSAndrew Turner * Copyright (c) 2013, 2014 Andrew Turner 3e5acd89cSAndrew Turner * Copyright (c) 2015 The FreeBSD Foundation 4e5acd89cSAndrew Turner * All rights reserved. 5e5acd89cSAndrew Turner * 6e5acd89cSAndrew Turner * This software was developed by Andrew Turner under 7e5acd89cSAndrew Turner * sponsorship from the FreeBSD Foundation. 8e5acd89cSAndrew Turner * 9e5acd89cSAndrew Turner * Redistribution and use in source and binary forms, with or without 10e5acd89cSAndrew Turner * modification, are permitted provided that the following conditions 11e5acd89cSAndrew Turner * are met: 12e5acd89cSAndrew Turner * 1. Redistributions of source code must retain the above copyright 13e5acd89cSAndrew Turner * notice, this list of conditions and the following disclaimer. 14e5acd89cSAndrew Turner * 2. Redistributions in binary form must reproduce the above copyright 15e5acd89cSAndrew Turner * notice, this list of conditions and the following disclaimer in the 16e5acd89cSAndrew Turner * documentation and/or other materials provided with the distribution. 17e5acd89cSAndrew Turner * 18e5acd89cSAndrew Turner * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19e5acd89cSAndrew Turner * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20e5acd89cSAndrew Turner * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21e5acd89cSAndrew Turner * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22e5acd89cSAndrew Turner * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23e5acd89cSAndrew Turner * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24e5acd89cSAndrew Turner * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25e5acd89cSAndrew Turner * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26e5acd89cSAndrew Turner * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27e5acd89cSAndrew Turner * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28e5acd89cSAndrew Turner * SUCH DAMAGE. 29e5acd89cSAndrew Turner * 30e5acd89cSAndrew Turner * $FreeBSD$ 31e5acd89cSAndrew Turner */ 32e5acd89cSAndrew Turner 33e5acd89cSAndrew Turner #ifndef _MACHINE_ARMREG_H_ 34e5acd89cSAndrew Turner #define _MACHINE_ARMREG_H_ 35e5acd89cSAndrew Turner 368a1867f4SWojciech Macek #define INSN_SIZE 4 378a1867f4SWojciech Macek 38e5acd89cSAndrew Turner #define READ_SPECIALREG(reg) \ 39*c749d685SJulian Elischer ({ uint64_t _val; \ 40*c749d685SJulian Elischer __asm __volatile("mrs %0, " __STRING(reg) : "=&r" (_val)); \ 41*c749d685SJulian Elischer _val; \ 42e5acd89cSAndrew Turner }) 43*c749d685SJulian Elischer #define WRITE_SPECIALREG(reg, _val) \ 44*c749d685SJulian Elischer __asm __volatile("msr " __STRING(reg) ", %0" : : "r"((uint64_t)_val)) 45e5acd89cSAndrew Turner 46b1bacc1cSAndrew Turner /* CNTHCTL_EL2 - Counter-timer Hypervisor Control register */ 47b1bacc1cSAndrew Turner #define CNTHCTL_EVNTI_MASK (0xf << 4) /* Bit to trigger event stream */ 48b1bacc1cSAndrew Turner #define CNTHCTL_EVNTDIR (1 << 3) /* Control transition trigger bit */ 49b1bacc1cSAndrew Turner #define CNTHCTL_EVNTEN (1 << 2) /* Enable event stream */ 50b1bacc1cSAndrew Turner #define CNTHCTL_EL1PCEN (1 << 1) /* Allow EL0/1 physical timer access */ 51b1bacc1cSAndrew Turner #define CNTHCTL_EL1PCTEN (1 << 0) /*Allow EL0/1 physical counter access*/ 52b1bacc1cSAndrew Turner 53e5acd89cSAndrew Turner /* CPACR_EL1 */ 54e5acd89cSAndrew Turner #define CPACR_FPEN_MASK (0x3 << 20) 55e5acd89cSAndrew Turner #define CPACR_FPEN_TRAP_ALL1 (0x0 << 20) /* Traps from EL0 and EL1 */ 56e5acd89cSAndrew Turner #define CPACR_FPEN_TRAP_EL0 (0x1 << 20) /* Traps from EL0 */ 57e5acd89cSAndrew Turner #define CPACR_FPEN_TRAP_ALL2 (0x2 << 20) /* Traps from EL0 and EL1 */ 58e5acd89cSAndrew Turner #define CPACR_FPEN_TRAP_NONE (0x3 << 20) /* No traps */ 59e5acd89cSAndrew Turner #define CPACR_TTA (0x1 << 28) 60e5acd89cSAndrew Turner 61e5acd89cSAndrew Turner /* CTR_EL0 - Cache Type Register */ 62e5acd89cSAndrew Turner #define CTR_DLINE_SHIFT 16 63e5acd89cSAndrew Turner #define CTR_DLINE_MASK (0xf << CTR_DLINE_SHIFT) 64e5acd89cSAndrew Turner #define CTR_DLINE_SIZE(reg) (((reg) & CTR_DLINE_MASK) >> CTR_DLINE_SHIFT) 65e5acd89cSAndrew Turner #define CTR_ILINE_SHIFT 0 66e5acd89cSAndrew Turner #define CTR_ILINE_MASK (0xf << CTR_ILINE_SHIFT) 67e5acd89cSAndrew Turner #define CTR_ILINE_SIZE(reg) (((reg) & CTR_ILINE_MASK) >> CTR_ILINE_SHIFT) 68e5acd89cSAndrew Turner 6971374d5dSAndrew Turner /* DAIF - Interrupt Mask Bits */ 7071374d5dSAndrew Turner #define DAIF_D_MASKED (1 << 9) 7171374d5dSAndrew Turner #define DAIF_A_MASKED (1 << 8) 7271374d5dSAndrew Turner #define DAIF_I_MASKED (1 << 7) 7371374d5dSAndrew Turner #define DAIF_F_MASKED (1 << 6) 7471374d5dSAndrew Turner 75db278182SWojciech Macek /* DCZID_EL0 - Data Cache Zero ID register */ 76db278182SWojciech Macek #define DCZID_DZP (1 << 4) /* DC ZVA prohibited if non-0 */ 77db278182SWojciech Macek #define DCZID_BS_SHIFT 0 78db278182SWojciech Macek #define DCZID_BS_MASK (0xf << DCZID_BS_SHIFT) 79db278182SWojciech Macek #define DCZID_BS_SIZE(reg) (((reg) & DCZID_BS_MASK) >> DCZID_BS_SHIFT) 80db278182SWojciech Macek 81e5acd89cSAndrew Turner /* ESR_ELx */ 82e5acd89cSAndrew Turner #define ESR_ELx_ISS_MASK 0x00ffffff 83e5acd89cSAndrew Turner #define ISS_INSN_FnV (0x01 << 10) 84e5acd89cSAndrew Turner #define ISS_INSN_EA (0x01 << 9) 85e5acd89cSAndrew Turner #define ISS_INSN_S1PTW (0x01 << 7) 86e5acd89cSAndrew Turner #define ISS_INSN_IFSC_MASK (0x1f << 0) 87e5acd89cSAndrew Turner #define ISS_DATA_ISV (0x01 << 24) 88e5acd89cSAndrew Turner #define ISS_DATA_SAS_MASK (0x03 << 22) 89e5acd89cSAndrew Turner #define ISS_DATA_SSE (0x01 << 21) 90e5acd89cSAndrew Turner #define ISS_DATA_SRT_MASK (0x1f << 16) 91e5acd89cSAndrew Turner #define ISS_DATA_SF (0x01 << 15) 92e5acd89cSAndrew Turner #define ISS_DATA_AR (0x01 << 14) 93e5acd89cSAndrew Turner #define ISS_DATA_FnV (0x01 << 10) 94e5acd89cSAndrew Turner #define ISS_DATa_EA (0x01 << 9) 95e5acd89cSAndrew Turner #define ISS_DATa_CM (0x01 << 8) 96e5acd89cSAndrew Turner #define ISS_INSN_S1PTW (0x01 << 7) 97e5acd89cSAndrew Turner #define ISS_DATa_WnR (0x01 << 6) 98a70475caSAndrew Turner #define ISS_DATA_DFSC_MASK (0x3f << 0) 9963512a12SAndrew Turner #define ISS_DATA_DFSC_ASF_L0 (0x00 << 0) 10063512a12SAndrew Turner #define ISS_DATA_DFSC_ASF_L1 (0x01 << 0) 10163512a12SAndrew Turner #define ISS_DATA_DFSC_ASF_L2 (0x02 << 0) 10263512a12SAndrew Turner #define ISS_DATA_DFSC_ASF_L3 (0x03 << 0) 10363512a12SAndrew Turner #define ISS_DATA_DFSC_TF_L0 (0x04 << 0) 10463512a12SAndrew Turner #define ISS_DATA_DFSC_TF_L1 (0x05 << 0) 10563512a12SAndrew Turner #define ISS_DATA_DFSC_TF_L2 (0x06 << 0) 10663512a12SAndrew Turner #define ISS_DATA_DFSC_TF_L3 (0x07 << 0) 10763512a12SAndrew Turner #define ISS_DATA_DFSC_AFF_L1 (0x09 << 0) 10863512a12SAndrew Turner #define ISS_DATA_DFSC_AFF_L2 (0x0a << 0) 10963512a12SAndrew Turner #define ISS_DATA_DFSC_AFF_L3 (0x0b << 0) 11063512a12SAndrew Turner #define ISS_DATA_DFSC_PF_L1 (0x0d << 0) 11163512a12SAndrew Turner #define ISS_DATA_DFSC_PF_L2 (0x0e << 0) 11263512a12SAndrew Turner #define ISS_DATA_DFSC_PF_L3 (0x0f << 0) 11363512a12SAndrew Turner #define ISS_DATA_DFSC_EXT (0x10 << 0) 11463512a12SAndrew Turner #define ISS_DATA_DFSC_EXT_L0 (0x14 << 0) 11563512a12SAndrew Turner #define ISS_DATA_DFSC_EXT_L1 (0x15 << 0) 11663512a12SAndrew Turner #define ISS_DATA_DFSC_EXT_L2 (0x16 << 0) 11763512a12SAndrew Turner #define ISS_DATA_DFSC_EXT_L3 (0x17 << 0) 11863512a12SAndrew Turner #define ISS_DATA_DFSC_ECC (0x18 << 0) 11963512a12SAndrew Turner #define ISS_DATA_DFSC_ECC_L0 (0x1c << 0) 12063512a12SAndrew Turner #define ISS_DATA_DFSC_ECC_L1 (0x1d << 0) 12163512a12SAndrew Turner #define ISS_DATA_DFSC_ECC_L2 (0x1e << 0) 12263512a12SAndrew Turner #define ISS_DATA_DFSC_ECC_L3 (0x1f << 0) 12363512a12SAndrew Turner #define ISS_DATA_DFSC_ALIGN (0x21 << 0) 124dc836c65SAndrew Turner #define ISS_DATA_DFSC_TLB_CONFLICT (0x30 << 0) 125e5acd89cSAndrew Turner #define ESR_ELx_IL (0x01 << 25) 126e5acd89cSAndrew Turner #define ESR_ELx_EC_SHIFT 26 127e5acd89cSAndrew Turner #define ESR_ELx_EC_MASK (0x3f << 26) 128e5acd89cSAndrew Turner #define ESR_ELx_EXCEPTION(esr) (((esr) & ESR_ELx_EC_MASK) >> ESR_ELx_EC_SHIFT) 129e5acd89cSAndrew Turner #define EXCP_UNKNOWN 0x00 /* Unkwn exception */ 130e5acd89cSAndrew Turner #define EXCP_FP_SIMD 0x07 /* VFP/SIMD trap */ 131e5acd89cSAndrew Turner #define EXCP_ILL_STATE 0x0e /* Illegal execution state */ 1327af24ff7SEd Schouten #define EXCP_SVC32 0x11 /* SVC trap for AArch32 */ 1337af24ff7SEd Schouten #define EXCP_SVC64 0x15 /* SVC trap for AArch64 */ 134e5acd89cSAndrew Turner #define EXCP_MSR 0x18 /* MSR/MRS trap */ 135e5acd89cSAndrew Turner #define EXCP_INSN_ABORT_L 0x20 /* Instruction abort, from lower EL */ 136e5acd89cSAndrew Turner #define EXCP_INSN_ABORT 0x21 /* Instruction abort, from same EL */ 137e5acd89cSAndrew Turner #define EXCP_PC_ALIGN 0x22 /* PC alignment fault */ 138e5acd89cSAndrew Turner #define EXCP_DATA_ABORT_L 0x24 /* Data abort, from lower EL */ 139e5acd89cSAndrew Turner #define EXCP_DATA_ABORT 0x25 /* Data abort, from same EL */ 140e5acd89cSAndrew Turner #define EXCP_SP_ALIGN 0x26 /* SP slignment fault */ 141e5acd89cSAndrew Turner #define EXCP_TRAP_FP 0x2c /* Trapped FP exception */ 142e5acd89cSAndrew Turner #define EXCP_SERROR 0x2f /* SError interrupt */ 14387e19994SAndrew Turner #define EXCP_SOFTSTP_EL0 0x32 /* Software Step, from lower EL */ 144e5acd89cSAndrew Turner #define EXCP_SOFTSTP_EL1 0x33 /* Software Step, from same EL */ 145e5acd89cSAndrew Turner #define EXCP_WATCHPT_EL1 0x35 /* Watchpoint, from same EL */ 146e5acd89cSAndrew Turner #define EXCP_BRK 0x3c /* Breakpoint */ 147e5acd89cSAndrew Turner 14842cb216aSZbigniew Bodek /* ICC_CTLR_EL1 */ 14942cb216aSZbigniew Bodek #define ICC_CTLR_EL1_EOIMODE (1U << 1) 15042cb216aSZbigniew Bodek 15142cb216aSZbigniew Bodek /* ICC_IAR1_EL1 */ 15242cb216aSZbigniew Bodek #define ICC_IAR1_EL1_SPUR (0x03ff) 15342cb216aSZbigniew Bodek 15442cb216aSZbigniew Bodek /* ICC_IGRPEN0_EL1 */ 15542cb216aSZbigniew Bodek #define ICC_IGRPEN0_EL1_EN (1U << 0) 15642cb216aSZbigniew Bodek 15742cb216aSZbigniew Bodek /* ICC_PMR_EL1 */ 15842cb216aSZbigniew Bodek #define ICC_PMR_EL1_PRIO_MASK (0xFFUL) 15942cb216aSZbigniew Bodek 1608133eda9SZbigniew Bodek /* ICC_SGI1R_EL1 */ 1618133eda9SZbigniew Bodek #define ICC_SGI1R_EL1_TL_MASK 0xffffUL 1628133eda9SZbigniew Bodek #define ICC_SGI1R_EL1_AFF1_SHIFT 16 1638133eda9SZbigniew Bodek #define ICC_SGI1R_EL1_SGIID_SHIFT 24 1648133eda9SZbigniew Bodek #define ICC_SGI1R_EL1_AFF2_SHIFT 32 1658133eda9SZbigniew Bodek #define ICC_SGI1R_EL1_AFF3_SHIFT 48 1668133eda9SZbigniew Bodek #define ICC_SGI1R_EL1_SGIID_MASK 0xfUL 1678133eda9SZbigniew Bodek #define ICC_SGI1R_EL1_IRM (0x1UL << 40) 1688133eda9SZbigniew Bodek 16942cb216aSZbigniew Bodek /* ICC_SRE_EL1 */ 17042cb216aSZbigniew Bodek #define ICC_SRE_EL1_SRE (1U << 0) 17142cb216aSZbigniew Bodek 17242cb216aSZbigniew Bodek /* ICC_SRE_EL2 */ 173b2552c46SWojciech Macek #define ICC_SRE_EL2_SRE (1U << 0) 17442cb216aSZbigniew Bodek #define ICC_SRE_EL2_EN (1U << 3) 17542cb216aSZbigniew Bodek 1765f0a5fefSAndrew Turner /* ID_AA64DFR0_EL1 */ 177f45dc694SAndrew Turner #define ID_AA64DFR0_MASK 0x0000000ff0f0fffful 1785f0a5fefSAndrew Turner #define ID_AA64DFR0_DEBUG_VER_SHIFT 0 1795f0a5fefSAndrew Turner #define ID_AA64DFR0_DEBUG_VER_MASK (0xf << ID_AA64DFR0_DEBUG_VER_SHIFT) 1805f0a5fefSAndrew Turner #define ID_AA64DFR0_DEBUG_VER(x) ((x) & ID_AA64DFR0_DEBUG_VER_MASK) 1815f0a5fefSAndrew Turner #define ID_AA64DFR0_DEBUG_VER_8 (0x6 << ID_AA64DFR0_DEBUG_VER_SHIFT) 1822bafd72fSAndrew Turner #define ID_AA64DFR0_DEBUG_VER_8_VHE (0x7 << ID_AA64DFR0_DEBUG_VER_SHIFT) 183f45dc694SAndrew Turner #define ID_AA64DFR0_DEBUG_VER_8_2 (0x8 << ID_AA64DFR0_DEBUG_VER_SHIFT) 1845f0a5fefSAndrew Turner #define ID_AA64DFR0_TRACE_VER_SHIFT 4 1855f0a5fefSAndrew Turner #define ID_AA64DFR0_TRACE_VER_MASK (0xf << ID_AA64DFR0_TRACE_VER_SHIFT) 1865f0a5fefSAndrew Turner #define ID_AA64DFR0_TRACE_VER(x) ((x) & ID_AA64DFR0_TRACE_VER_MASK) 1875f0a5fefSAndrew Turner #define ID_AA64DFR0_TRACE_VER_NONE (0x0 << ID_AA64DFR0_TRACE_VER_SHIFT) 1885f0a5fefSAndrew Turner #define ID_AA64DFR0_TRACE_VER_IMPL (0x1 << ID_AA64DFR0_TRACE_VER_SHIFT) 1895f0a5fefSAndrew Turner #define ID_AA64DFR0_PMU_VER_SHIFT 8 1905f0a5fefSAndrew Turner #define ID_AA64DFR0_PMU_VER_MASK (0xf << ID_AA64DFR0_PMU_VER_SHIFT) 1915f0a5fefSAndrew Turner #define ID_AA64DFR0_PMU_VER(x) ((x) & ID_AA64DFR0_PMU_VER_MASK) 1925f0a5fefSAndrew Turner #define ID_AA64DFR0_PMU_VER_NONE (0x0 << ID_AA64DFR0_PMU_VER_SHIFT) 1935f0a5fefSAndrew Turner #define ID_AA64DFR0_PMU_VER_3 (0x1 << ID_AA64DFR0_PMU_VER_SHIFT) 1942bafd72fSAndrew Turner #define ID_AA64DFR0_PMU_VER_3_1 (0x4 << ID_AA64DFR0_PMU_VER_SHIFT) 1955f0a5fefSAndrew Turner #define ID_AA64DFR0_PMU_VER_IMPL (0xf << ID_AA64DFR0_PMU_VER_SHIFT) 1965f0a5fefSAndrew Turner #define ID_AA64DFR0_BRPS_SHIFT 12 1975f0a5fefSAndrew Turner #define ID_AA64DFR0_BRPS_MASK (0xf << ID_AA64DFR0_BRPS_SHIFT) 1985f0a5fefSAndrew Turner #define ID_AA64DFR0_BRPS(x) \ 1995f0a5fefSAndrew Turner ((((x) >> ID_AA64DFR0_BRPS_SHIFT) & 0xf) + 1) 2005f0a5fefSAndrew Turner #define ID_AA64DFR0_WRPS_SHIFT 20 2015f0a5fefSAndrew Turner #define ID_AA64DFR0_WRPS_MASK (0xf << ID_AA64DFR0_WRPS_SHIFT) 2025f0a5fefSAndrew Turner #define ID_AA64DFR0_WRPS(x) \ 2035f0a5fefSAndrew Turner ((((x) >> ID_AA64DFR0_WRPS_SHIFT) & 0xf) + 1) 2045f0a5fefSAndrew Turner #define ID_AA64DFR0_CTX_CMPS_SHIFT 28 2055f0a5fefSAndrew Turner #define ID_AA64DFR0_CTX_CMPS_MASK (0xf << ID_AA64DFR0_CTX_CMPS_SHIFT) 2065f0a5fefSAndrew Turner #define ID_AA64DFR0_CTX_CMPS(x) \ 2075f0a5fefSAndrew Turner ((((x) >> ID_AA64DFR0_CTX_CMPS_SHIFT) & 0xf) + 1) 208f45dc694SAndrew Turner #define ID_AA64DFR0_PMS_VER_SHIFT 32 209f45dc694SAndrew Turner #define ID_AA64DFR0_PMS_VER_MASK (0xful << ID_AA64DFR0_PMS_VER_SHIFT) 210f45dc694SAndrew Turner #define ID_AA64DFR0_PMS_VER(x) ((x) & ID_AA64DFR0_PMS_VER_MASK) 211f45dc694SAndrew Turner #define ID_AA64DFR0_PMS_VER_NONE (0x0ul << ID_AA64DFR0_PMS_VER_SHIFT) 212f45dc694SAndrew Turner #define ID_AA64DFR0_PMS_VER_V1 (0x1ul << ID_AA64DFR0_PMS_VER_SHIFT) 2135f0a5fefSAndrew Turner 2145f0a5fefSAndrew Turner /* ID_AA64ISAR0_EL1 */ 215ca289945SAndrew Turner #define ID_AA64ISAR0_MASK 0x0000fffff0fffff0ul 2165f0a5fefSAndrew Turner #define ID_AA64ISAR0_AES_SHIFT 4 2175f0a5fefSAndrew Turner #define ID_AA64ISAR0_AES_MASK (0xf << ID_AA64ISAR0_AES_SHIFT) 2185f0a5fefSAndrew Turner #define ID_AA64ISAR0_AES(x) ((x) & ID_AA64ISAR0_AES_MASK) 2195f0a5fefSAndrew Turner #define ID_AA64ISAR0_AES_NONE (0x0 << ID_AA64ISAR0_AES_SHIFT) 2205f0a5fefSAndrew Turner #define ID_AA64ISAR0_AES_BASE (0x1 << ID_AA64ISAR0_AES_SHIFT) 2215f0a5fefSAndrew Turner #define ID_AA64ISAR0_AES_PMULL (0x2 << ID_AA64ISAR0_AES_SHIFT) 2225f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA1_SHIFT 8 2235f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA1_MASK (0xf << ID_AA64ISAR0_SHA1_SHIFT) 2245f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA1(x) ((x) & ID_AA64ISAR0_SHA1_MASK) 2255f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA1_NONE (0x0 << ID_AA64ISAR0_SHA1_SHIFT) 2265f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA1_BASE (0x1 << ID_AA64ISAR0_SHA1_SHIFT) 2275f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA2_SHIFT 12 2285f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA2_MASK (0xf << ID_AA64ISAR0_SHA2_SHIFT) 2295f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA2(x) ((x) & ID_AA64ISAR0_SHA2_MASK) 2305f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA2_NONE (0x0 << ID_AA64ISAR0_SHA2_SHIFT) 2315f0a5fefSAndrew Turner #define ID_AA64ISAR0_SHA2_BASE (0x1 << ID_AA64ISAR0_SHA2_SHIFT) 232ca289945SAndrew Turner #define ID_AA64ISAR0_SHA2_512 (0x2 << ID_AA64ISAR0_SHA2_SHIFT) 2335f0a5fefSAndrew Turner #define ID_AA64ISAR0_CRC32_SHIFT 16 2345f0a5fefSAndrew Turner #define ID_AA64ISAR0_CRC32_MASK (0xf << ID_AA64ISAR0_CRC32_SHIFT) 2355f0a5fefSAndrew Turner #define ID_AA64ISAR0_CRC32(x) ((x) & ID_AA64ISAR0_CRC32_MASK) 2365f0a5fefSAndrew Turner #define ID_AA64ISAR0_CRC32_NONE (0x0 << ID_AA64ISAR0_CRC32_SHIFT) 2375f0a5fefSAndrew Turner #define ID_AA64ISAR0_CRC32_BASE (0x1 << ID_AA64ISAR0_CRC32_SHIFT) 2382bafd72fSAndrew Turner #define ID_AA64ISAR0_ATOMIC_SHIFT 20 2392bafd72fSAndrew Turner #define ID_AA64ISAR0_ATOMIC_MASK (0xf << ID_AA64ISAR0_ATOMIC_SHIFT) 2402bafd72fSAndrew Turner #define ID_AA64ISAR0_ATOMIC(x) ((x) & ID_AA64ISAR0_ATOMIC_MASK) 2412bafd72fSAndrew Turner #define ID_AA64ISAR0_ATOMIC_NONE (0x0 << ID_AA64ISAR0_ATOMIC_SHIFT) 2422bafd72fSAndrew Turner #define ID_AA64ISAR0_ATOMIC_IMPL (0x2 << ID_AA64ISAR0_ATOMIC_SHIFT) 2432bafd72fSAndrew Turner #define ID_AA64ISAR0_RDM_SHIFT 28 2442bafd72fSAndrew Turner #define ID_AA64ISAR0_RDM_MASK (0xf << ID_AA64ISAR0_RDM_SHIFT) 2452bafd72fSAndrew Turner #define ID_AA64ISAR0_RDM(x) ((x) & ID_AA64ISAR0_RDM_MASK) 2462bafd72fSAndrew Turner #define ID_AA64ISAR0_RDM_NONE (0x0 << ID_AA64ISAR0_RDM_SHIFT) 2472bafd72fSAndrew Turner #define ID_AA64ISAR0_RDM_IMPL (0x1 << ID_AA64ISAR0_RDM_SHIFT) 248ca289945SAndrew Turner #define ID_AA64ISAR0_SHA3_SHIFT 32 249ca289945SAndrew Turner #define ID_AA64ISAR0_SHA3_MASK (0xful << ID_AA64ISAR0_SHA3_SHIFT) 250ca289945SAndrew Turner #define ID_AA64ISAR0_SHA3(x) ((x) & ID_AA64ISAR0_SHA3_MASK) 251ca289945SAndrew Turner #define ID_AA64ISAR0_SHA3_NONE (0x0ul << ID_AA64ISAR0_SHA3_SHIFT) 252ca289945SAndrew Turner #define ID_AA64ISAR0_SHA3_IMPL (0x1ul << ID_AA64ISAR0_SHA3_SHIFT) 253ca289945SAndrew Turner #define ID_AA64ISAR0_SM3_SHIFT 36 254ca289945SAndrew Turner #define ID_AA64ISAR0_SM3_MASK (0xful << ID_AA64ISAR0_SM3_SHIFT) 255ca289945SAndrew Turner #define ID_AA64ISAR0_SM3(x) ((x) & ID_AA64ISAR0_SM3_MASK) 256ca289945SAndrew Turner #define ID_AA64ISAR0_SM3_NONE (0x0ul << ID_AA64ISAR0_SM3_SHIFT) 257ca289945SAndrew Turner #define ID_AA64ISAR0_SM3_IMPL (0x1ul << ID_AA64ISAR0_SM3_SHIFT) 258ca289945SAndrew Turner #define ID_AA64ISAR0_SM4_SHIFT 40 259ca289945SAndrew Turner #define ID_AA64ISAR0_SM4_MASK (0xful << ID_AA64ISAR0_SM4_SHIFT) 260ca289945SAndrew Turner #define ID_AA64ISAR0_SM4(x) ((x) & ID_AA64ISAR0_SM4_MASK) 261ca289945SAndrew Turner #define ID_AA64ISAR0_SM4_NONE (0x0ul << ID_AA64ISAR0_SM4_SHIFT) 262ca289945SAndrew Turner #define ID_AA64ISAR0_SM4_IMPL (0x1ul << ID_AA64ISAR0_SM4_SHIFT) 2635bb9cd61SAndrew Turner #define ID_AA64ISAR0_DP_SHIFT 44 264ca289945SAndrew Turner #define ID_AA64ISAR0_DP_MASK (0xful << ID_AA64ISAR0_DP_SHIFT) 265ca289945SAndrew Turner #define ID_AA64ISAR0_DP(x) ((x) & ID_AA64ISAR0_DP_MASK) 266ca289945SAndrew Turner #define ID_AA64ISAR0_DP_NONE (0x0ul << ID_AA64ISAR0_DP_SHIFT) 267ca289945SAndrew Turner #define ID_AA64ISAR0_DP_IMPL (0x1ul << ID_AA64ISAR0_DP_SHIFT) 2685f0a5fefSAndrew Turner 269f45dc694SAndrew Turner /* ID_AA64ISAR1_EL1 */ 270ca289945SAndrew Turner #define ID_AA64ISAR1_MASK 0xffffffff 2711a2e5c00SAndrew Turner #define ID_AA64ISAR1_DPB_SHIFT 0 272f45dc694SAndrew Turner #define ID_AA64ISAR1_DPB_MASK (0xf << ID_AA64ISAR1_DPB_SHIFT) 273f45dc694SAndrew Turner #define ID_AA64ISAR1_DPB(x) ((x) & ID_AA64ISAR1_DPB_MASK) 274f45dc694SAndrew Turner #define ID_AA64ISAR1_DPB_NONE (0x0 << ID_AA64ISAR1_DPB_SHIFT) 275f45dc694SAndrew Turner #define ID_AA64ISAR1_DPB_IMPL (0x1 << ID_AA64ISAR1_DPB_SHIFT) 276ca289945SAndrew Turner #define ID_AA64ISAR1_APA_SHIFT 4 277ca289945SAndrew Turner #define ID_AA64ISAR1_APA_MASK (0xf << ID_AA64ISAR1_APA_SHIFT) 278ca289945SAndrew Turner #define ID_AA64ISAR1_APA(x) ((x) & ID_AA64ISAR1_APA_MASK) 279ca289945SAndrew Turner #define ID_AA64ISAR1_APA_NONE (0x0 << ID_AA64ISAR1_APA_SHIFT) 280ca289945SAndrew Turner #define ID_AA64ISAR1_APA_IMPL (0x1 << ID_AA64ISAR1_APA_SHIFT) 281ca289945SAndrew Turner #define ID_AA64ISAR1_API_SHIFT 8 282ca289945SAndrew Turner #define ID_AA64ISAR1_API_MASK (0xf << ID_AA64ISAR1_API_SHIFT) 283ca289945SAndrew Turner #define ID_AA64ISAR1_API(x) ((x) & ID_AA64ISAR1_API_MASK) 284ca289945SAndrew Turner #define ID_AA64ISAR1_API_NONE (0x0 << ID_AA64ISAR1_API_SHIFT) 285ca289945SAndrew Turner #define ID_AA64ISAR1_API_IMPL (0x1 << ID_AA64ISAR1_API_SHIFT) 286ca289945SAndrew Turner #define ID_AA64ISAR1_JSCVT_SHIFT 12 287ca289945SAndrew Turner #define ID_AA64ISAR1_JSCVT_MASK (0xf << ID_AA64ISAR1_JSCVT_SHIFT) 288ca289945SAndrew Turner #define ID_AA64ISAR1_JSCVT(x) ((x) & ID_AA64ISAR1_JSCVT_MASK) 289ca289945SAndrew Turner #define ID_AA64ISAR1_JSCVT_NONE (0x0 << ID_AA64ISAR1_JSCVT_SHIFT) 290ca289945SAndrew Turner #define ID_AA64ISAR1_JSCVT_IMPL (0x1 << ID_AA64ISAR1_JSCVT_SHIFT) 291ca289945SAndrew Turner #define ID_AA64ISAR1_FCMA_SHIFT 16 292ca289945SAndrew Turner #define ID_AA64ISAR1_FCMA_MASK (0xf << ID_AA64ISAR1_FCMA_SHIFT) 293ca289945SAndrew Turner #define ID_AA64ISAR1_FCMA(x) ((x) & ID_AA64ISAR1_FCMA_MASK) 294ca289945SAndrew Turner #define ID_AA64ISAR1_FCMA_NONE (0x0 << ID_AA64ISAR1_FCMA_SHIFT) 295ca289945SAndrew Turner #define ID_AA64ISAR1_FCMA_IMPL (0x1 << ID_AA64ISAR1_FCMA_SHIFT) 296ca289945SAndrew Turner #define ID_AA64ISAR1_LRCPC_SHIFT 20 297ca289945SAndrew Turner #define ID_AA64ISAR1_LRCPC_MASK (0xf << ID_AA64ISAR1_LRCPC_SHIFT) 298ca289945SAndrew Turner #define ID_AA64ISAR1_LRCPC(x) ((x) & ID_AA64ISAR1_LRCPC_MASK) 299ca289945SAndrew Turner #define ID_AA64ISAR1_LRCPC_NONE (0x0 << ID_AA64ISAR1_LRCPC_SHIFT) 300ca289945SAndrew Turner #define ID_AA64ISAR1_LRCPC_IMPL (0x1 << ID_AA64ISAR1_LRCPC_SHIFT) 301ca289945SAndrew Turner #define ID_AA64ISAR1_GPA_SHIFT 24 302ca289945SAndrew Turner #define ID_AA64ISAR1_GPA_MASK (0xf << ID_AA64ISAR1_GPA_SHIFT) 303ca289945SAndrew Turner #define ID_AA64ISAR1_GPA(x) ((x) & ID_AA64ISAR1_GPA_MASK) 304ca289945SAndrew Turner #define ID_AA64ISAR1_GPA_NONE (0x0 << ID_AA64ISAR1_GPA_SHIFT) 305ca289945SAndrew Turner #define ID_AA64ISAR1_GPA_IMPL (0x1 << ID_AA64ISAR1_GPA_SHIFT) 306ca289945SAndrew Turner #define ID_AA64ISAR1_GPI_SHIFT 28 307ca289945SAndrew Turner #define ID_AA64ISAR1_GPI_MASK (0xf << ID_AA64ISAR1_GPI_SHIFT) 308ca289945SAndrew Turner #define ID_AA64ISAR1_GPI(x) ((x) & ID_AA64ISAR1_GPI_MASK) 309ca289945SAndrew Turner #define ID_AA64ISAR1_GPI_NONE (0x0 << ID_AA64ISAR1_GPI_SHIFT) 310ca289945SAndrew Turner #define ID_AA64ISAR1_GPI_IMPL (0x1 << ID_AA64ISAR1_GPI_SHIFT) 311f45dc694SAndrew Turner 3125f0a5fefSAndrew Turner /* ID_AA64MMFR0_EL1 */ 3135f0a5fefSAndrew Turner #define ID_AA64MMFR0_MASK 0xffffffff 3145f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE_SHIFT 0 3155f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE_MASK (0xf << ID_AA64MMFR0_PA_RANGE_SHIFT) 3165f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE(x) ((x) & ID_AA64MMFR0_PA_RANGE_MASK) 3175f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE_4G (0x0 << ID_AA64MMFR0_PA_RANGE_SHIFT) 3185f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE_64G (0x1 << ID_AA64MMFR0_PA_RANGE_SHIFT) 3195f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE_1T (0x2 << ID_AA64MMFR0_PA_RANGE_SHIFT) 3205f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE_4T (0x3 << ID_AA64MMFR0_PA_RANGE_SHIFT) 3215f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE_16T (0x4 << ID_AA64MMFR0_PA_RANGE_SHIFT) 3225f0a5fefSAndrew Turner #define ID_AA64MMFR0_PA_RANGE_256T (0x5 << ID_AA64MMFR0_PA_RANGE_SHIFT) 323f45dc694SAndrew Turner #define ID_AA64MMFR0_PA_RANGE_4P (0x6 << ID_AA64MMFR0_PA_RANGE_SHIFT) 3245f0a5fefSAndrew Turner #define ID_AA64MMFR0_ASID_BITS_SHIFT 4 3255f0a5fefSAndrew Turner #define ID_AA64MMFR0_ASID_BITS_MASK (0xf << ID_AA64MMFR0_ASID_BITS_SHIFT) 3265f0a5fefSAndrew Turner #define ID_AA64MMFR0_ASID_BITS(x) ((x) & ID_AA64MMFR0_ASID_BITS_MASK) 3275f0a5fefSAndrew Turner #define ID_AA64MMFR0_ASID_BITS_8 (0x0 << ID_AA64MMFR0_ASID_BITS_SHIFT) 3285f0a5fefSAndrew Turner #define ID_AA64MMFR0_ASID_BITS_16 (0x2 << ID_AA64MMFR0_ASID_BITS_SHIFT) 3295f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_SHIFT 8 3305f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_MASK (0xf << ID_AA64MMFR0_BIGEND_SHIFT) 3315f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND(x) ((x) & ID_AA64MMFR0_BIGEND_MASK) 3325f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_FIXED (0x0 << ID_AA64MMFR0_BIGEND_SHIFT) 3335f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_MIXED (0x1 << ID_AA64MMFR0_BIGEND_SHIFT) 3345f0a5fefSAndrew Turner #define ID_AA64MMFR0_S_NS_MEM_SHIFT 12 3355f0a5fefSAndrew Turner #define ID_AA64MMFR0_S_NS_MEM_MASK (0xf << ID_AA64MMFR0_S_NS_MEM_SHIFT) 3365f0a5fefSAndrew Turner #define ID_AA64MMFR0_S_NS_MEM(x) ((x) & ID_AA64MMFR0_S_NS_MEM_MASK) 3375f0a5fefSAndrew Turner #define ID_AA64MMFR0_S_NS_MEM_NONE (0x0 << ID_AA64MMFR0_S_NS_MEM_SHIFT) 3385f0a5fefSAndrew Turner #define ID_AA64MMFR0_S_NS_MEM_DISTINCT (0x1 << ID_AA64MMFR0_S_NS_MEM_SHIFT) 3395f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_EL0_SHIFT 16 3405f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_EL0_MASK (0xf << ID_AA64MMFR0_BIGEND_EL0_SHIFT) 3415f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_EL0(x) ((x) & ID_AA64MMFR0_BIGEND_EL0_MASK) 3425f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_EL0_FIXED (0x0 << ID_AA64MMFR0_BIGEND_EL0_SHIFT) 3435f0a5fefSAndrew Turner #define ID_AA64MMFR0_BIGEND_EL0_MIXED (0x1 << ID_AA64MMFR0_BIGEND_EL0_SHIFT) 3445f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN16_SHIFT 20 3455f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN16_MASK (0xf << ID_AA64MMFR0_TGRAN16_SHIFT) 3465f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN16(x) ((x) & ID_AA64MMFR0_TGRAN16_MASK) 3475f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN16_NONE (0x0 << ID_AA64MMFR0_TGRAN16_SHIFT) 3485f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN16_IMPL (0x1 << ID_AA64MMFR0_TGRAN16_SHIFT) 3495f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN64_SHIFT 24 3505f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN64_MASK (0xf << ID_AA64MMFR0_TGRAN64_SHIFT) 3515f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN64(x) ((x) & ID_AA64MMFR0_TGRAN64_MASK) 3525f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN64_IMPL (0x0 << ID_AA64MMFR0_TGRAN64_SHIFT) 3535f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN64_NONE (0xf << ID_AA64MMFR0_TGRAN64_SHIFT) 3545f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN4_SHIFT 28 3555f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN4_MASK (0xf << ID_AA64MMFR0_TGRAN4_SHIFT) 3565f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN4(x) ((x) & ID_AA64MMFR0_TGRAN4_MASK) 3575f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN4_IMPL (0x0 << ID_AA64MMFR0_TGRAN4_SHIFT) 3585f0a5fefSAndrew Turner #define ID_AA64MMFR0_TGRAN4_NONE (0xf << ID_AA64MMFR0_TGRAN4_SHIFT) 3595f0a5fefSAndrew Turner 3602bafd72fSAndrew Turner /* ID_AA64MMFR1_EL1 */ 361f45dc694SAndrew Turner #define ID_AA64MMFR1_MASK 0xffffffff 3622bafd72fSAndrew Turner #define ID_AA64MMFR1_HAFDBS_SHIFT 0 3632bafd72fSAndrew Turner #define ID_AA64MMFR1_HAFDBS_MASK (0xf << ID_AA64MMFR1_HAFDBS_SHIFT) 3642bafd72fSAndrew Turner #define ID_AA64MMFR1_HAFDBS(x) ((x) & ID_AA64MMFR1_HAFDBS_MASK) 3652bafd72fSAndrew Turner #define ID_AA64MMFR1_HAFDBS_NONE (0x0 << ID_AA64MMFR1_HAFDBS_SHIFT) 3662bafd72fSAndrew Turner #define ID_AA64MMFR1_HAFDBS_AF (0x1 << ID_AA64MMFR1_HAFDBS_SHIFT) 3672bafd72fSAndrew Turner #define ID_AA64MMFR1_HAFDBS_AF_DBS (0x2 << ID_AA64MMFR1_HAFDBS_SHIFT) 3682bafd72fSAndrew Turner #define ID_AA64MMFR1_VMIDBITS_SHIFT 4 3692bafd72fSAndrew Turner #define ID_AA64MMFR1_VMIDBITS_MASK (0xf << ID_AA64MMFR1_VMIDBITS_SHIFT) 3702bafd72fSAndrew Turner #define ID_AA64MMFR1_VMIDBITS(x) ((x) & ID_AA64MMFR1_VMIDBITS_MASK) 3712bafd72fSAndrew Turner #define ID_AA64MMFR1_VMIDBITS_8 (0x0 << ID_AA64MMFR1_VMIDBITS_SHIFT) 3722bafd72fSAndrew Turner #define ID_AA64MMFR1_VMIDBITS_16 (0x2 << ID_AA64MMFR1_VMIDBITS_SHIFT) 3732bafd72fSAndrew Turner #define ID_AA64MMFR1_VH_SHIFT 8 3742bafd72fSAndrew Turner #define ID_AA64MMFR1_VH_MASK (0xf << ID_AA64MMFR1_VH_SHIFT) 3752bafd72fSAndrew Turner #define ID_AA64MMFR1_VH(x) ((x) & ID_AA64MMFR1_VH_MASK) 3762bafd72fSAndrew Turner #define ID_AA64MMFR1_VH_NONE (0x0 << ID_AA64MMFR1_VH_SHIFT) 3772bafd72fSAndrew Turner #define ID_AA64MMFR1_VH_IMPL (0x1 << ID_AA64MMFR1_VH_SHIFT) 3782bafd72fSAndrew Turner #define ID_AA64MMFR1_HPDS_SHIFT 12 3792bafd72fSAndrew Turner #define ID_AA64MMFR1_HPDS_MASK (0xf << ID_AA64MMFR1_HPDS_SHIFT) 3802bafd72fSAndrew Turner #define ID_AA64MMFR1_HPDS(x) ((x) & ID_AA64MMFR1_HPDS_MASK) 3812bafd72fSAndrew Turner #define ID_AA64MMFR1_HPDS_NONE (0x0 << ID_AA64MMFR1_HPDS_SHIFT) 382f45dc694SAndrew Turner #define ID_AA64MMFR1_HPDS_HPD (0x1 << ID_AA64MMFR1_HPDS_SHIFT) 383f45dc694SAndrew Turner #define ID_AA64MMFR1_HPDS_TTPBHA (0x2 << ID_AA64MMFR1_HPDS_SHIFT) 3842bafd72fSAndrew Turner #define ID_AA64MMFR1_LO_SHIFT 16 3852bafd72fSAndrew Turner #define ID_AA64MMFR1_LO_MASK (0xf << ID_AA64MMFR1_LO_SHIFT) 3862bafd72fSAndrew Turner #define ID_AA64MMFR1_LO(x) ((x) & ID_AA64MMFR1_LO_MASK) 3872bafd72fSAndrew Turner #define ID_AA64MMFR1_LO_NONE (0x0 << ID_AA64MMFR1_LO_SHIFT) 3882bafd72fSAndrew Turner #define ID_AA64MMFR1_LO_IMPL (0x1 << ID_AA64MMFR1_LO_SHIFT) 3892bafd72fSAndrew Turner #define ID_AA64MMFR1_PAN_SHIFT 20 3902bafd72fSAndrew Turner #define ID_AA64MMFR1_PAN_MASK (0xf << ID_AA64MMFR1_PAN_SHIFT) 3912bafd72fSAndrew Turner #define ID_AA64MMFR1_PAN(x) ((x) & ID_AA64MMFR1_PAN_MASK) 3922bafd72fSAndrew Turner #define ID_AA64MMFR1_PAN_NONE (0x0 << ID_AA64MMFR1_PAN_SHIFT) 3932bafd72fSAndrew Turner #define ID_AA64MMFR1_PAN_IMPL (0x1 << ID_AA64MMFR1_PAN_SHIFT) 394d6a0af23SAndrew Turner #define ID_AA64MMFR1_PAN_ATS1E1 (0x2 << ID_AA64MMFR1_PAN_SHIFT) 395f45dc694SAndrew Turner #define ID_AA64MMFR1_SPEC_SEI_SHIFT 24 396f45dc694SAndrew Turner #define ID_AA64MMFR1_SPEC_SEI_MASK (0xf << ID_AA64MMFR1_SPEC_SEI_SHIFT) 397f45dc694SAndrew Turner #define ID_AA64MMFR1_SPEC_SEI(x) ((x) & ID_AA64MMFR1_SPEC_SEI_MASK) 398f45dc694SAndrew Turner #define ID_AA64MMFR1_SPEC_SEI_NONE (0x0 << ID_AA64MMFR1_SPEC_SEI_SHIFT) 399f45dc694SAndrew Turner #define ID_AA64MMFR1_SPEC_SEI_IMPL (0x1 << ID_AA64MMFR1_SPEC_SEI_SHIFT) 400f45dc694SAndrew Turner #define ID_AA64MMFR1_XNX_SHIFT 28 401f45dc694SAndrew Turner #define ID_AA64MMFR1_XNX_MASK (0xf << ID_AA64MMFR1_XNX_SHIFT) 402f45dc694SAndrew Turner #define ID_AA64MMFR1_XNX(x) ((x) & ID_AA64MMFR1_XNX_MASK) 403f45dc694SAndrew Turner #define ID_AA64MMFR1_XNX_NONE (0x0 << ID_AA64MMFR1_XNX_SHIFT) 404f45dc694SAndrew Turner #define ID_AA64MMFR1_XNX_IMPL (0x1 << ID_AA64MMFR1_XNX_SHIFT) 405f45dc694SAndrew Turner 406f45dc694SAndrew Turner /* ID_AA64MMFR2_EL1 */ 407f45dc694SAndrew Turner #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 408ca289945SAndrew Turner #define ID_AA64MMFR2_MASK 0x0fffffff 409f45dc694SAndrew Turner #define ID_AA64MMFR2_CNP_SHIFT 0 410f45dc694SAndrew Turner #define ID_AA64MMFR2_CNP_MASK (0xf << ID_AA64MMFR2_CNP_SHIFT) 411f45dc694SAndrew Turner #define ID_AA64MMFR2_CNP(x) ((x) & ID_AA64MMFR2_CNP_MASK) 412f45dc694SAndrew Turner #define ID_AA64MMFR2_CNP_NONE (0x0 << ID_AA64MMFR2_CNP_SHIFT) 413f45dc694SAndrew Turner #define ID_AA64MMFR2_CNP_IMPL (0x1 << ID_AA64MMFR2_CNP_SHIFT) 414f45dc694SAndrew Turner #define ID_AA64MMFR2_UAO_SHIFT 4 415f45dc694SAndrew Turner #define ID_AA64MMFR2_UAO_MASK (0xf << ID_AA64MMFR2_UAO_SHIFT) 416f45dc694SAndrew Turner #define ID_AA64MMFR2_UAO(x) ((x) & ID_AA64MMFR2_UAO_MASK) 417f45dc694SAndrew Turner #define ID_AA64MMFR2_UAO_NONE (0x0 << ID_AA64MMFR2_UAO_SHIFT) 418f45dc694SAndrew Turner #define ID_AA64MMFR2_UAO_IMPL (0x1 << ID_AA64MMFR2_UAO_SHIFT) 419f45dc694SAndrew Turner #define ID_AA64MMFR2_LSM_SHIFT 8 420f45dc694SAndrew Turner #define ID_AA64MMFR2_LSM_MASK (0xf << ID_AA64MMFR2_LSM_SHIFT) 421f45dc694SAndrew Turner #define ID_AA64MMFR2_LSM(x) ((x) & ID_AA64MMFR2_LSM_MASK) 422f45dc694SAndrew Turner #define ID_AA64MMFR2_LSM_NONE (0x0 << ID_AA64MMFR2_LSM_SHIFT) 423f45dc694SAndrew Turner #define ID_AA64MMFR2_LSM_IMPL (0x1 << ID_AA64MMFR2_LSM_SHIFT) 424f45dc694SAndrew Turner #define ID_AA64MMFR2_IESB_SHIFT 12 425f45dc694SAndrew Turner #define ID_AA64MMFR2_IESB_MASK (0xf << ID_AA64MMFR2_IESB_SHIFT) 426f45dc694SAndrew Turner #define ID_AA64MMFR2_IESB(x) ((x) & ID_AA64MMFR2_IESB_MASK) 427f45dc694SAndrew Turner #define ID_AA64MMFR2_IESB_NONE (0x0 << ID_AA64MMFR2_IESB_SHIFT) 428f45dc694SAndrew Turner #define ID_AA64MMFR2_IESB_IMPL (0x1 << ID_AA64MMFR2_IESB_SHIFT) 429f45dc694SAndrew Turner #define ID_AA64MMFR2_VA_RANGE_SHIFT 16 430f45dc694SAndrew Turner #define ID_AA64MMFR2_VA_RANGE_MASK (0xf << ID_AA64MMFR2_VA_RANGE_SHIFT) 431f45dc694SAndrew Turner #define ID_AA64MMFR2_VA_RANGE(x) ((x) & ID_AA64MMFR2_VA_RANGE_MASK) 432f45dc694SAndrew Turner #define ID_AA64MMFR2_VA_RANGE_48 (0x0 << ID_AA64MMFR2_VA_RANGE_SHIFT) 433f45dc694SAndrew Turner #define ID_AA64MMFR2_VA_RANGE_52 (0x1 << ID_AA64MMFR2_VA_RANGE_SHIFT) 434ca289945SAndrew Turner #define ID_AA64MMFR2_CCIDX_SHIFT 20 435ca289945SAndrew Turner #define ID_AA64MMFR2_CCIDX_MASK (0xf << ID_AA64MMFR2_CCIDX_SHIFT) 436ca289945SAndrew Turner #define ID_AA64MMFR2_CCIDX(x) ((x) & ID_AA64MMFR2_CCIDX_MASK) 437ca289945SAndrew Turner #define ID_AA64MMFR2_CCIDX_32 (0x0 << ID_AA64MMFR2_CCIDX_SHIFT) 438ca289945SAndrew Turner #define ID_AA64MMFR2_CCIDX_64 (0x1 << ID_AA64MMFR2_CCIDX_SHIFT) 439ca289945SAndrew Turner #define ID_AA64MMFR2_NV_SHIFT 24 440ca289945SAndrew Turner #define ID_AA64MMFR2_NV_MASK (0xf << ID_AA64MMFR2_NV_SHIFT) 441ca289945SAndrew Turner #define ID_AA64MMFR2_NV(x) ((x) & ID_AA64MMFR2_NV_MASK) 442ca289945SAndrew Turner #define ID_AA64MMFR2_NV_NONE (0x0 << ID_AA64MMFR2_NV_SHIFT) 443ca289945SAndrew Turner #define ID_AA64MMFR2_NV_IMPL (0x1 << ID_AA64MMFR2_NV_SHIFT) 4442bafd72fSAndrew Turner 445e5acd89cSAndrew Turner /* ID_AA64PFR0_EL1 */ 446f45dc694SAndrew Turner #define ID_AA64PFR0_MASK 0x0000000ffffffffful 4475f0a5fefSAndrew Turner #define ID_AA64PFR0_EL0_SHIFT 0 4485f0a5fefSAndrew Turner #define ID_AA64PFR0_EL0_MASK (0xf << ID_AA64PFR0_EL0_SHIFT) 4495f0a5fefSAndrew Turner #define ID_AA64PFR0_EL0(x) ((x) & ID_AA64PFR0_EL0_MASK) 4505f0a5fefSAndrew Turner #define ID_AA64PFR0_EL0_64 (1 << ID_AA64PFR0_EL0_SHIFT) 4515f0a5fefSAndrew Turner #define ID_AA64PFR0_EL0_64_32 (2 << ID_AA64PFR0_EL0_SHIFT) 4525f0a5fefSAndrew Turner #define ID_AA64PFR0_EL1_SHIFT 4 4535f0a5fefSAndrew Turner #define ID_AA64PFR0_EL1_MASK (0xf << ID_AA64PFR0_EL1_SHIFT) 4545f0a5fefSAndrew Turner #define ID_AA64PFR0_EL1(x) ((x) & ID_AA64PFR0_EL1_MASK) 4555f0a5fefSAndrew Turner #define ID_AA64PFR0_EL1_64 (1 << ID_AA64PFR0_EL1_SHIFT) 4565f0a5fefSAndrew Turner #define ID_AA64PFR0_EL1_64_32 (2 << ID_AA64PFR0_EL1_SHIFT) 4575f0a5fefSAndrew Turner #define ID_AA64PFR0_EL2_SHIFT 8 4585f0a5fefSAndrew Turner #define ID_AA64PFR0_EL2_MASK (0xf << ID_AA64PFR0_EL2_SHIFT) 4595f0a5fefSAndrew Turner #define ID_AA64PFR0_EL2(x) ((x) & ID_AA64PFR0_EL2_MASK) 4605f0a5fefSAndrew Turner #define ID_AA64PFR0_EL2_NONE (0 << ID_AA64PFR0_EL2_SHIFT) 4615f0a5fefSAndrew Turner #define ID_AA64PFR0_EL2_64 (1 << ID_AA64PFR0_EL2_SHIFT) 4625f0a5fefSAndrew Turner #define ID_AA64PFR0_EL2_64_32 (2 << ID_AA64PFR0_EL2_SHIFT) 4635f0a5fefSAndrew Turner #define ID_AA64PFR0_EL3_SHIFT 12 4645f0a5fefSAndrew Turner #define ID_AA64PFR0_EL3_MASK (0xf << ID_AA64PFR0_EL3_SHIFT) 4655f0a5fefSAndrew Turner #define ID_AA64PFR0_EL3(x) ((x) & ID_AA64PFR0_EL3_MASK) 4665f0a5fefSAndrew Turner #define ID_AA64PFR0_EL3_NONE (0 << ID_AA64PFR0_EL3_SHIFT) 4675f0a5fefSAndrew Turner #define ID_AA64PFR0_EL3_64 (1 << ID_AA64PFR0_EL3_SHIFT) 4685f0a5fefSAndrew Turner #define ID_AA64PFR0_EL3_64_32 (2 << ID_AA64PFR0_EL3_SHIFT) 4695f0a5fefSAndrew Turner #define ID_AA64PFR0_FP_SHIFT 16 4705f0a5fefSAndrew Turner #define ID_AA64PFR0_FP_MASK (0xf << ID_AA64PFR0_FP_SHIFT) 4715f0a5fefSAndrew Turner #define ID_AA64PFR0_FP(x) ((x) & ID_AA64PFR0_FP_MASK) 4725f0a5fefSAndrew Turner #define ID_AA64PFR0_FP_IMPL (0x0 << ID_AA64PFR0_FP_SHIFT) 473f45dc694SAndrew Turner #define ID_AA64PFR0_FP_HP (0x1 << ID_AA64PFR0_FP_SHIFT) 4745f0a5fefSAndrew Turner #define ID_AA64PFR0_FP_NONE (0xf << ID_AA64PFR0_FP_SHIFT) 4755f0a5fefSAndrew Turner #define ID_AA64PFR0_ADV_SIMD_SHIFT 20 4765f0a5fefSAndrew Turner #define ID_AA64PFR0_ADV_SIMD_MASK (0xf << ID_AA64PFR0_ADV_SIMD_SHIFT) 4775f0a5fefSAndrew Turner #define ID_AA64PFR0_ADV_SIMD(x) ((x) & ID_AA64PFR0_ADV_SIMD_MASK) 4785f0a5fefSAndrew Turner #define ID_AA64PFR0_ADV_SIMD_IMPL (0x0 << ID_AA64PFR0_ADV_SIMD_SHIFT) 479f45dc694SAndrew Turner #define ID_AA64PFR0_ADV_SIMD_HP (0x1 << ID_AA64PFR0_ADV_SIMD_SHIFT) 4805f0a5fefSAndrew Turner #define ID_AA64PFR0_ADV_SIMD_NONE (0xf << ID_AA64PFR0_ADV_SIMD_SHIFT) 4815f0a5fefSAndrew Turner #define ID_AA64PFR0_GIC_BITS 0x4 /* Number of bits in GIC field */ 4825f0a5fefSAndrew Turner #define ID_AA64PFR0_GIC_SHIFT 24 48342cb216aSZbigniew Bodek #define ID_AA64PFR0_GIC_MASK (0xf << ID_AA64PFR0_GIC_SHIFT) 4845f0a5fefSAndrew Turner #define ID_AA64PFR0_GIC(x) ((x) & ID_AA64PFR0_GIC_MASK) 4855f0a5fefSAndrew Turner #define ID_AA64PFR0_GIC_CPUIF_NONE (0x0 << ID_AA64PFR0_GIC_SHIFT) 48642cb216aSZbigniew Bodek #define ID_AA64PFR0_GIC_CPUIF_EN (0x1 << ID_AA64PFR0_GIC_SHIFT) 487f45dc694SAndrew Turner #define ID_AA64PFR0_RAS_SHIFT 28 488f45dc694SAndrew Turner #define ID_AA64PFR0_RAS_MASK (0xf << ID_AA64PFR0_RAS_SHIFT) 489f45dc694SAndrew Turner #define ID_AA64PFR0_RAS(x) ((x) & ID_AA64PFR0_RAS_MASK) 490f45dc694SAndrew Turner #define ID_AA64PFR0_RAS_NONE (0x0 << ID_AA64PFR0_RAS_SHIFT) 491f45dc694SAndrew Turner #define ID_AA64PFR0_RAS_V1 (0x1 << ID_AA64PFR0_RAS_SHIFT) 492f9fc9faaSAndrew Turner #define ID_AA64PFR0_SVE_SHIFT 32 493f45dc694SAndrew Turner #define ID_AA64PFR0_SVE_MASK (0xful << ID_AA64PFR0_SVE_SHIFT) 494f45dc694SAndrew Turner #define ID_AA64PFR0_SVE(x) ((x) & ID_AA64PFR0_SVE_MASK) 495f45dc694SAndrew Turner #define ID_AA64PFR0_SVE_NONE (0x0ul << ID_AA64PFR0_SVE_SHIFT) 496f45dc694SAndrew Turner #define ID_AA64PFR0_SVE_IMPL (0x1ul << ID_AA64PFR0_SVE_SHIFT) 497e5acd89cSAndrew Turner 498e5acd89cSAndrew Turner /* MAIR_EL1 - Memory Attribute Indirection Register */ 499e5acd89cSAndrew Turner #define MAIR_ATTR_MASK(idx) (0xff << ((n)* 8)) 500e5acd89cSAndrew Turner #define MAIR_ATTR(attr, idx) ((attr) << ((idx) * 8)) 501401d3029SAndrew Turner #define MAIR_DEVICE_nGnRnE 0x00 502401d3029SAndrew Turner #define MAIR_NORMAL_NC 0x44 5032438ef76SAndrew Turner #define MAIR_NORMAL_WT 0xbb 504401d3029SAndrew Turner #define MAIR_NORMAL_WB 0xff 505e5acd89cSAndrew Turner 50649a92cd4SAndrew Turner /* PAR_EL1 - Physical Address Register */ 50749a92cd4SAndrew Turner #define PAR_F_SHIFT 0 50849a92cd4SAndrew Turner #define PAR_F (0x1 << PAR_F_SHIFT) 50949a92cd4SAndrew Turner #define PAR_SUCCESS(x) (((x) & PAR_F) == 0) 51049a92cd4SAndrew Turner /* When PAR_F == 0 (success) */ 51149a92cd4SAndrew Turner #define PAR_SH_SHIFT 7 51249a92cd4SAndrew Turner #define PAR_SH_MASK (0x3 << PAR_SH_SHIFT) 51349a92cd4SAndrew Turner #define PAR_NS_SHIFT 9 51449a92cd4SAndrew Turner #define PAR_NS_MASK (0x3 << PAR_NS_SHIFT) 51549a92cd4SAndrew Turner #define PAR_PA_SHIFT 12 51649a92cd4SAndrew Turner #define PAR_PA_MASK 0x0000fffffffff000 51749a92cd4SAndrew Turner #define PAR_ATTR_SHIFT 56 51849a92cd4SAndrew Turner #define PAR_ATTR_MASK (0xff << PAR_ATTR_SHIFT) 51949a92cd4SAndrew Turner /* When PAR_F == 1 (aborted) */ 52049a92cd4SAndrew Turner #define PAR_FST_SHIFT 1 52149a92cd4SAndrew Turner #define PAR_FST_MASK (0x3f << PAR_FST_SHIFT) 52249a92cd4SAndrew Turner #define PAR_PTW_SHIFT 8 52349a92cd4SAndrew Turner #define PAR_PTW_MASK (0x1 << PAR_PTW_SHIFT) 52449a92cd4SAndrew Turner #define PAR_S_SHIFT 9 52549a92cd4SAndrew Turner #define PAR_S_MASK (0x1 << PAR_S_SHIFT) 52649a92cd4SAndrew Turner 527e5acd89cSAndrew Turner /* SCTLR_EL1 - System Control Register */ 528a9725b63SAndrew Turner #define SCTLR_RES0 0xc8222440 /* Reserved ARMv8.0, write 0 */ 529aec085f4SAndrew Turner #define SCTLR_RES1 0x30d00800 /* Reserved ARMv8.0, write 1 */ 530e5acd89cSAndrew Turner 531e5acd89cSAndrew Turner #define SCTLR_M 0x00000001 532e5acd89cSAndrew Turner #define SCTLR_A 0x00000002 533e5acd89cSAndrew Turner #define SCTLR_C 0x00000004 534e5acd89cSAndrew Turner #define SCTLR_SA 0x00000008 535e5acd89cSAndrew Turner #define SCTLR_SA0 0x00000010 536e5acd89cSAndrew Turner #define SCTLR_CP15BEN 0x00000020 537a9725b63SAndrew Turner /* Bit 6 is reserved */ 538e5acd89cSAndrew Turner #define SCTLR_ITD 0x00000080 539e5acd89cSAndrew Turner #define SCTLR_SED 0x00000100 540e5acd89cSAndrew Turner #define SCTLR_UMA 0x00000200 541a9725b63SAndrew Turner /* Bit 10 is reserved */ 542a9725b63SAndrew Turner /* Bit 11 is reserved */ 543e5acd89cSAndrew Turner #define SCTLR_I 0x00001000 544a9725b63SAndrew Turner #define SCTLR_EnDB 0x00002000 /* ARMv8.3 */ 545e5acd89cSAndrew Turner #define SCTLR_DZE 0x00004000 546e5acd89cSAndrew Turner #define SCTLR_UCT 0x00008000 547e5acd89cSAndrew Turner #define SCTLR_nTWI 0x00010000 548a9725b63SAndrew Turner /* Bit 17 is reserved */ 549e5acd89cSAndrew Turner #define SCTLR_nTWE 0x00040000 550e5acd89cSAndrew Turner #define SCTLR_WXN 0x00080000 551a9725b63SAndrew Turner /* Bit 20 is reserved */ 552a9725b63SAndrew Turner #define SCTLR_IESB 0x00200000 /* ARMv8.2 */ 553a9725b63SAndrew Turner /* Bit 22 is reserved */ 554a9725b63SAndrew Turner #define SCTLR_SPAN 0x00800000 /* ARMv8.1 */ 555e5acd89cSAndrew Turner #define SCTLR_EOE 0x01000000 556e5acd89cSAndrew Turner #define SCTLR_EE 0x02000000 557e5acd89cSAndrew Turner #define SCTLR_UCI 0x04000000 558a9725b63SAndrew Turner #define SCTLR_EnDA 0x08000000 /* ARMv8.3 */ 559a9725b63SAndrew Turner #define SCTLR_nTLSMD 0x10000000 /* ARMv8.2 */ 560a9725b63SAndrew Turner #define SCTLR_LSMAOE 0x20000000 /* ARMv8.2 */ 561a9725b63SAndrew Turner #define SCTLR_EnIB 0x40000000 /* ARMv8.3 */ 562a9725b63SAndrew Turner #define SCTLR_EnIA 0x80000000 /* ARMv8.3 */ 563e5acd89cSAndrew Turner 564e5acd89cSAndrew Turner /* SPSR_EL1 */ 565e5acd89cSAndrew Turner /* 566e5acd89cSAndrew Turner * When the exception is taken in AArch64: 567e5acd89cSAndrew Turner * M[3:2] is the exception level 568e5acd89cSAndrew Turner * M[1] is unused 569e5acd89cSAndrew Turner * M[0] is the SP select: 570e5acd89cSAndrew Turner * 0: always SP0 571e5acd89cSAndrew Turner * 1: current ELs SP 572e5acd89cSAndrew Turner */ 573e5acd89cSAndrew Turner #define PSR_M_EL0t 0x00000000 574e5acd89cSAndrew Turner #define PSR_M_EL1t 0x00000004 575e5acd89cSAndrew Turner #define PSR_M_EL1h 0x00000005 576e5acd89cSAndrew Turner #define PSR_M_EL2t 0x00000008 577e5acd89cSAndrew Turner #define PSR_M_EL2h 0x00000009 5788c9c3144SOlivier Houchard #define PSR_M_64 0x00000000 5798c9c3144SOlivier Houchard #define PSR_M_32 0x00000010 5802b6a8dd5SEd Schouten #define PSR_M_MASK 0x0000000f 581e5acd89cSAndrew Turner 5828c9c3144SOlivier Houchard #define PSR_T 0x00000020 5838c9c3144SOlivier Houchard 5842b6a8dd5SEd Schouten #define PSR_AARCH32 0x00000010 585e5acd89cSAndrew Turner #define PSR_F 0x00000040 586e5acd89cSAndrew Turner #define PSR_I 0x00000080 587e5acd89cSAndrew Turner #define PSR_A 0x00000100 588e5acd89cSAndrew Turner #define PSR_D 0x00000200 589e5acd89cSAndrew Turner #define PSR_IL 0x00100000 590e5acd89cSAndrew Turner #define PSR_SS 0x00200000 591e5acd89cSAndrew Turner #define PSR_V 0x10000000 592e5acd89cSAndrew Turner #define PSR_C 0x20000000 593e5acd89cSAndrew Turner #define PSR_Z 0x40000000 594e5acd89cSAndrew Turner #define PSR_N 0x80000000 595521018d3SAndrew Turner #define PSR_FLAGS 0xf0000000 596e5acd89cSAndrew Turner 597e5acd89cSAndrew Turner /* TCR_EL1 - Translation Control Register */ 598e5acd89cSAndrew Turner #define TCR_ASID_16 (1 << 36) 599e5acd89cSAndrew Turner 600e5acd89cSAndrew Turner #define TCR_IPS_SHIFT 32 601e5acd89cSAndrew Turner #define TCR_IPS_32BIT (0 << TCR_IPS_SHIFT) 602e5acd89cSAndrew Turner #define TCR_IPS_36BIT (1 << TCR_IPS_SHIFT) 603e5acd89cSAndrew Turner #define TCR_IPS_40BIT (2 << TCR_IPS_SHIFT) 604e5acd89cSAndrew Turner #define TCR_IPS_42BIT (3 << TCR_IPS_SHIFT) 605e5acd89cSAndrew Turner #define TCR_IPS_44BIT (4 << TCR_IPS_SHIFT) 606e5acd89cSAndrew Turner #define TCR_IPS_48BIT (5 << TCR_IPS_SHIFT) 607e5acd89cSAndrew Turner 608e5acd89cSAndrew Turner #define TCR_TG1_SHIFT 30 609e5acd89cSAndrew Turner #define TCR_TG1_16K (1 << TCR_TG1_SHIFT) 610e5acd89cSAndrew Turner #define TCR_TG1_4K (2 << TCR_TG1_SHIFT) 611e5acd89cSAndrew Turner #define TCR_TG1_64K (3 << TCR_TG1_SHIFT) 612e5acd89cSAndrew Turner 6131038d102SZbigniew Bodek #define TCR_SH1_SHIFT 28 6141038d102SZbigniew Bodek #define TCR_SH1_IS (0x3UL << TCR_SH1_SHIFT) 6151038d102SZbigniew Bodek #define TCR_ORGN1_SHIFT 26 6161038d102SZbigniew Bodek #define TCR_ORGN1_WBWA (0x1UL << TCR_ORGN1_SHIFT) 6171038d102SZbigniew Bodek #define TCR_IRGN1_SHIFT 24 6181038d102SZbigniew Bodek #define TCR_IRGN1_WBWA (0x1UL << TCR_IRGN1_SHIFT) 6191038d102SZbigniew Bodek #define TCR_SH0_SHIFT 12 6201038d102SZbigniew Bodek #define TCR_SH0_IS (0x3UL << TCR_SH0_SHIFT) 6211038d102SZbigniew Bodek #define TCR_ORGN0_SHIFT 10 6221038d102SZbigniew Bodek #define TCR_ORGN0_WBWA (0x1UL << TCR_ORGN0_SHIFT) 6231038d102SZbigniew Bodek #define TCR_IRGN0_SHIFT 8 6241038d102SZbigniew Bodek #define TCR_IRGN0_WBWA (0x1UL << TCR_IRGN0_SHIFT) 6251038d102SZbigniew Bodek 6261038d102SZbigniew Bodek #define TCR_CACHE_ATTRS ((TCR_IRGN0_WBWA | TCR_IRGN1_WBWA) |\ 6271038d102SZbigniew Bodek (TCR_ORGN0_WBWA | TCR_ORGN1_WBWA)) 6281038d102SZbigniew Bodek 6291038d102SZbigniew Bodek #ifdef SMP 6301038d102SZbigniew Bodek #define TCR_SMP_ATTRS (TCR_SH0_IS | TCR_SH1_IS) 6311038d102SZbigniew Bodek #else 6321038d102SZbigniew Bodek #define TCR_SMP_ATTRS 0 6331038d102SZbigniew Bodek #endif 6341038d102SZbigniew Bodek 635e5acd89cSAndrew Turner #define TCR_T1SZ_SHIFT 16 636e5acd89cSAndrew Turner #define TCR_T0SZ_SHIFT 0 63780c4b9e5SAndrew Turner #define TCR_T1SZ(x) ((x) << TCR_T1SZ_SHIFT) 63880c4b9e5SAndrew Turner #define TCR_T0SZ(x) ((x) << TCR_T0SZ_SHIFT) 63980c4b9e5SAndrew Turner #define TCR_TxSZ(x) (TCR_T1SZ(x) | TCR_T0SZ(x)) 640e5acd89cSAndrew Turner 641e5acd89cSAndrew Turner /* Saved Program Status Register */ 642e5acd89cSAndrew Turner #define DBG_SPSR_SS (0x1 << 21) 643e5acd89cSAndrew Turner 644e5acd89cSAndrew Turner /* Monitor Debug System Control Register */ 645e5acd89cSAndrew Turner #define DBG_MDSCR_SS (0x1 << 0) 646e5acd89cSAndrew Turner #define DBG_MDSCR_KDE (0x1 << 13) 647e5acd89cSAndrew Turner #define DBG_MDSCR_MDE (0x1 << 15) 648e5acd89cSAndrew Turner 649bc88bb2bSRuslan Bukin /* Perfomance Monitoring Counters */ 650bc88bb2bSRuslan Bukin #define PMCR_E (1 << 0) /* Enable all counters */ 651bc88bb2bSRuslan Bukin #define PMCR_P (1 << 1) /* Reset all counters */ 652bc88bb2bSRuslan Bukin #define PMCR_C (1 << 2) /* Clock counter reset */ 653bc88bb2bSRuslan Bukin #define PMCR_D (1 << 3) /* CNTR counts every 64 clk cycles */ 654bc88bb2bSRuslan Bukin #define PMCR_X (1 << 4) /* Export to ext. monitoring (ETM) */ 655bc88bb2bSRuslan Bukin #define PMCR_DP (1 << 5) /* Disable CCNT if non-invasive debug*/ 656bc88bb2bSRuslan Bukin #define PMCR_LC (1 << 6) /* Long cycle count enable */ 657bc88bb2bSRuslan Bukin #define PMCR_IMP_SHIFT 24 /* Implementer code */ 658bc88bb2bSRuslan Bukin #define PMCR_IMP_MASK (0xff << PMCR_IMP_SHIFT) 659bc88bb2bSRuslan Bukin #define PMCR_IDCODE_SHIFT 16 /* Identification code */ 660bc88bb2bSRuslan Bukin #define PMCR_IDCODE_MASK (0xff << PMCR_IDCODE_SHIFT) 661bc88bb2bSRuslan Bukin #define PMCR_IDCODE_CORTEX_A57 0x01 662bc88bb2bSRuslan Bukin #define PMCR_IDCODE_CORTEX_A72 0x02 663bc88bb2bSRuslan Bukin #define PMCR_IDCODE_CORTEX_A53 0x03 664bc88bb2bSRuslan Bukin #define PMCR_N_SHIFT 11 /* Number of counters implemented */ 665bc88bb2bSRuslan Bukin #define PMCR_N_MASK (0x1f << PMCR_N_SHIFT) 666bc88bb2bSRuslan Bukin 667e5acd89cSAndrew Turner #endif /* !_MACHINE_ARMREG_H_ */ 668