xref: /freebsd/sys/arm64/include/armreg.h (revision b0a0152ab9944ca4f09712dc8b2428f12f6b2212)
1e5acd89cSAndrew Turner /*-
2e5acd89cSAndrew Turner  * Copyright (c) 2013, 2014 Andrew Turner
3e5acd89cSAndrew Turner  * Copyright (c) 2015 The FreeBSD Foundation
4e5acd89cSAndrew Turner  * All rights reserved.
5e5acd89cSAndrew Turner  *
6e5acd89cSAndrew Turner  * This software was developed by Andrew Turner under
7e5acd89cSAndrew Turner  * sponsorship from the FreeBSD Foundation.
8e5acd89cSAndrew Turner  *
9e5acd89cSAndrew Turner  * Redistribution and use in source and binary forms, with or without
10e5acd89cSAndrew Turner  * modification, are permitted provided that the following conditions
11e5acd89cSAndrew Turner  * are met:
12e5acd89cSAndrew Turner  * 1. Redistributions of source code must retain the above copyright
13e5acd89cSAndrew Turner  *    notice, this list of conditions and the following disclaimer.
14e5acd89cSAndrew Turner  * 2. Redistributions in binary form must reproduce the above copyright
15e5acd89cSAndrew Turner  *    notice, this list of conditions and the following disclaimer in the
16e5acd89cSAndrew Turner  *    documentation and/or other materials provided with the distribution.
17e5acd89cSAndrew Turner  *
18e5acd89cSAndrew Turner  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19e5acd89cSAndrew Turner  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20e5acd89cSAndrew Turner  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21e5acd89cSAndrew Turner  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22e5acd89cSAndrew Turner  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23e5acd89cSAndrew Turner  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24e5acd89cSAndrew Turner  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25e5acd89cSAndrew Turner  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26e5acd89cSAndrew Turner  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27e5acd89cSAndrew Turner  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28e5acd89cSAndrew Turner  * SUCH DAMAGE.
29e5acd89cSAndrew Turner  *
30e5acd89cSAndrew Turner  * $FreeBSD$
31e5acd89cSAndrew Turner  */
32e5acd89cSAndrew Turner 
33e5acd89cSAndrew Turner #ifndef _MACHINE_ARMREG_H_
34e5acd89cSAndrew Turner #define	_MACHINE_ARMREG_H_
35e5acd89cSAndrew Turner 
368a1867f4SWojciech Macek #define	INSN_SIZE		4
378a1867f4SWojciech Macek 
38cb5343c2SAndrew Turner #define	MRS_MASK			0xfff00000
39cb5343c2SAndrew Turner #define	MRS_VALUE			0xd5300000
40cb5343c2SAndrew Turner #define	MRS_SPECIAL(insn)		((insn) & 0x000fffe0)
41cb5343c2SAndrew Turner #define	MRS_REGISTER(insn)		((insn) & 0x0000001f)
42cb5343c2SAndrew Turner #define	 MRS_Op0_SHIFT			19
43cb5343c2SAndrew Turner #define	 MRS_Op0_MASK			0x00080000
44cb5343c2SAndrew Turner #define	 MRS_Op1_SHIFT			16
45cb5343c2SAndrew Turner #define	 MRS_Op1_MASK			0x00070000
46cb5343c2SAndrew Turner #define	 MRS_CRn_SHIFT			12
47cb5343c2SAndrew Turner #define	 MRS_CRn_MASK			0x0000f000
48cb5343c2SAndrew Turner #define	 MRS_CRm_SHIFT			8
49cb5343c2SAndrew Turner #define	 MRS_CRm_MASK			0x00000f00
50cb5343c2SAndrew Turner #define	 MRS_Op2_SHIFT			5
51cb5343c2SAndrew Turner #define	 MRS_Op2_MASK			0x000000e0
52cb5343c2SAndrew Turner #define	 MRS_Rt_SHIFT			0
53cb5343c2SAndrew Turner #define	 MRS_Rt_MASK			0x0000001f
54e68508e1SAndrew Turner #define	MRS_REG(op0, op1, crn, crm, op2)				\
55e68508e1SAndrew Turner     (((op0) << MRS_Op0_SHIFT) | ((op1) << MRS_Op1_SHIFT) |		\
56e68508e1SAndrew Turner      ((crn) << MRS_CRn_SHIFT) | ((crm) << MRS_CRm_SHIFT) |		\
57e68508e1SAndrew Turner      ((op2) << MRS_Op2_SHIFT))
58cb5343c2SAndrew Turner 
59e5acd89cSAndrew Turner #define	READ_SPECIALREG(reg)						\
60c749d685SJulian Elischer ({	uint64_t _val;							\
61c749d685SJulian Elischer 	__asm __volatile("mrs	%0, " __STRING(reg) : "=&r" (_val));	\
62c749d685SJulian Elischer 	_val;								\
63e5acd89cSAndrew Turner })
64c749d685SJulian Elischer #define	WRITE_SPECIALREG(reg, _val)					\
65c749d685SJulian Elischer 	__asm __volatile("msr	" __STRING(reg) ", %0" : : "r"((uint64_t)_val))
66e5acd89cSAndrew Turner 
67f31c5955SAndrew Turner #define	UL(x)	UINT64_C(x)
68f31c5955SAndrew Turner 
69b1bacc1cSAndrew Turner /* CNTHCTL_EL2 - Counter-timer Hypervisor Control register */
70b1bacc1cSAndrew Turner #define	CNTHCTL_EVNTI_MASK	(0xf << 4) /* Bit to trigger event stream */
71b1bacc1cSAndrew Turner #define	CNTHCTL_EVNTDIR		(1 << 3) /* Control transition trigger bit */
72b1bacc1cSAndrew Turner #define	CNTHCTL_EVNTEN		(1 << 2) /* Enable event stream */
73b1bacc1cSAndrew Turner #define	CNTHCTL_EL1PCEN		(1 << 1) /* Allow EL0/1 physical timer access */
74b1bacc1cSAndrew Turner #define	CNTHCTL_EL1PCTEN	(1 << 0) /*Allow EL0/1 physical counter access*/
75b1bacc1cSAndrew Turner 
76e5acd89cSAndrew Turner /* CPACR_EL1 */
77e5acd89cSAndrew Turner #define	CPACR_FPEN_MASK		(0x3 << 20)
78e5acd89cSAndrew Turner #define	 CPACR_FPEN_TRAP_ALL1	(0x0 << 20) /* Traps from EL0 and EL1 */
79e5acd89cSAndrew Turner #define	 CPACR_FPEN_TRAP_EL0	(0x1 << 20) /* Traps from EL0 */
80e5acd89cSAndrew Turner #define	 CPACR_FPEN_TRAP_ALL2	(0x2 << 20) /* Traps from EL0 and EL1 */
81e5acd89cSAndrew Turner #define	 CPACR_FPEN_TRAP_NONE	(0x3 << 20) /* No traps */
82e5acd89cSAndrew Turner #define	CPACR_TTA		(0x1 << 28)
83e5acd89cSAndrew Turner 
84e5acd89cSAndrew Turner /* CTR_EL0 - Cache Type Register */
85e5acd89cSAndrew Turner #define	CTR_DLINE_SHIFT		16
86e5acd89cSAndrew Turner #define	CTR_DLINE_MASK		(0xf << CTR_DLINE_SHIFT)
87e5acd89cSAndrew Turner #define	CTR_DLINE_SIZE(reg)	(((reg) & CTR_DLINE_MASK) >> CTR_DLINE_SHIFT)
88e5acd89cSAndrew Turner #define	CTR_ILINE_SHIFT		0
89e5acd89cSAndrew Turner #define	CTR_ILINE_MASK		(0xf << CTR_ILINE_SHIFT)
90e5acd89cSAndrew Turner #define	CTR_ILINE_SIZE(reg)	(((reg) & CTR_ILINE_MASK) >> CTR_ILINE_SHIFT)
91e5acd89cSAndrew Turner 
9271374d5dSAndrew Turner /* DAIF - Interrupt Mask Bits */
9371374d5dSAndrew Turner #define	DAIF_D_MASKED		(1 << 9)
9471374d5dSAndrew Turner #define	DAIF_A_MASKED		(1 << 8)
9571374d5dSAndrew Turner #define	DAIF_I_MASKED		(1 << 7)
9671374d5dSAndrew Turner #define	DAIF_F_MASKED		(1 << 6)
9771374d5dSAndrew Turner 
98db278182SWojciech Macek /* DCZID_EL0 - Data Cache Zero ID register */
99db278182SWojciech Macek #define DCZID_DZP		(1 << 4) /* DC ZVA prohibited if non-0 */
100db278182SWojciech Macek #define DCZID_BS_SHIFT		0
101db278182SWojciech Macek #define DCZID_BS_MASK		(0xf << DCZID_BS_SHIFT)
102db278182SWojciech Macek #define	DCZID_BS_SIZE(reg)	(((reg) & DCZID_BS_MASK) >> DCZID_BS_SHIFT)
103db278182SWojciech Macek 
104e5acd89cSAndrew Turner /* ESR_ELx */
105e5acd89cSAndrew Turner #define	ESR_ELx_ISS_MASK	0x00ffffff
106e5acd89cSAndrew Turner #define	 ISS_INSN_FnV		(0x01 << 10)
107e5acd89cSAndrew Turner #define	 ISS_INSN_EA		(0x01 << 9)
108e5acd89cSAndrew Turner #define	 ISS_INSN_S1PTW		(0x01 << 7)
109e5acd89cSAndrew Turner #define	 ISS_INSN_IFSC_MASK	(0x1f << 0)
110e5acd89cSAndrew Turner #define	 ISS_DATA_ISV		(0x01 << 24)
111e5acd89cSAndrew Turner #define	 ISS_DATA_SAS_MASK	(0x03 << 22)
112e5acd89cSAndrew Turner #define	 ISS_DATA_SSE		(0x01 << 21)
113e5acd89cSAndrew Turner #define	 ISS_DATA_SRT_MASK	(0x1f << 16)
114e5acd89cSAndrew Turner #define	 ISS_DATA_SF		(0x01 << 15)
115e5acd89cSAndrew Turner #define	 ISS_DATA_AR		(0x01 << 14)
116e5acd89cSAndrew Turner #define	 ISS_DATA_FnV		(0x01 << 10)
117a9da8477SMark Johnston #define	 ISS_DATA_EA		(0x01 << 9)
118a9da8477SMark Johnston #define	 ISS_DATA_CM		(0x01 << 8)
119a9da8477SMark Johnston #define	 ISS_DATA_S1PTW		(0x01 << 7)
120a9da8477SMark Johnston #define	 ISS_DATA_WnR		(0x01 << 6)
121a70475caSAndrew Turner #define	 ISS_DATA_DFSC_MASK	(0x3f << 0)
12263512a12SAndrew Turner #define	 ISS_DATA_DFSC_ASF_L0	(0x00 << 0)
12363512a12SAndrew Turner #define	 ISS_DATA_DFSC_ASF_L1	(0x01 << 0)
12463512a12SAndrew Turner #define	 ISS_DATA_DFSC_ASF_L2	(0x02 << 0)
12563512a12SAndrew Turner #define	 ISS_DATA_DFSC_ASF_L3	(0x03 << 0)
12663512a12SAndrew Turner #define	 ISS_DATA_DFSC_TF_L0	(0x04 << 0)
12763512a12SAndrew Turner #define	 ISS_DATA_DFSC_TF_L1	(0x05 << 0)
12863512a12SAndrew Turner #define	 ISS_DATA_DFSC_TF_L2	(0x06 << 0)
12963512a12SAndrew Turner #define	 ISS_DATA_DFSC_TF_L3	(0x07 << 0)
13063512a12SAndrew Turner #define	 ISS_DATA_DFSC_AFF_L1	(0x09 << 0)
13163512a12SAndrew Turner #define	 ISS_DATA_DFSC_AFF_L2	(0x0a << 0)
13263512a12SAndrew Turner #define	 ISS_DATA_DFSC_AFF_L3	(0x0b << 0)
13363512a12SAndrew Turner #define	 ISS_DATA_DFSC_PF_L1	(0x0d << 0)
13463512a12SAndrew Turner #define	 ISS_DATA_DFSC_PF_L2	(0x0e << 0)
13563512a12SAndrew Turner #define	 ISS_DATA_DFSC_PF_L3	(0x0f << 0)
13663512a12SAndrew Turner #define	 ISS_DATA_DFSC_EXT	(0x10 << 0)
13763512a12SAndrew Turner #define	 ISS_DATA_DFSC_EXT_L0	(0x14 << 0)
13863512a12SAndrew Turner #define	 ISS_DATA_DFSC_EXT_L1	(0x15 << 0)
13963512a12SAndrew Turner #define	 ISS_DATA_DFSC_EXT_L2	(0x16 << 0)
14063512a12SAndrew Turner #define	 ISS_DATA_DFSC_EXT_L3	(0x17 << 0)
14163512a12SAndrew Turner #define	 ISS_DATA_DFSC_ECC	(0x18 << 0)
14263512a12SAndrew Turner #define	 ISS_DATA_DFSC_ECC_L0	(0x1c << 0)
14363512a12SAndrew Turner #define	 ISS_DATA_DFSC_ECC_L1	(0x1d << 0)
14463512a12SAndrew Turner #define	 ISS_DATA_DFSC_ECC_L2	(0x1e << 0)
14563512a12SAndrew Turner #define	 ISS_DATA_DFSC_ECC_L3	(0x1f << 0)
14663512a12SAndrew Turner #define	 ISS_DATA_DFSC_ALIGN	(0x21 << 0)
147dc836c65SAndrew Turner #define	 ISS_DATA_DFSC_TLB_CONFLICT (0x30 << 0)
148e5acd89cSAndrew Turner #define	ESR_ELx_IL		(0x01 << 25)
149e5acd89cSAndrew Turner #define	ESR_ELx_EC_SHIFT	26
150e5acd89cSAndrew Turner #define	ESR_ELx_EC_MASK		(0x3f << 26)
151e5acd89cSAndrew Turner #define	ESR_ELx_EXCEPTION(esr)	(((esr) & ESR_ELx_EC_MASK) >> ESR_ELx_EC_SHIFT)
152e5acd89cSAndrew Turner #define	 EXCP_UNKNOWN		0x00	/* Unkwn exception */
153e5acd89cSAndrew Turner #define	 EXCP_FP_SIMD		0x07	/* VFP/SIMD trap */
154e5acd89cSAndrew Turner #define	 EXCP_ILL_STATE		0x0e	/* Illegal execution state */
1557af24ff7SEd Schouten #define	 EXCP_SVC32		0x11	/* SVC trap for AArch32 */
1567af24ff7SEd Schouten #define	 EXCP_SVC64		0x15	/* SVC trap for AArch64 */
157e5acd89cSAndrew Turner #define	 EXCP_MSR		0x18	/* MSR/MRS trap */
158e5acd89cSAndrew Turner #define	 EXCP_INSN_ABORT_L	0x20	/* Instruction abort, from lower EL */
159e5acd89cSAndrew Turner #define	 EXCP_INSN_ABORT	0x21	/* Instruction abort, from same EL */
160e5acd89cSAndrew Turner #define	 EXCP_PC_ALIGN		0x22	/* PC alignment fault */
161e5acd89cSAndrew Turner #define	 EXCP_DATA_ABORT_L	0x24	/* Data abort, from lower EL */
162e5acd89cSAndrew Turner #define	 EXCP_DATA_ABORT	0x25	/* Data abort, from same EL */
163e5acd89cSAndrew Turner #define	 EXCP_SP_ALIGN		0x26	/* SP slignment fault */
164e5acd89cSAndrew Turner #define	 EXCP_TRAP_FP		0x2c	/* Trapped FP exception */
165e5acd89cSAndrew Turner #define	 EXCP_SERROR		0x2f	/* SError interrupt */
16605f39d1aSAndrew Turner #define	 EXCP_BRKPT_EL0		0x30	/* Hardware breakpoint, from same EL */
16787e19994SAndrew Turner #define	 EXCP_SOFTSTP_EL0	0x32	/* Software Step, from lower EL */
168e5acd89cSAndrew Turner #define	 EXCP_SOFTSTP_EL1	0x33	/* Software Step, from same EL */
169e5acd89cSAndrew Turner #define	 EXCP_WATCHPT_EL1	0x35	/* Watchpoint, from same EL */
170e5acd89cSAndrew Turner #define	 EXCP_BRK		0x3c	/* Breakpoint */
171e5acd89cSAndrew Turner 
17242cb216aSZbigniew Bodek /* ICC_CTLR_EL1 */
17342cb216aSZbigniew Bodek #define	ICC_CTLR_EL1_EOIMODE	(1U << 1)
17442cb216aSZbigniew Bodek 
17542cb216aSZbigniew Bodek /* ICC_IAR1_EL1 */
17642cb216aSZbigniew Bodek #define	ICC_IAR1_EL1_SPUR	(0x03ff)
17742cb216aSZbigniew Bodek 
17842cb216aSZbigniew Bodek /* ICC_IGRPEN0_EL1 */
17942cb216aSZbigniew Bodek #define	ICC_IGRPEN0_EL1_EN	(1U << 0)
18042cb216aSZbigniew Bodek 
18142cb216aSZbigniew Bodek /* ICC_PMR_EL1 */
18242cb216aSZbigniew Bodek #define	ICC_PMR_EL1_PRIO_MASK	(0xFFUL)
18342cb216aSZbigniew Bodek 
1848133eda9SZbigniew Bodek /* ICC_SGI1R_EL1 */
1858133eda9SZbigniew Bodek #define	ICC_SGI1R_EL1_TL_MASK		0xffffUL
1868133eda9SZbigniew Bodek #define	ICC_SGI1R_EL1_AFF1_SHIFT	16
1878133eda9SZbigniew Bodek #define	ICC_SGI1R_EL1_SGIID_SHIFT	24
1888133eda9SZbigniew Bodek #define	ICC_SGI1R_EL1_AFF2_SHIFT	32
1898133eda9SZbigniew Bodek #define	ICC_SGI1R_EL1_AFF3_SHIFT	48
1908133eda9SZbigniew Bodek #define	ICC_SGI1R_EL1_SGIID_MASK	0xfUL
1918133eda9SZbigniew Bodek #define	ICC_SGI1R_EL1_IRM		(0x1UL << 40)
1928133eda9SZbigniew Bodek 
19342cb216aSZbigniew Bodek /* ICC_SRE_EL1 */
19442cb216aSZbigniew Bodek #define	ICC_SRE_EL1_SRE		(1U << 0)
19542cb216aSZbigniew Bodek 
19642cb216aSZbigniew Bodek /* ICC_SRE_EL2 */
197b2552c46SWojciech Macek #define	ICC_SRE_EL2_SRE		(1U << 0)
19842cb216aSZbigniew Bodek #define	ICC_SRE_EL2_EN		(1U << 3)
19942cb216aSZbigniew Bodek 
2005f0a5fefSAndrew Turner /* ID_AA64DFR0_EL1 */
201e68508e1SAndrew Turner #define	ID_AA64DFR0_EL1			MRS_REG(3, 0, 0, 5, 0)
202f1fbf9c3SAndrew Turner #define	ID_AA64DFR0_DebugVer_SHIFT	0
203f31c5955SAndrew Turner #define	ID_AA64DFR0_DebugVer_MASK	(UL(0xf) << ID_AA64DFR0_DebugVer_SHIFT)
20444e446a1SAndrew Turner #define	ID_AA64DFR0_DebugVer_VAL(x)	((x) & ID_AA64DFR0_DebugVer_MASK)
205f31c5955SAndrew Turner #define	 ID_AA64DFR0_DebugVer_8		(UL(0x6) << ID_AA64DFR0_DebugVer_SHIFT)
206f31c5955SAndrew Turner #define	 ID_AA64DFR0_DebugVer_8_VHE	(UL(0x7) << ID_AA64DFR0_DebugVer_SHIFT)
207f31c5955SAndrew Turner #define	 ID_AA64DFR0_DebugVer_8_2	(UL(0x8) << ID_AA64DFR0_DebugVer_SHIFT)
208f1fbf9c3SAndrew Turner #define	ID_AA64DFR0_TraceVer_SHIFT	4
209f31c5955SAndrew Turner #define	ID_AA64DFR0_TraceVer_MASK	(UL(0xf) << ID_AA64DFR0_TraceVer_SHIFT)
21044e446a1SAndrew Turner #define	ID_AA64DFR0_TraceVer_VAL(x)	((x) & ID_AA64DFR0_TraceVer_MASK)
211f31c5955SAndrew Turner #define	 ID_AA64DFR0_TraceVer_NONE	(UL(0x0) << ID_AA64DFR0_TraceVer_SHIFT)
212f31c5955SAndrew Turner #define	 ID_AA64DFR0_TraceVer_IMPL	(UL(0x1) << ID_AA64DFR0_TraceVer_SHIFT)
213f1fbf9c3SAndrew Turner #define	ID_AA64DFR0_PMUVer_SHIFT	8
214f31c5955SAndrew Turner #define	ID_AA64DFR0_PMUVer_MASK		(UL(0xf) << ID_AA64DFR0_PMUVer_SHIFT)
21544e446a1SAndrew Turner #define	ID_AA64DFR0_PMUVer_VAL(x)	((x) & ID_AA64DFR0_PMUVer_MASK)
216f31c5955SAndrew Turner #define	 ID_AA64DFR0_PMUVer_NONE	(UL(0x0) << ID_AA64DFR0_PMUVer_SHIFT)
217f31c5955SAndrew Turner #define	 ID_AA64DFR0_PMUVer_3		(UL(0x1) << ID_AA64DFR0_PMUVer_SHIFT)
218f31c5955SAndrew Turner #define	 ID_AA64DFR0_PMUVer_3_1		(UL(0x4) << ID_AA64DFR0_PMUVer_SHIFT)
219f31c5955SAndrew Turner #define	 ID_AA64DFR0_PMUVer_IMPL	(UL(0xf) << ID_AA64DFR0_PMUVer_SHIFT)
220f1fbf9c3SAndrew Turner #define	ID_AA64DFR0_BRPs_SHIFT		12
221f31c5955SAndrew Turner #define	ID_AA64DFR0_BRPs_MASK		(UL(0xf) << ID_AA64DFR0_BRPs_SHIFT)
22244e446a1SAndrew Turner #define	ID_AA64DFR0_BRPs_VAL(x)	\
223f1fbf9c3SAndrew Turner     ((((x) >> ID_AA64DFR0_BRPs_SHIFT) & 0xf) + 1)
224f1fbf9c3SAndrew Turner #define	ID_AA64DFR0_WRPs_SHIFT		20
225f31c5955SAndrew Turner #define	ID_AA64DFR0_WRPs_MASK		(UL(0xf) << ID_AA64DFR0_WRPs_SHIFT)
22644e446a1SAndrew Turner #define	ID_AA64DFR0_WRPs_VAL(x)	\
227f1fbf9c3SAndrew Turner     ((((x) >> ID_AA64DFR0_WRPs_SHIFT) & 0xf) + 1)
228f1fbf9c3SAndrew Turner #define	ID_AA64DFR0_CTX_CMPs_SHIFT	28
229f31c5955SAndrew Turner #define	ID_AA64DFR0_CTX_CMPs_MASK	(UL(0xf) << ID_AA64DFR0_CTX_CMPs_SHIFT)
23044e446a1SAndrew Turner #define	ID_AA64DFR0_CTX_CMPs_VAL(x)	\
231f1fbf9c3SAndrew Turner     ((((x) >> ID_AA64DFR0_CTX_CMPs_SHIFT) & 0xf) + 1)
232f1fbf9c3SAndrew Turner #define	ID_AA64DFR0_PMSVer_SHIFT	32
233f31c5955SAndrew Turner #define	ID_AA64DFR0_PMSVer_MASK		(UL(0xf) << ID_AA64DFR0_PMSVer_SHIFT)
23444e446a1SAndrew Turner #define	ID_AA64DFR0_PMSVer_VAL(x)	((x) & ID_AA64DFR0_PMSVer_MASK)
235f31c5955SAndrew Turner #define	 ID_AA64DFR0_PMSVer_NONE	(UL(0x0) << ID_AA64DFR0_PMSVer_SHIFT)
236f31c5955SAndrew Turner #define	 ID_AA64DFR0_PMSVer_V1		(UL(0x1) << ID_AA64DFR0_PMSVer_SHIFT)
2375f0a5fefSAndrew Turner 
2385f0a5fefSAndrew Turner /* ID_AA64ISAR0_EL1 */
239e68508e1SAndrew Turner #define	ID_AA64ISAR0_EL1		MRS_REG(3, 0, 0, 6, 0)
2405f0a5fefSAndrew Turner #define	ID_AA64ISAR0_AES_SHIFT		4
241f31c5955SAndrew Turner #define	ID_AA64ISAR0_AES_MASK		(UL(0xf) << ID_AA64ISAR0_AES_SHIFT)
24244e446a1SAndrew Turner #define	ID_AA64ISAR0_AES_VAL(x)		((x) & ID_AA64ISAR0_AES_MASK)
243f31c5955SAndrew Turner #define	 ID_AA64ISAR0_AES_NONE		(UL(0x0) << ID_AA64ISAR0_AES_SHIFT)
244f31c5955SAndrew Turner #define	 ID_AA64ISAR0_AES_BASE		(UL(0x1) << ID_AA64ISAR0_AES_SHIFT)
245f31c5955SAndrew Turner #define	 ID_AA64ISAR0_AES_PMULL		(UL(0x2) << ID_AA64ISAR0_AES_SHIFT)
2465f0a5fefSAndrew Turner #define	ID_AA64ISAR0_SHA1_SHIFT		8
247f31c5955SAndrew Turner #define	ID_AA64ISAR0_SHA1_MASK		(UL(0xf) << ID_AA64ISAR0_SHA1_SHIFT)
24844e446a1SAndrew Turner #define	ID_AA64ISAR0_SHA1_VAL(x)	((x) & ID_AA64ISAR0_SHA1_MASK)
249f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SHA1_NONE		(UL(0x0) << ID_AA64ISAR0_SHA1_SHIFT)
250f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SHA1_BASE		(UL(0x1) << ID_AA64ISAR0_SHA1_SHIFT)
2515f0a5fefSAndrew Turner #define	ID_AA64ISAR0_SHA2_SHIFT		12
252f31c5955SAndrew Turner #define	ID_AA64ISAR0_SHA2_MASK		(UL(0xf) << ID_AA64ISAR0_SHA2_SHIFT)
25344e446a1SAndrew Turner #define	ID_AA64ISAR0_SHA2_VAL(x)	((x) & ID_AA64ISAR0_SHA2_MASK)
254f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SHA2_NONE		(UL(0x0) << ID_AA64ISAR0_SHA2_SHIFT)
255f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SHA2_BASE		(UL(0x1) << ID_AA64ISAR0_SHA2_SHIFT)
256f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SHA2_512		(UL(0x2) << ID_AA64ISAR0_SHA2_SHIFT)
2575f0a5fefSAndrew Turner #define	ID_AA64ISAR0_CRC32_SHIFT	16
258f31c5955SAndrew Turner #define	ID_AA64ISAR0_CRC32_MASK		(UL(0xf) << ID_AA64ISAR0_CRC32_SHIFT)
25944e446a1SAndrew Turner #define	ID_AA64ISAR0_CRC32_VAL(x)	((x) & ID_AA64ISAR0_CRC32_MASK)
260f31c5955SAndrew Turner #define	 ID_AA64ISAR0_CRC32_NONE	(UL(0x0) << ID_AA64ISAR0_CRC32_SHIFT)
261f31c5955SAndrew Turner #define	 ID_AA64ISAR0_CRC32_BASE	(UL(0x1) << ID_AA64ISAR0_CRC32_SHIFT)
262f1fbf9c3SAndrew Turner #define	ID_AA64ISAR0_Atomic_SHIFT	20
263f31c5955SAndrew Turner #define	ID_AA64ISAR0_Atomic_MASK	(UL(0xf) << ID_AA64ISAR0_Atomic_SHIFT)
26444e446a1SAndrew Turner #define	ID_AA64ISAR0_Atomic_VAL(x)	((x) & ID_AA64ISAR0_Atomic_MASK)
265f31c5955SAndrew Turner #define	 ID_AA64ISAR0_Atomic_NONE	(UL(0x0) << ID_AA64ISAR0_Atomic_SHIFT)
266f31c5955SAndrew Turner #define	 ID_AA64ISAR0_Atomic_IMPL	(UL(0x2) << ID_AA64ISAR0_Atomic_SHIFT)
2672bafd72fSAndrew Turner #define	ID_AA64ISAR0_RDM_SHIFT		28
268f31c5955SAndrew Turner #define	ID_AA64ISAR0_RDM_MASK		(UL(0xf) << ID_AA64ISAR0_RDM_SHIFT)
26944e446a1SAndrew Turner #define	ID_AA64ISAR0_RDM_VAL(x)		((x) & ID_AA64ISAR0_RDM_MASK)
270f31c5955SAndrew Turner #define	 ID_AA64ISAR0_RDM_NONE		(UL(0x0) << ID_AA64ISAR0_RDM_SHIFT)
271f31c5955SAndrew Turner #define	 ID_AA64ISAR0_RDM_IMPL		(UL(0x1) << ID_AA64ISAR0_RDM_SHIFT)
272ca289945SAndrew Turner #define	ID_AA64ISAR0_SHA3_SHIFT		32
273f31c5955SAndrew Turner #define	ID_AA64ISAR0_SHA3_MASK		(UL(0xf) << ID_AA64ISAR0_SHA3_SHIFT)
27444e446a1SAndrew Turner #define	ID_AA64ISAR0_SHA3_VAL(x)	((x) & ID_AA64ISAR0_SHA3_MASK)
275f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SHA3_NONE		(UL(0x0) << ID_AA64ISAR0_SHA3_SHIFT)
276f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SHA3_IMPL		(UL(0x1) << ID_AA64ISAR0_SHA3_SHIFT)
277ca289945SAndrew Turner #define	ID_AA64ISAR0_SM3_SHIFT		36
278f31c5955SAndrew Turner #define	ID_AA64ISAR0_SM3_MASK		(UL(0xf) << ID_AA64ISAR0_SM3_SHIFT)
27944e446a1SAndrew Turner #define	ID_AA64ISAR0_SM3_VAL(x)		((x) & ID_AA64ISAR0_SM3_MASK)
280f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SM3_NONE		(UL(0x0) << ID_AA64ISAR0_SM3_SHIFT)
281f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SM3_IMPL		(UL(0x1) << ID_AA64ISAR0_SM3_SHIFT)
282ca289945SAndrew Turner #define	ID_AA64ISAR0_SM4_SHIFT		40
283f31c5955SAndrew Turner #define	ID_AA64ISAR0_SM4_MASK		(UL(0xf) << ID_AA64ISAR0_SM4_SHIFT)
28444e446a1SAndrew Turner #define	ID_AA64ISAR0_SM4_VAL(x)		((x) & ID_AA64ISAR0_SM4_MASK)
285f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SM4_NONE		(UL(0x0) << ID_AA64ISAR0_SM4_SHIFT)
286f31c5955SAndrew Turner #define	 ID_AA64ISAR0_SM4_IMPL		(UL(0x1) << ID_AA64ISAR0_SM4_SHIFT)
2875bb9cd61SAndrew Turner #define	ID_AA64ISAR0_DP_SHIFT		44
288f31c5955SAndrew Turner #define	ID_AA64ISAR0_DP_MASK		(UL(0xf) << ID_AA64ISAR0_DP_SHIFT)
28944e446a1SAndrew Turner #define	ID_AA64ISAR0_DP_VAL(x)		((x) & ID_AA64ISAR0_DP_MASK)
290f31c5955SAndrew Turner #define	 ID_AA64ISAR0_DP_NONE		(UL(0x0) << ID_AA64ISAR0_DP_SHIFT)
291f31c5955SAndrew Turner #define	 ID_AA64ISAR0_DP_IMPL		(UL(0x1) << ID_AA64ISAR0_DP_SHIFT)
2925f0a5fefSAndrew Turner 
293f45dc694SAndrew Turner /* ID_AA64ISAR1_EL1 */
294e68508e1SAndrew Turner #define	ID_AA64ISAR1_EL1		MRS_REG(3, 0, 0, 6, 1)
2951a2e5c00SAndrew Turner #define	ID_AA64ISAR1_DPB_SHIFT		0
296f31c5955SAndrew Turner #define	ID_AA64ISAR1_DPB_MASK		(UL(0xf) << ID_AA64ISAR1_DPB_SHIFT)
29744e446a1SAndrew Turner #define	ID_AA64ISAR1_DPB_VAL(x)		((x) & ID_AA64ISAR1_DPB_MASK)
298f31c5955SAndrew Turner #define	 ID_AA64ISAR1_DPB_NONE		(UL(0x0) << ID_AA64ISAR1_DPB_SHIFT)
299f31c5955SAndrew Turner #define	 ID_AA64ISAR1_DPB_IMPL		(UL(0x1) << ID_AA64ISAR1_DPB_SHIFT)
300ca289945SAndrew Turner #define	ID_AA64ISAR1_APA_SHIFT		4
301f31c5955SAndrew Turner #define	ID_AA64ISAR1_APA_MASK		(UL(0xf) << ID_AA64ISAR1_APA_SHIFT)
30244e446a1SAndrew Turner #define	ID_AA64ISAR1_APA_VAL(x)		((x) & ID_AA64ISAR1_APA_MASK)
303f31c5955SAndrew Turner #define	 ID_AA64ISAR1_APA_NONE		(UL(0x0) << ID_AA64ISAR1_APA_SHIFT)
304f31c5955SAndrew Turner #define	 ID_AA64ISAR1_APA_IMPL		(UL(0x1) << ID_AA64ISAR1_APA_SHIFT)
305ca289945SAndrew Turner #define	ID_AA64ISAR1_API_SHIFT		8
306f31c5955SAndrew Turner #define	ID_AA64ISAR1_API_MASK		(UL(0xf) << ID_AA64ISAR1_API_SHIFT)
30744e446a1SAndrew Turner #define	ID_AA64ISAR1_API_VAL(x)		((x) & ID_AA64ISAR1_API_MASK)
308f31c5955SAndrew Turner #define	 ID_AA64ISAR1_API_NONE		(UL(0x0) << ID_AA64ISAR1_API_SHIFT)
309f31c5955SAndrew Turner #define	 ID_AA64ISAR1_API_IMPL		(UL(0x1) << ID_AA64ISAR1_API_SHIFT)
310ca289945SAndrew Turner #define	ID_AA64ISAR1_JSCVT_SHIFT	12
311f31c5955SAndrew Turner #define	ID_AA64ISAR1_JSCVT_MASK		(UL(0xf) << ID_AA64ISAR1_JSCVT_SHIFT)
31244e446a1SAndrew Turner #define	ID_AA64ISAR1_JSCVT_VAL(x)	((x) & ID_AA64ISAR1_JSCVT_MASK)
313f31c5955SAndrew Turner #define	 ID_AA64ISAR1_JSCVT_NONE	(UL(0x0) << ID_AA64ISAR1_JSCVT_SHIFT)
314f31c5955SAndrew Turner #define	 ID_AA64ISAR1_JSCVT_IMPL	(UL(0x1) << ID_AA64ISAR1_JSCVT_SHIFT)
315ca289945SAndrew Turner #define	ID_AA64ISAR1_FCMA_SHIFT		16
316f31c5955SAndrew Turner #define	ID_AA64ISAR1_FCMA_MASK		(UL(0xf) << ID_AA64ISAR1_FCMA_SHIFT)
31744e446a1SAndrew Turner #define	ID_AA64ISAR1_FCMA_VAL(x)	((x) & ID_AA64ISAR1_FCMA_MASK)
318f31c5955SAndrew Turner #define	 ID_AA64ISAR1_FCMA_NONE		(UL(0x0) << ID_AA64ISAR1_FCMA_SHIFT)
319f31c5955SAndrew Turner #define	 ID_AA64ISAR1_FCMA_IMPL		(UL(0x1) << ID_AA64ISAR1_FCMA_SHIFT)
320ca289945SAndrew Turner #define	ID_AA64ISAR1_LRCPC_SHIFT	20
321f31c5955SAndrew Turner #define	ID_AA64ISAR1_LRCPC_MASK		(UL(0xf) << ID_AA64ISAR1_LRCPC_SHIFT)
32244e446a1SAndrew Turner #define	ID_AA64ISAR1_LRCPC_VAL(x)	((x) & ID_AA64ISAR1_LRCPC_MASK)
323f31c5955SAndrew Turner #define	 ID_AA64ISAR1_LRCPC_NONE	(UL(0x0) << ID_AA64ISAR1_LRCPC_SHIFT)
324f31c5955SAndrew Turner #define	 ID_AA64ISAR1_LRCPC_IMPL	(UL(0x1) << ID_AA64ISAR1_LRCPC_SHIFT)
325ca289945SAndrew Turner #define	ID_AA64ISAR1_GPA_SHIFT		24
326f31c5955SAndrew Turner #define	ID_AA64ISAR1_GPA_MASK		(UL(0xf) << ID_AA64ISAR1_GPA_SHIFT)
32744e446a1SAndrew Turner #define	ID_AA64ISAR1_GPA_VAL(x)		((x) & ID_AA64ISAR1_GPA_MASK)
328f31c5955SAndrew Turner #define	 ID_AA64ISAR1_GPA_NONE		(UL(0x0) << ID_AA64ISAR1_GPA_SHIFT)
329f31c5955SAndrew Turner #define	 ID_AA64ISAR1_GPA_IMPL		(UL(0x1) << ID_AA64ISAR1_GPA_SHIFT)
330ca289945SAndrew Turner #define	ID_AA64ISAR1_GPI_SHIFT		28
331f31c5955SAndrew Turner #define	ID_AA64ISAR1_GPI_MASK		(UL(0xf) << ID_AA64ISAR1_GPI_SHIFT)
33244e446a1SAndrew Turner #define	ID_AA64ISAR1_GPI_VAL(x)		((x) & ID_AA64ISAR1_GPI_MASK)
333f31c5955SAndrew Turner #define	 ID_AA64ISAR1_GPI_NONE		(UL(0x0) << ID_AA64ISAR1_GPI_SHIFT)
334f31c5955SAndrew Turner #define	 ID_AA64ISAR1_GPI_IMPL		(UL(0x1) << ID_AA64ISAR1_GPI_SHIFT)
335f45dc694SAndrew Turner 
3365f0a5fefSAndrew Turner /* ID_AA64MMFR0_EL1 */
337e68508e1SAndrew Turner #define	ID_AA64MMFR0_EL1		MRS_REG(3, 0, 0, 7, 0)
338f1fbf9c3SAndrew Turner #define	ID_AA64MMFR0_PARange_SHIFT	0
339f31c5955SAndrew Turner #define	ID_AA64MMFR0_PARange_MASK	(UL(0xf) << ID_AA64MMFR0_PARange_SHIFT)
34044e446a1SAndrew Turner #define	ID_AA64MMFR0_PARange_VAL(x)	((x) & ID_AA64MMFR0_PARange_MASK)
341f31c5955SAndrew Turner #define	 ID_AA64MMFR0_PARange_4G	(UL(0x0) << ID_AA64MMFR0_PARange_SHIFT)
342f31c5955SAndrew Turner #define	 ID_AA64MMFR0_PARange_64G	(UL(0x1) << ID_AA64MMFR0_PARange_SHIFT)
343f31c5955SAndrew Turner #define	 ID_AA64MMFR0_PARange_1T	(UL(0x2) << ID_AA64MMFR0_PARange_SHIFT)
344f31c5955SAndrew Turner #define	 ID_AA64MMFR0_PARange_4T	(UL(0x3) << ID_AA64MMFR0_PARange_SHIFT)
345f31c5955SAndrew Turner #define	 ID_AA64MMFR0_PARange_16T	(UL(0x4) << ID_AA64MMFR0_PARange_SHIFT)
346f31c5955SAndrew Turner #define	 ID_AA64MMFR0_PARange_256T	(UL(0x5) << ID_AA64MMFR0_PARange_SHIFT)
347f31c5955SAndrew Turner #define	 ID_AA64MMFR0_PARange_4P	(UL(0x6) << ID_AA64MMFR0_PARange_SHIFT)
348f1fbf9c3SAndrew Turner #define	ID_AA64MMFR0_ASIDBits_SHIFT	4
349f31c5955SAndrew Turner #define	ID_AA64MMFR0_ASIDBits_MASK	(UL(0xf) << ID_AA64MMFR0_ASIDBits_SHIFT)
35044e446a1SAndrew Turner #define	ID_AA64MMFR0_ASIDBits_VAL(x)	((x) & ID_AA64MMFR0_ASIDBits_MASK)
351f31c5955SAndrew Turner #define	 ID_AA64MMFR0_ASIDBits_8	(UL(0x0) << ID_AA64MMFR0_ASIDBits_SHIFT)
352f31c5955SAndrew Turner #define	 ID_AA64MMFR0_ASIDBits_16	(UL(0x2) << ID_AA64MMFR0_ASIDBits_SHIFT)
353f1fbf9c3SAndrew Turner #define	ID_AA64MMFR0_BigEnd_SHIFT	8
354f31c5955SAndrew Turner #define	ID_AA64MMFR0_BigEnd_MASK	(UL(0xf) << ID_AA64MMFR0_BigEnd_SHIFT)
35544e446a1SAndrew Turner #define	ID_AA64MMFR0_BigEnd_VAL(x)	((x) & ID_AA64MMFR0_BigEnd_MASK)
356f31c5955SAndrew Turner #define	 ID_AA64MMFR0_BigEnd_FIXED	(UL(0x0) << ID_AA64MMFR0_BigEnd_SHIFT)
357f31c5955SAndrew Turner #define	 ID_AA64MMFR0_BigEnd_MIXED	(UL(0x1) << ID_AA64MMFR0_BigEnd_SHIFT)
358f1fbf9c3SAndrew Turner #define	ID_AA64MMFR0_SNSMem_SHIFT	12
359f31c5955SAndrew Turner #define	ID_AA64MMFR0_SNSMem_MASK	(UL(0xf) << ID_AA64MMFR0_SNSMem_SHIFT)
36044e446a1SAndrew Turner #define	ID_AA64MMFR0_SNSMem_VAL(x)	((x) & ID_AA64MMFR0_SNSMem_MASK)
361f31c5955SAndrew Turner #define	 ID_AA64MMFR0_SNSMem_NONE	(UL(0x0) << ID_AA64MMFR0_SNSMem_SHIFT)
362f31c5955SAndrew Turner #define	 ID_AA64MMFR0_SNSMem_DISTINCT	(UL(0x1) << ID_AA64MMFR0_SNSMem_SHIFT)
363f1fbf9c3SAndrew Turner #define	ID_AA64MMFR0_BigEndEL0_SHIFT	16
364f31c5955SAndrew Turner #define	ID_AA64MMFR0_BigEndEL0_MASK	(UL(0xf) << ID_AA64MMFR0_BigEndEL0_SHIFT)
36544e446a1SAndrew Turner #define	ID_AA64MMFR0_BigEndEL0_VAL(x)	((x) & ID_AA64MMFR0_BigEndEL0_MASK)
366f31c5955SAndrew Turner #define	 ID_AA64MMFR0_BigEndEL0_FIXED	(UL(0x0) << ID_AA64MMFR0_BigEndEL0_SHIFT)
367f31c5955SAndrew Turner #define	 ID_AA64MMFR0_BigEndEL0_MIXED	(UL(0x1) << ID_AA64MMFR0_BigEndEL0_SHIFT)
368f1fbf9c3SAndrew Turner #define	ID_AA64MMFR0_TGran16_SHIFT	20
369f31c5955SAndrew Turner #define	ID_AA64MMFR0_TGran16_MASK	(UL(0xf) << ID_AA64MMFR0_TGran16_SHIFT)
37044e446a1SAndrew Turner #define	ID_AA64MMFR0_TGran16_VAL(x)	((x) & ID_AA64MMFR0_TGran16_MASK)
371f31c5955SAndrew Turner #define	 ID_AA64MMFR0_TGran16_NONE	(UL(0x0) << ID_AA64MMFR0_TGran16_SHIFT)
372f31c5955SAndrew Turner #define	 ID_AA64MMFR0_TGran16_IMPL	(UL(0x1) << ID_AA64MMFR0_TGran16_SHIFT)
373f1fbf9c3SAndrew Turner #define	ID_AA64MMFR0_TGran64_SHIFT	24
374f31c5955SAndrew Turner #define	ID_AA64MMFR0_TGran64_MASK	(UL(0xf) << ID_AA64MMFR0_TGran64_SHIFT)
37544e446a1SAndrew Turner #define	ID_AA64MMFR0_TGran64_VAL(x)	((x) & ID_AA64MMFR0_TGran64_MASK)
376f31c5955SAndrew Turner #define	 ID_AA64MMFR0_TGran64_IMPL	(UL(0x0) << ID_AA64MMFR0_TGran64_SHIFT)
377f31c5955SAndrew Turner #define	 ID_AA64MMFR0_TGran64_NONE	(UL(0xf) << ID_AA64MMFR0_TGran64_SHIFT)
378f1fbf9c3SAndrew Turner #define	ID_AA64MMFR0_TGran4_SHIFT	28
379f31c5955SAndrew Turner #define	ID_AA64MMFR0_TGran4_MASK	(UL(0xf) << ID_AA64MMFR0_TGran4_SHIFT)
38044e446a1SAndrew Turner #define	ID_AA64MMFR0_TGran4_VAL(x)	((x) & ID_AA64MMFR0_TGran4_MASK)
381f31c5955SAndrew Turner #define	 ID_AA64MMFR0_TGran4_IMPL	(UL(0x0) << ID_AA64MMFR0_TGran4_SHIFT)
382f31c5955SAndrew Turner #define	 ID_AA64MMFR0_TGran4_NONE	(UL(0xf) << ID_AA64MMFR0_TGran4_SHIFT)
3835f0a5fefSAndrew Turner 
3842bafd72fSAndrew Turner /* ID_AA64MMFR1_EL1 */
385e68508e1SAndrew Turner #define	ID_AA64MMFR1_EL1		MRS_REG(3, 0, 0, 7, 1)
3862bafd72fSAndrew Turner #define	ID_AA64MMFR1_HAFDBS_SHIFT	0
387f31c5955SAndrew Turner #define	ID_AA64MMFR1_HAFDBS_MASK	(UL(0xf) << ID_AA64MMFR1_HAFDBS_SHIFT)
38844e446a1SAndrew Turner #define	ID_AA64MMFR1_HAFDBS_VAL(x)	((x) & ID_AA64MMFR1_HAFDBS_MASK)
389f31c5955SAndrew Turner #define	 ID_AA64MMFR1_HAFDBS_NONE	(UL(0x0) << ID_AA64MMFR1_HAFDBS_SHIFT)
390f31c5955SAndrew Turner #define	 ID_AA64MMFR1_HAFDBS_AF		(UL(0x1) << ID_AA64MMFR1_HAFDBS_SHIFT)
391f31c5955SAndrew Turner #define	 ID_AA64MMFR1_HAFDBS_AF_DBS	(UL(0x2) << ID_AA64MMFR1_HAFDBS_SHIFT)
392f1fbf9c3SAndrew Turner #define	ID_AA64MMFR1_VMIDBits_SHIFT	4
393f31c5955SAndrew Turner #define	ID_AA64MMFR1_VMIDBits_MASK	(UL(0xf) << ID_AA64MMFR1_VMIDBits_SHIFT)
39444e446a1SAndrew Turner #define	ID_AA64MMFR1_VMIDBits_VAL(x)	((x) & ID_AA64MMFR1_VMIDBits_MASK)
395f31c5955SAndrew Turner #define	 ID_AA64MMFR1_VMIDBits_8	(UL(0x0) << ID_AA64MMFR1_VMIDBits_SHIFT)
396f31c5955SAndrew Turner #define	 ID_AA64MMFR1_VMIDBits_16	(UL(0x2) << ID_AA64MMFR1_VMIDBits_SHIFT)
3972bafd72fSAndrew Turner #define	ID_AA64MMFR1_VH_SHIFT		8
398f31c5955SAndrew Turner #define	ID_AA64MMFR1_VH_MASK		(UL(0xf) << ID_AA64MMFR1_VH_SHIFT)
39944e446a1SAndrew Turner #define	ID_AA64MMFR1_VH_VAL(x)		((x) & ID_AA64MMFR1_VH_MASK)
400f31c5955SAndrew Turner #define	 ID_AA64MMFR1_VH_NONE		(UL(0x0) << ID_AA64MMFR1_VH_SHIFT)
401f31c5955SAndrew Turner #define	 ID_AA64MMFR1_VH_IMPL		(UL(0x1) << ID_AA64MMFR1_VH_SHIFT)
4022bafd72fSAndrew Turner #define	ID_AA64MMFR1_HPDS_SHIFT		12
403f31c5955SAndrew Turner #define	ID_AA64MMFR1_HPDS_MASK		(UL(0xf) << ID_AA64MMFR1_HPDS_SHIFT)
40444e446a1SAndrew Turner #define	ID_AA64MMFR1_HPDS_VAL(x)	((x) & ID_AA64MMFR1_HPDS_MASK)
405f31c5955SAndrew Turner #define	 ID_AA64MMFR1_HPDS_NONE		(UL(0x0) << ID_AA64MMFR1_HPDS_SHIFT)
406f31c5955SAndrew Turner #define	 ID_AA64MMFR1_HPDS_HPD		(UL(0x1) << ID_AA64MMFR1_HPDS_SHIFT)
407f31c5955SAndrew Turner #define	 ID_AA64MMFR1_HPDS_TTPBHA	(UL(0x2) << ID_AA64MMFR1_HPDS_SHIFT)
4082bafd72fSAndrew Turner #define	ID_AA64MMFR1_LO_SHIFT		16
409f31c5955SAndrew Turner #define	ID_AA64MMFR1_LO_MASK		(UL(0xf) << ID_AA64MMFR1_LO_SHIFT)
41044e446a1SAndrew Turner #define	ID_AA64MMFR1_LO_VAL(x)		((x) & ID_AA64MMFR1_LO_MASK)
411f31c5955SAndrew Turner #define	 ID_AA64MMFR1_LO_NONE		(UL(0x0) << ID_AA64MMFR1_LO_SHIFT)
412f31c5955SAndrew Turner #define	 ID_AA64MMFR1_LO_IMPL		(UL(0x1) << ID_AA64MMFR1_LO_SHIFT)
4132bafd72fSAndrew Turner #define	ID_AA64MMFR1_PAN_SHIFT		20
414f31c5955SAndrew Turner #define	ID_AA64MMFR1_PAN_MASK		(UL(0xf) << ID_AA64MMFR1_PAN_SHIFT)
41544e446a1SAndrew Turner #define	ID_AA64MMFR1_PAN_VAL(x)		((x) & ID_AA64MMFR1_PAN_MASK)
416f31c5955SAndrew Turner #define	 ID_AA64MMFR1_PAN_NONE		(UL(0x0) << ID_AA64MMFR1_PAN_SHIFT)
417f31c5955SAndrew Turner #define	 ID_AA64MMFR1_PAN_IMPL		(UL(0x1) << ID_AA64MMFR1_PAN_SHIFT)
418f31c5955SAndrew Turner #define	 ID_AA64MMFR1_PAN_ATS1E1	(UL(0x2) << ID_AA64MMFR1_PAN_SHIFT)
419f1fbf9c3SAndrew Turner #define	ID_AA64MMFR1_SpecSEI_SHIFT	24
420f31c5955SAndrew Turner #define	ID_AA64MMFR1_SpecSEI_MASK	(UL(0xf) << ID_AA64MMFR1_SpecSEI_SHIFT)
42144e446a1SAndrew Turner #define	ID_AA64MMFR1_SpecSEI_VAL(x)	((x) & ID_AA64MMFR1_SpecSEI_MASK)
422f31c5955SAndrew Turner #define	 ID_AA64MMFR1_SpecSEI_NONE	(UL(0x0) << ID_AA64MMFR1_SpecSEI_SHIFT)
423f31c5955SAndrew Turner #define	 ID_AA64MMFR1_SpecSEI_IMPL	(UL(0x1) << ID_AA64MMFR1_SpecSEI_SHIFT)
424f45dc694SAndrew Turner #define	ID_AA64MMFR1_XNX_SHIFT		28
425f31c5955SAndrew Turner #define	ID_AA64MMFR1_XNX_MASK		(UL(0xf) << ID_AA64MMFR1_XNX_SHIFT)
42644e446a1SAndrew Turner #define	ID_AA64MMFR1_XNX_VAL(x)		((x) & ID_AA64MMFR1_XNX_MASK)
427f31c5955SAndrew Turner #define	 ID_AA64MMFR1_XNX_NONE		(UL(0x0) << ID_AA64MMFR1_XNX_SHIFT)
428f31c5955SAndrew Turner #define	 ID_AA64MMFR1_XNX_IMPL		(UL(0x1) << ID_AA64MMFR1_XNX_SHIFT)
429f45dc694SAndrew Turner 
430f45dc694SAndrew Turner /* ID_AA64MMFR2_EL1 */
431e68508e1SAndrew Turner #define	ID_AA64MMFR2_EL1		MRS_REG(3, 0, 0, 7, 2)
432f1fbf9c3SAndrew Turner #define	ID_AA64MMFR2_CnP_SHIFT		0
433f31c5955SAndrew Turner #define	ID_AA64MMFR2_CnP_MASK		(UL(0xf) << ID_AA64MMFR2_CnP_SHIFT)
43444e446a1SAndrew Turner #define	ID_AA64MMFR2_CnP_VAL(x)		((x) & ID_AA64MMFR2_CnP_MASK)
435f31c5955SAndrew Turner #define	 ID_AA64MMFR2_CnP_NONE		(UL(0x0) << ID_AA64MMFR2_CnP_SHIFT)
436f31c5955SAndrew Turner #define	 ID_AA64MMFR2_CnP_IMPL		(UL(0x1) << ID_AA64MMFR2_CnP_SHIFT)
437f45dc694SAndrew Turner #define	ID_AA64MMFR2_UAO_SHIFT		4
438f31c5955SAndrew Turner #define	ID_AA64MMFR2_UAO_MASK		(UL(0xf) << ID_AA64MMFR2_UAO_SHIFT)
43944e446a1SAndrew Turner #define	ID_AA64MMFR2_UAO_VAL(x)		((x) & ID_AA64MMFR2_UAO_MASK)
440f31c5955SAndrew Turner #define	 ID_AA64MMFR2_UAO_NONE		(UL(0x0) << ID_AA64MMFR2_UAO_SHIFT)
441f31c5955SAndrew Turner #define	 ID_AA64MMFR2_UAO_IMPL		(UL(0x1) << ID_AA64MMFR2_UAO_SHIFT)
442f45dc694SAndrew Turner #define	ID_AA64MMFR2_LSM_SHIFT		8
443f31c5955SAndrew Turner #define	ID_AA64MMFR2_LSM_MASK		(UL(0xf) << ID_AA64MMFR2_LSM_SHIFT)
44444e446a1SAndrew Turner #define	ID_AA64MMFR2_LSM_VAL(x)		((x) & ID_AA64MMFR2_LSM_MASK)
445f31c5955SAndrew Turner #define	 ID_AA64MMFR2_LSM_NONE		(UL(0x0) << ID_AA64MMFR2_LSM_SHIFT)
446f31c5955SAndrew Turner #define	 ID_AA64MMFR2_LSM_IMPL		(UL(0x1) << ID_AA64MMFR2_LSM_SHIFT)
447f45dc694SAndrew Turner #define	ID_AA64MMFR2_IESB_SHIFT		12
448f31c5955SAndrew Turner #define	ID_AA64MMFR2_IESB_MASK		(UL(0xf) << ID_AA64MMFR2_IESB_SHIFT)
44944e446a1SAndrew Turner #define	ID_AA64MMFR2_IESB_VAL(x)	((x) & ID_AA64MMFR2_IESB_MASK)
450f31c5955SAndrew Turner #define	 ID_AA64MMFR2_IESB_NONE		(UL(0x0) << ID_AA64MMFR2_IESB_SHIFT)
451f31c5955SAndrew Turner #define	 ID_AA64MMFR2_IESB_IMPL		(UL(0x1) << ID_AA64MMFR2_IESB_SHIFT)
452f1fbf9c3SAndrew Turner #define	ID_AA64MMFR2_VARange_SHIFT	16
453f31c5955SAndrew Turner #define	ID_AA64MMFR2_VARange_MASK	(UL(0xf) << ID_AA64MMFR2_VARange_SHIFT)
45444e446a1SAndrew Turner #define	ID_AA64MMFR2_VARange_VAL(x)	((x) & ID_AA64MMFR2_VARange_MASK)
455f31c5955SAndrew Turner #define	 ID_AA64MMFR2_VARange_48	(UL(0x0) << ID_AA64MMFR2_VARange_SHIFT)
456f31c5955SAndrew Turner #define	 ID_AA64MMFR2_VARange_52	(UL(0x1) << ID_AA64MMFR2_VARange_SHIFT)
457ca289945SAndrew Turner #define	ID_AA64MMFR2_CCIDX_SHIFT	20
458f31c5955SAndrew Turner #define	ID_AA64MMFR2_CCIDX_MASK		(UL(0xf) << ID_AA64MMFR2_CCIDX_SHIFT)
45944e446a1SAndrew Turner #define	ID_AA64MMFR2_CCIDX_VAL(x)	((x) & ID_AA64MMFR2_CCIDX_MASK)
460f31c5955SAndrew Turner #define	 ID_AA64MMFR2_CCIDX_32		(UL(0x0) << ID_AA64MMFR2_CCIDX_SHIFT)
461f31c5955SAndrew Turner #define	 ID_AA64MMFR2_CCIDX_64		(UL(0x1) << ID_AA64MMFR2_CCIDX_SHIFT)
462ca289945SAndrew Turner #define	ID_AA64MMFR2_NV_SHIFT		24
463f31c5955SAndrew Turner #define	ID_AA64MMFR2_NV_MASK		(UL(0xf) << ID_AA64MMFR2_NV_SHIFT)
46444e446a1SAndrew Turner #define	ID_AA64MMFR2_NV_VAL(x)		((x) & ID_AA64MMFR2_NV_MASK)
465f31c5955SAndrew Turner #define	 ID_AA64MMFR2_NV_NONE		(UL(0x0) << ID_AA64MMFR2_NV_SHIFT)
466f31c5955SAndrew Turner #define	 ID_AA64MMFR2_NV_IMPL		(UL(0x1) << ID_AA64MMFR2_NV_SHIFT)
4672bafd72fSAndrew Turner 
468e5acd89cSAndrew Turner /* ID_AA64PFR0_EL1 */
469e68508e1SAndrew Turner #define	ID_AA64PFR0_EL1			MRS_REG(3, 0, 0, 4, 0)
4705f0a5fefSAndrew Turner #define	ID_AA64PFR0_EL0_SHIFT		0
471f31c5955SAndrew Turner #define	ID_AA64PFR0_EL0_MASK		(UL(0xf) << ID_AA64PFR0_EL0_SHIFT)
47244e446a1SAndrew Turner #define	ID_AA64PFR0_EL0_VAL(x)		((x) & ID_AA64PFR0_EL0_MASK)
473f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL0_64		(UL(0x1) << ID_AA64PFR0_EL0_SHIFT)
474f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL0_64_32		(UL(0x2) << ID_AA64PFR0_EL0_SHIFT)
4755f0a5fefSAndrew Turner #define	ID_AA64PFR0_EL1_SHIFT		4
476f31c5955SAndrew Turner #define	ID_AA64PFR0_EL1_MASK		(UL(0xf) << ID_AA64PFR0_EL1_SHIFT)
47744e446a1SAndrew Turner #define	ID_AA64PFR0_EL1_VAL(x)		((x) & ID_AA64PFR0_EL1_MASK)
478f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL1_64		(UL(0x1) << ID_AA64PFR0_EL1_SHIFT)
479f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL1_64_32		(UL(0x2) << ID_AA64PFR0_EL1_SHIFT)
4805f0a5fefSAndrew Turner #define	ID_AA64PFR0_EL2_SHIFT		8
481f31c5955SAndrew Turner #define	ID_AA64PFR0_EL2_MASK		(UL(0xf) << ID_AA64PFR0_EL2_SHIFT)
48244e446a1SAndrew Turner #define	ID_AA64PFR0_EL2_VAL(x)		((x) & ID_AA64PFR0_EL2_MASK)
483f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL2_NONE		(UL(0x0) << ID_AA64PFR0_EL2_SHIFT)
484f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL2_64		(UL(0x1) << ID_AA64PFR0_EL2_SHIFT)
485f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL2_64_32		(UL(0x2) << ID_AA64PFR0_EL2_SHIFT)
4865f0a5fefSAndrew Turner #define	ID_AA64PFR0_EL3_SHIFT		12
487f31c5955SAndrew Turner #define	ID_AA64PFR0_EL3_MASK		(UL(0xf) << ID_AA64PFR0_EL3_SHIFT)
48844e446a1SAndrew Turner #define	ID_AA64PFR0_EL3_VAL(x)		((x) & ID_AA64PFR0_EL3_MASK)
489f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL3_NONE		(UL(0x0) << ID_AA64PFR0_EL3_SHIFT)
490f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL3_64		(UL(0x1) << ID_AA64PFR0_EL3_SHIFT)
491f31c5955SAndrew Turner #define	 ID_AA64PFR0_EL3_64_32		(UL(0x2) << ID_AA64PFR0_EL3_SHIFT)
4925f0a5fefSAndrew Turner #define	ID_AA64PFR0_FP_SHIFT		16
493f31c5955SAndrew Turner #define	ID_AA64PFR0_FP_MASK		(UL(0xf) << ID_AA64PFR0_FP_SHIFT)
49444e446a1SAndrew Turner #define	ID_AA64PFR0_FP_VAL(x)		((x) & ID_AA64PFR0_FP_MASK)
495f31c5955SAndrew Turner #define	 ID_AA64PFR0_FP_IMPL		(UL(0x0) << ID_AA64PFR0_FP_SHIFT)
496f31c5955SAndrew Turner #define	 ID_AA64PFR0_FP_HP		(UL(0x1) << ID_AA64PFR0_FP_SHIFT)
497f31c5955SAndrew Turner #define	 ID_AA64PFR0_FP_NONE		(UL(0xf) << ID_AA64PFR0_FP_SHIFT)
498f1fbf9c3SAndrew Turner #define	ID_AA64PFR0_AdvSIMD_SHIFT	20
499f31c5955SAndrew Turner #define	ID_AA64PFR0_AdvSIMD_MASK	(UL(0xf) << ID_AA64PFR0_AdvSIMD_SHIFT)
50044e446a1SAndrew Turner #define	ID_AA64PFR0_AdvSIMD_VAL(x)	((x) & ID_AA64PFR0_AdvSIMD_MASK)
501f31c5955SAndrew Turner #define	 ID_AA64PFR0_AdvSIMD_IMPL	(UL(0x0) << ID_AA64PFR0_AdvSIMD_SHIFT)
502f31c5955SAndrew Turner #define	 ID_AA64PFR0_AdvSIMD_HP		(UL(0x1) << ID_AA64PFR0_AdvSIMD_SHIFT)
503f31c5955SAndrew Turner #define	 ID_AA64PFR0_AdvSIMD_NONE	(UL(0xf) << ID_AA64PFR0_AdvSIMD_SHIFT)
5045f0a5fefSAndrew Turner #define	ID_AA64PFR0_GIC_BITS		0x4 /* Number of bits in GIC field */
5055f0a5fefSAndrew Turner #define	ID_AA64PFR0_GIC_SHIFT		24
506f31c5955SAndrew Turner #define	ID_AA64PFR0_GIC_MASK		(UL(0xf) << ID_AA64PFR0_GIC_SHIFT)
50744e446a1SAndrew Turner #define	ID_AA64PFR0_GIC_VAL(x)		((x) & ID_AA64PFR0_GIC_MASK)
508f31c5955SAndrew Turner #define	 ID_AA64PFR0_GIC_CPUIF_NONE	(UL(0x0) << ID_AA64PFR0_GIC_SHIFT)
509f31c5955SAndrew Turner #define	 ID_AA64PFR0_GIC_CPUIF_EN	(UL(0x1) << ID_AA64PFR0_GIC_SHIFT)
510f45dc694SAndrew Turner #define	ID_AA64PFR0_RAS_SHIFT		28
511f31c5955SAndrew Turner #define	ID_AA64PFR0_RAS_MASK		(UL(0xf) << ID_AA64PFR0_RAS_SHIFT)
51244e446a1SAndrew Turner #define	ID_AA64PFR0_RAS_VAL(x)		((x) & ID_AA64PFR0_RAS_MASK)
513f31c5955SAndrew Turner #define	 ID_AA64PFR0_RAS_NONE		(UL(0x0) << ID_AA64PFR0_RAS_SHIFT)
514f31c5955SAndrew Turner #define	 ID_AA64PFR0_RAS_V1		(UL(0x1) << ID_AA64PFR0_RAS_SHIFT)
515f9fc9faaSAndrew Turner #define	ID_AA64PFR0_SVE_SHIFT		32
516f31c5955SAndrew Turner #define	ID_AA64PFR0_SVE_MASK		(UL(0xf) << ID_AA64PFR0_SVE_SHIFT)
51744e446a1SAndrew Turner #define	ID_AA64PFR0_SVE_VAL(x)		((x) & ID_AA64PFR0_SVE_MASK)
518f31c5955SAndrew Turner #define	 ID_AA64PFR0_SVE_NONE		(UL(0x0) << ID_AA64PFR0_SVE_SHIFT)
519f31c5955SAndrew Turner #define	 ID_AA64PFR0_SVE_IMPL		(UL(0x1) << ID_AA64PFR0_SVE_SHIFT)
520e5acd89cSAndrew Turner 
521e5acd89cSAndrew Turner /* MAIR_EL1 - Memory Attribute Indirection Register */
522e5acd89cSAndrew Turner #define	MAIR_ATTR_MASK(idx)	(0xff << ((n)* 8))
523e5acd89cSAndrew Turner #define	MAIR_ATTR(attr, idx) ((attr) << ((idx) * 8))
524401d3029SAndrew Turner #define	 MAIR_DEVICE_nGnRnE	0x00
525401d3029SAndrew Turner #define	 MAIR_NORMAL_NC		0x44
5262438ef76SAndrew Turner #define	 MAIR_NORMAL_WT		0xbb
527401d3029SAndrew Turner #define	 MAIR_NORMAL_WB		0xff
528e5acd89cSAndrew Turner 
52949a92cd4SAndrew Turner /* PAR_EL1 - Physical Address Register */
53049a92cd4SAndrew Turner #define	PAR_F_SHIFT		0
53149a92cd4SAndrew Turner #define	PAR_F			(0x1 << PAR_F_SHIFT)
53249a92cd4SAndrew Turner #define	PAR_SUCCESS(x)		(((x) & PAR_F) == 0)
53349a92cd4SAndrew Turner /* When PAR_F == 0 (success) */
53449a92cd4SAndrew Turner #define	PAR_SH_SHIFT		7
53549a92cd4SAndrew Turner #define	PAR_SH_MASK		(0x3 << PAR_SH_SHIFT)
53649a92cd4SAndrew Turner #define	PAR_NS_SHIFT		9
53749a92cd4SAndrew Turner #define	PAR_NS_MASK		(0x3 << PAR_NS_SHIFT)
53849a92cd4SAndrew Turner #define	PAR_PA_SHIFT		12
53949a92cd4SAndrew Turner #define	PAR_PA_MASK		0x0000fffffffff000
54049a92cd4SAndrew Turner #define	PAR_ATTR_SHIFT		56
54149a92cd4SAndrew Turner #define	PAR_ATTR_MASK		(0xff << PAR_ATTR_SHIFT)
54249a92cd4SAndrew Turner /* When PAR_F == 1 (aborted) */
54349a92cd4SAndrew Turner #define	PAR_FST_SHIFT		1
54449a92cd4SAndrew Turner #define	PAR_FST_MASK		(0x3f << PAR_FST_SHIFT)
54549a92cd4SAndrew Turner #define	PAR_PTW_SHIFT		8
54649a92cd4SAndrew Turner #define	PAR_PTW_MASK		(0x1 << PAR_PTW_SHIFT)
54749a92cd4SAndrew Turner #define	PAR_S_SHIFT		9
54849a92cd4SAndrew Turner #define	PAR_S_MASK		(0x1 << PAR_S_SHIFT)
54949a92cd4SAndrew Turner 
550e5acd89cSAndrew Turner /* SCTLR_EL1 - System Control Register */
551a9725b63SAndrew Turner #define	SCTLR_RES0	0xc8222440	/* Reserved ARMv8.0, write 0 */
552aec085f4SAndrew Turner #define	SCTLR_RES1	0x30d00800	/* Reserved ARMv8.0, write 1 */
553e5acd89cSAndrew Turner 
554e5acd89cSAndrew Turner #define	SCTLR_M		0x00000001
555e5acd89cSAndrew Turner #define	SCTLR_A		0x00000002
556e5acd89cSAndrew Turner #define	SCTLR_C		0x00000004
557e5acd89cSAndrew Turner #define	SCTLR_SA	0x00000008
558e5acd89cSAndrew Turner #define	SCTLR_SA0	0x00000010
559e5acd89cSAndrew Turner #define	SCTLR_CP15BEN	0x00000020
560a9725b63SAndrew Turner /* Bit 6 is reserved */
561e5acd89cSAndrew Turner #define	SCTLR_ITD	0x00000080
562e5acd89cSAndrew Turner #define	SCTLR_SED	0x00000100
563e5acd89cSAndrew Turner #define	SCTLR_UMA	0x00000200
564a9725b63SAndrew Turner /* Bit 10 is reserved */
565a9725b63SAndrew Turner /* Bit 11 is reserved */
566e5acd89cSAndrew Turner #define	SCTLR_I		0x00001000
567a9725b63SAndrew Turner #define	SCTLR_EnDB	0x00002000 /* ARMv8.3 */
568e5acd89cSAndrew Turner #define	SCTLR_DZE	0x00004000
569e5acd89cSAndrew Turner #define	SCTLR_UCT	0x00008000
570e5acd89cSAndrew Turner #define	SCTLR_nTWI	0x00010000
571a9725b63SAndrew Turner /* Bit 17 is reserved */
572e5acd89cSAndrew Turner #define	SCTLR_nTWE	0x00040000
573e5acd89cSAndrew Turner #define	SCTLR_WXN	0x00080000
574a9725b63SAndrew Turner /* Bit 20 is reserved */
575a9725b63SAndrew Turner #define	SCTLR_IESB	0x00200000 /* ARMv8.2 */
576a9725b63SAndrew Turner /* Bit 22 is reserved */
577a9725b63SAndrew Turner #define	SCTLR_SPAN	0x00800000 /* ARMv8.1 */
578e5acd89cSAndrew Turner #define	SCTLR_EOE	0x01000000
579e5acd89cSAndrew Turner #define	SCTLR_EE	0x02000000
580e5acd89cSAndrew Turner #define	SCTLR_UCI	0x04000000
581a9725b63SAndrew Turner #define	SCTLR_EnDA	0x08000000 /* ARMv8.3 */
582a9725b63SAndrew Turner #define	SCTLR_nTLSMD	0x10000000 /* ARMv8.2 */
583a9725b63SAndrew Turner #define	SCTLR_LSMAOE	0x20000000 /* ARMv8.2 */
584a9725b63SAndrew Turner #define	SCTLR_EnIB	0x40000000 /* ARMv8.3 */
585a9725b63SAndrew Turner #define	SCTLR_EnIA	0x80000000 /* ARMv8.3 */
586e5acd89cSAndrew Turner 
587e5acd89cSAndrew Turner /* SPSR_EL1 */
588e5acd89cSAndrew Turner /*
589e5acd89cSAndrew Turner  * When the exception is taken in AArch64:
590e5acd89cSAndrew Turner  * M[3:2] is the exception level
591e5acd89cSAndrew Turner  * M[1]   is unused
592e5acd89cSAndrew Turner  * M[0]   is the SP select:
593e5acd89cSAndrew Turner  *         0: always SP0
594e5acd89cSAndrew Turner  *         1: current ELs SP
595e5acd89cSAndrew Turner  */
596e5acd89cSAndrew Turner #define	PSR_M_EL0t	0x00000000
597e5acd89cSAndrew Turner #define	PSR_M_EL1t	0x00000004
598e5acd89cSAndrew Turner #define	PSR_M_EL1h	0x00000005
599e5acd89cSAndrew Turner #define	PSR_M_EL2t	0x00000008
600e5acd89cSAndrew Turner #define	PSR_M_EL2h	0x00000009
6018c9c3144SOlivier Houchard #define	PSR_M_64	0x00000000
6028c9c3144SOlivier Houchard #define	PSR_M_32	0x00000010
6032b6a8dd5SEd Schouten #define	PSR_M_MASK	0x0000000f
604e5acd89cSAndrew Turner 
6058c9c3144SOlivier Houchard #define	PSR_T		0x00000020
6068c9c3144SOlivier Houchard 
6072b6a8dd5SEd Schouten #define	PSR_AARCH32	0x00000010
608e5acd89cSAndrew Turner #define	PSR_F		0x00000040
609e5acd89cSAndrew Turner #define	PSR_I		0x00000080
610e5acd89cSAndrew Turner #define	PSR_A		0x00000100
611e5acd89cSAndrew Turner #define	PSR_D		0x00000200
612739e4482SAndrew Turner #define	PSR_DAIF	(PSR_D | PSR_A | PSR_I | PSR_F)
613e5acd89cSAndrew Turner #define	PSR_IL		0x00100000
614e5acd89cSAndrew Turner #define	PSR_SS		0x00200000
615e5acd89cSAndrew Turner #define	PSR_V		0x10000000
616e5acd89cSAndrew Turner #define	PSR_C		0x20000000
617e5acd89cSAndrew Turner #define	PSR_Z		0x40000000
618e5acd89cSAndrew Turner #define	PSR_N		0x80000000
619521018d3SAndrew Turner #define	PSR_FLAGS	0xf0000000
620e5acd89cSAndrew Turner 
621e5acd89cSAndrew Turner /* TCR_EL1 - Translation Control Register */
622*b0a0152aSAlan Cox #define	TCR_HD_SHIFT	40
623*b0a0152aSAlan Cox #define	TCR_HD		(0x1UL << TCR_HD_SHIFT)
624*b0a0152aSAlan Cox #define	TCR_HA_SHIFT	39
625*b0a0152aSAlan Cox #define	TCR_HA		(0x1UL << TCR_HA_SHIFT)
626*b0a0152aSAlan Cox 
62765565c97SAndrew Turner #define	TCR_ASID_SHIFT	36
62865565c97SAndrew Turner #define	TCR_ASID_WIDTH	1
62965565c97SAndrew Turner #define	TCR_ASID_16	(0x1UL << TCR_ASID_SHIFT)
630e5acd89cSAndrew Turner 
631e5acd89cSAndrew Turner #define	TCR_IPS_SHIFT	32
63265565c97SAndrew Turner #define	TCR_IPS_WIDTH	3
633e5acd89cSAndrew Turner #define	TCR_IPS_32BIT	(0 << TCR_IPS_SHIFT)
634e5acd89cSAndrew Turner #define	TCR_IPS_36BIT	(1 << TCR_IPS_SHIFT)
635e5acd89cSAndrew Turner #define	TCR_IPS_40BIT	(2 << TCR_IPS_SHIFT)
636e5acd89cSAndrew Turner #define	TCR_IPS_42BIT	(3 << TCR_IPS_SHIFT)
637e5acd89cSAndrew Turner #define	TCR_IPS_44BIT	(4 << TCR_IPS_SHIFT)
638e5acd89cSAndrew Turner #define	TCR_IPS_48BIT	(5 << TCR_IPS_SHIFT)
639e5acd89cSAndrew Turner 
640e5acd89cSAndrew Turner #define	TCR_TG1_SHIFT	30
641e5acd89cSAndrew Turner #define	TCR_TG1_16K	(1 << TCR_TG1_SHIFT)
642e5acd89cSAndrew Turner #define	TCR_TG1_4K	(2 << TCR_TG1_SHIFT)
643e5acd89cSAndrew Turner #define	TCR_TG1_64K	(3 << TCR_TG1_SHIFT)
644e5acd89cSAndrew Turner 
6451038d102SZbigniew Bodek #define	TCR_SH1_SHIFT	28
6461038d102SZbigniew Bodek #define	TCR_SH1_IS	(0x3UL << TCR_SH1_SHIFT)
6471038d102SZbigniew Bodek #define	TCR_ORGN1_SHIFT	26
6481038d102SZbigniew Bodek #define	TCR_ORGN1_WBWA	(0x1UL << TCR_ORGN1_SHIFT)
6491038d102SZbigniew Bodek #define	TCR_IRGN1_SHIFT	24
6501038d102SZbigniew Bodek #define	TCR_IRGN1_WBWA	(0x1UL << TCR_IRGN1_SHIFT)
65150e3ab6bSAlan Cox #define	TCR_A1_SHIFT	22
65250e3ab6bSAlan Cox #define	TCR_A1		(0x1UL << TCR_A1_SHIFT)
6531038d102SZbigniew Bodek #define	TCR_SH0_SHIFT	12
6541038d102SZbigniew Bodek #define	TCR_SH0_IS	(0x3UL << TCR_SH0_SHIFT)
6551038d102SZbigniew Bodek #define	TCR_ORGN0_SHIFT	10
6561038d102SZbigniew Bodek #define	TCR_ORGN0_WBWA	(0x1UL << TCR_ORGN0_SHIFT)
6571038d102SZbigniew Bodek #define	TCR_IRGN0_SHIFT	8
6581038d102SZbigniew Bodek #define	TCR_IRGN0_WBWA	(0x1UL << TCR_IRGN0_SHIFT)
6591038d102SZbigniew Bodek 
6601038d102SZbigniew Bodek #define	TCR_CACHE_ATTRS	((TCR_IRGN0_WBWA | TCR_IRGN1_WBWA) |\
6611038d102SZbigniew Bodek 				(TCR_ORGN0_WBWA | TCR_ORGN1_WBWA))
6621038d102SZbigniew Bodek 
6631038d102SZbigniew Bodek #ifdef SMP
6641038d102SZbigniew Bodek #define	TCR_SMP_ATTRS	(TCR_SH0_IS | TCR_SH1_IS)
6651038d102SZbigniew Bodek #else
6661038d102SZbigniew Bodek #define	TCR_SMP_ATTRS	0
6671038d102SZbigniew Bodek #endif
6681038d102SZbigniew Bodek 
669e5acd89cSAndrew Turner #define	TCR_T1SZ_SHIFT	16
670e5acd89cSAndrew Turner #define	TCR_T0SZ_SHIFT	0
67180c4b9e5SAndrew Turner #define	TCR_T1SZ(x)	((x) << TCR_T1SZ_SHIFT)
67280c4b9e5SAndrew Turner #define	TCR_T0SZ(x)	((x) << TCR_T0SZ_SHIFT)
67380c4b9e5SAndrew Turner #define	TCR_TxSZ(x)	(TCR_T1SZ(x) | TCR_T0SZ(x))
674e5acd89cSAndrew Turner 
675e5acd89cSAndrew Turner /* Saved Program Status Register */
676e5acd89cSAndrew Turner #define	DBG_SPSR_SS	(0x1 << 21)
677e5acd89cSAndrew Turner 
678e5acd89cSAndrew Turner /* Monitor Debug System Control Register */
679e5acd89cSAndrew Turner #define	DBG_MDSCR_SS	(0x1 << 0)
680e5acd89cSAndrew Turner #define	DBG_MDSCR_KDE	(0x1 << 13)
681e5acd89cSAndrew Turner #define	DBG_MDSCR_MDE	(0x1 << 15)
682e5acd89cSAndrew Turner 
683bc88bb2bSRuslan Bukin /* Perfomance Monitoring Counters */
684bc88bb2bSRuslan Bukin #define	PMCR_E		(1 << 0) /* Enable all counters */
685bc88bb2bSRuslan Bukin #define	PMCR_P		(1 << 1) /* Reset all counters */
686bc88bb2bSRuslan Bukin #define	PMCR_C		(1 << 2) /* Clock counter reset */
687bc88bb2bSRuslan Bukin #define	PMCR_D		(1 << 3) /* CNTR counts every 64 clk cycles */
688bc88bb2bSRuslan Bukin #define	PMCR_X		(1 << 4) /* Export to ext. monitoring (ETM) */
689bc88bb2bSRuslan Bukin #define	PMCR_DP		(1 << 5) /* Disable CCNT if non-invasive debug*/
690bc88bb2bSRuslan Bukin #define	PMCR_LC		(1 << 6) /* Long cycle count enable */
691bc88bb2bSRuslan Bukin #define	PMCR_IMP_SHIFT	24 /* Implementer code */
692bc88bb2bSRuslan Bukin #define	PMCR_IMP_MASK	(0xff << PMCR_IMP_SHIFT)
693bc88bb2bSRuslan Bukin #define	PMCR_IDCODE_SHIFT	16 /* Identification code */
694bc88bb2bSRuslan Bukin #define	PMCR_IDCODE_MASK	(0xff << PMCR_IDCODE_SHIFT)
695bc88bb2bSRuslan Bukin #define	 PMCR_IDCODE_CORTEX_A57	0x01
696bc88bb2bSRuslan Bukin #define	 PMCR_IDCODE_CORTEX_A72	0x02
697bc88bb2bSRuslan Bukin #define	 PMCR_IDCODE_CORTEX_A53	0x03
698bc88bb2bSRuslan Bukin #define	PMCR_N_SHIFT	11       /* Number of counters implemented */
699bc88bb2bSRuslan Bukin #define	PMCR_N_MASK	(0x1f << PMCR_N_SHIFT)
700bc88bb2bSRuslan Bukin 
701e5acd89cSAndrew Turner #endif /* !_MACHINE_ARMREG_H_ */
702