xref: /freebsd/sys/arm64/freescale/imx/clk/imx_clk_frac_pll.c (revision be82b3a0bf72ed3b5f01ac9fcd8dcd3802e3c742)
194bc2117SOleksandr Tymoshenko /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
394bc2117SOleksandr Tymoshenko  *
494bc2117SOleksandr Tymoshenko  * Copyright (c) 2020 Oleksandr Tymoshenko <gonzo@FreeBSD.org>
594bc2117SOleksandr Tymoshenko  *
694bc2117SOleksandr Tymoshenko  * Redistribution and use in source and binary forms, with or without
794bc2117SOleksandr Tymoshenko  * modification, are permitted provided that the following conditions
894bc2117SOleksandr Tymoshenko  * are met:
994bc2117SOleksandr Tymoshenko  * 1. Redistributions of source code must retain the above copyright
1094bc2117SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer.
1194bc2117SOleksandr Tymoshenko  * 2. Redistributions in binary form must reproduce the above copyright
1294bc2117SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer in the
1394bc2117SOleksandr Tymoshenko  *    documentation and/or other materials provided with the distribution.
1494bc2117SOleksandr Tymoshenko  *
1594bc2117SOleksandr Tymoshenko  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
1694bc2117SOleksandr Tymoshenko  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
1794bc2117SOleksandr Tymoshenko  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
1894bc2117SOleksandr Tymoshenko  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
1994bc2117SOleksandr Tymoshenko  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
2094bc2117SOleksandr Tymoshenko  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
2194bc2117SOleksandr Tymoshenko  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
2294bc2117SOleksandr Tymoshenko  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
2394bc2117SOleksandr Tymoshenko  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2494bc2117SOleksandr Tymoshenko  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2594bc2117SOleksandr Tymoshenko  * SUCH DAMAGE.
2694bc2117SOleksandr Tymoshenko  */
2794bc2117SOleksandr Tymoshenko 
2894bc2117SOleksandr Tymoshenko #include <sys/param.h>
2994bc2117SOleksandr Tymoshenko #include <sys/systm.h>
3094bc2117SOleksandr Tymoshenko #include <sys/bus.h>
3194bc2117SOleksandr Tymoshenko 
32*be82b3a0SEmmanuel Vadot #include <dev/clk/clk.h>
3394bc2117SOleksandr Tymoshenko 
3494bc2117SOleksandr Tymoshenko #include <arm64/freescale/imx/clk/imx_clk_frac_pll.h>
3594bc2117SOleksandr Tymoshenko 
3694bc2117SOleksandr Tymoshenko #include "clkdev_if.h"
3794bc2117SOleksandr Tymoshenko 
3894bc2117SOleksandr Tymoshenko struct imx_clk_frac_pll_sc {
3994bc2117SOleksandr Tymoshenko 	uint32_t	offset;
4094bc2117SOleksandr Tymoshenko };
4194bc2117SOleksandr Tymoshenko 
4294bc2117SOleksandr Tymoshenko #define	WRITE4(_clk, off, val)						\
4394bc2117SOleksandr Tymoshenko 	CLKDEV_WRITE_4(clknode_get_device(_clk), off, val)
4494bc2117SOleksandr Tymoshenko #define	READ4(_clk, off, val)						\
4594bc2117SOleksandr Tymoshenko 	CLKDEV_READ_4(clknode_get_device(_clk), off, val)
4694bc2117SOleksandr Tymoshenko #define	DEVICE_LOCK(_clk)						\
4794bc2117SOleksandr Tymoshenko 	CLKDEV_DEVICE_LOCK(clknode_get_device(_clk))
4894bc2117SOleksandr Tymoshenko #define	DEVICE_UNLOCK(_clk)						\
4994bc2117SOleksandr Tymoshenko 	CLKDEV_DEVICE_UNLOCK(clknode_get_device(_clk))
5094bc2117SOleksandr Tymoshenko 
5194bc2117SOleksandr Tymoshenko #define	CFG0	0
5294bc2117SOleksandr Tymoshenko #define	 CFG0_PLL_LOCK		(1 << 31)
5394bc2117SOleksandr Tymoshenko #define	 CFG0_PD		(1 << 19)
5494bc2117SOleksandr Tymoshenko #define	 CFG0_BYPASS		(1 << 14)
5594bc2117SOleksandr Tymoshenko #define	 CFG0_NEWDIV_VAL	(1 << 12)
5694bc2117SOleksandr Tymoshenko #define	 CFG0_NEWDIV_ACK	(1 << 11)
5794bc2117SOleksandr Tymoshenko #define	 CFG0_OUTPUT_DIV_MASK	(0x1f << 0)
5894bc2117SOleksandr Tymoshenko #define	 CFG0_OUTPUT_DIV_SHIFT	0
5994bc2117SOleksandr Tymoshenko #define	CFG1	4
6094bc2117SOleksandr Tymoshenko #define	 CFG1_FRAC_DIV_MASK	(0xffffff << 7)
6194bc2117SOleksandr Tymoshenko #define	 CFG1_FRAC_DIV_SHIFT	7
6294bc2117SOleksandr Tymoshenko #define	 CFG1_INT_DIV_MASK	(0x7f << 0)
6394bc2117SOleksandr Tymoshenko #define	 CFG1_INT_DIV_SHIFT	0
6494bc2117SOleksandr Tymoshenko 
6594bc2117SOleksandr Tymoshenko #if 0
6694bc2117SOleksandr Tymoshenko #define	dprintf(format, arg...)						\
6794bc2117SOleksandr Tymoshenko 	printf("%s:(%s)" format, __func__, clknode_get_name(clk), arg)
6894bc2117SOleksandr Tymoshenko #else
6994bc2117SOleksandr Tymoshenko #define	dprintf(format, arg...)
7094bc2117SOleksandr Tymoshenko #endif
7194bc2117SOleksandr Tymoshenko 
7294bc2117SOleksandr Tymoshenko static int
imx_clk_frac_pll_init(struct clknode * clk,device_t dev)7394bc2117SOleksandr Tymoshenko imx_clk_frac_pll_init(struct clknode *clk, device_t dev)
7494bc2117SOleksandr Tymoshenko {
7594bc2117SOleksandr Tymoshenko 
7694bc2117SOleksandr Tymoshenko 	clknode_init_parent_idx(clk, 0);
7794bc2117SOleksandr Tymoshenko 	return (0);
7894bc2117SOleksandr Tymoshenko }
7994bc2117SOleksandr Tymoshenko 
8094bc2117SOleksandr Tymoshenko static int
imx_clk_frac_pll_set_gate(struct clknode * clk,bool enable)8194bc2117SOleksandr Tymoshenko imx_clk_frac_pll_set_gate(struct clknode *clk, bool enable)
8294bc2117SOleksandr Tymoshenko {
8394bc2117SOleksandr Tymoshenko 	struct imx_clk_frac_pll_sc *sc;
8494bc2117SOleksandr Tymoshenko 	uint32_t cfg0;
8594bc2117SOleksandr Tymoshenko 	int timeout;
8694bc2117SOleksandr Tymoshenko 
8794bc2117SOleksandr Tymoshenko 	sc = clknode_get_softc(clk);
8894bc2117SOleksandr Tymoshenko 
8994bc2117SOleksandr Tymoshenko 	DEVICE_LOCK(clk);
9094bc2117SOleksandr Tymoshenko 	READ4(clk, sc->offset + CFG0, &cfg0);
9194bc2117SOleksandr Tymoshenko 	if (enable)
9294bc2117SOleksandr Tymoshenko 		cfg0 &= ~(CFG0_PD);
9394bc2117SOleksandr Tymoshenko 	else
9494bc2117SOleksandr Tymoshenko 		cfg0 |= CFG0_PD;
9594bc2117SOleksandr Tymoshenko 	WRITE4(clk, sc->offset + CFG0, cfg0);
9694bc2117SOleksandr Tymoshenko 
9794bc2117SOleksandr Tymoshenko 	/* Wait for PLL to lock */
9894bc2117SOleksandr Tymoshenko 	if (enable && ((cfg0 & CFG0_BYPASS) == 0)) {
9994bc2117SOleksandr Tymoshenko 		for (timeout = 1000; timeout; timeout--) {
10094bc2117SOleksandr Tymoshenko 			READ4(clk, sc->offset + CFG0, &cfg0);
10194bc2117SOleksandr Tymoshenko 			if (cfg0 & CFG0_PLL_LOCK)
10294bc2117SOleksandr Tymoshenko 				break;
10394bc2117SOleksandr Tymoshenko 			DELAY(1);
10494bc2117SOleksandr Tymoshenko 		}
10594bc2117SOleksandr Tymoshenko 	}
10694bc2117SOleksandr Tymoshenko 
10794bc2117SOleksandr Tymoshenko 	DEVICE_UNLOCK(clk);
10894bc2117SOleksandr Tymoshenko 
10994bc2117SOleksandr Tymoshenko 	return (0);
11094bc2117SOleksandr Tymoshenko }
11194bc2117SOleksandr Tymoshenko 
11294bc2117SOleksandr Tymoshenko static int
imx_clk_frac_pll_recalc(struct clknode * clk,uint64_t * freq)11394bc2117SOleksandr Tymoshenko imx_clk_frac_pll_recalc(struct clknode *clk, uint64_t *freq)
11494bc2117SOleksandr Tymoshenko {
11594bc2117SOleksandr Tymoshenko 	struct imx_clk_frac_pll_sc *sc;
11694bc2117SOleksandr Tymoshenko 	uint32_t cfg0, cfg1;
11794bc2117SOleksandr Tymoshenko 	uint64_t div, divfi, divff, divf_val;
11894bc2117SOleksandr Tymoshenko 
11994bc2117SOleksandr Tymoshenko 	sc = clknode_get_softc(clk);
12094bc2117SOleksandr Tymoshenko 
12194bc2117SOleksandr Tymoshenko 	DEVICE_LOCK(clk);
12294bc2117SOleksandr Tymoshenko 	READ4(clk, sc->offset + CFG0, &cfg0);
12394bc2117SOleksandr Tymoshenko 	READ4(clk, sc->offset + CFG1, &cfg1);
12494bc2117SOleksandr Tymoshenko 	DEVICE_UNLOCK(clk);
12594bc2117SOleksandr Tymoshenko 
12694bc2117SOleksandr Tymoshenko 	div = (cfg0 & CFG0_OUTPUT_DIV_MASK) >> CFG0_OUTPUT_DIV_SHIFT;
12794bc2117SOleksandr Tymoshenko 	div = (div + 1) * 2;
12894bc2117SOleksandr Tymoshenko 	divff = (cfg1 & CFG1_FRAC_DIV_MASK) >> CFG1_FRAC_DIV_SHIFT;
12994bc2117SOleksandr Tymoshenko 	divfi = (cfg1 & CFG1_INT_DIV_MASK) >> CFG1_INT_DIV_SHIFT;
13094bc2117SOleksandr Tymoshenko 
13194bc2117SOleksandr Tymoshenko 	/* PLL is bypassed */
13294bc2117SOleksandr Tymoshenko 	if (cfg0 & CFG0_BYPASS)
13394bc2117SOleksandr Tymoshenko 		return (0);
13494bc2117SOleksandr Tymoshenko 
13594bc2117SOleksandr Tymoshenko 	divf_val = 1 + divfi + (divff/0x1000000);
13694bc2117SOleksandr Tymoshenko 	*freq = *freq * 8 * divf_val / div;
13794bc2117SOleksandr Tymoshenko 
13894bc2117SOleksandr Tymoshenko 	return (0);
13994bc2117SOleksandr Tymoshenko }
14094bc2117SOleksandr Tymoshenko 
14194bc2117SOleksandr Tymoshenko static clknode_method_t imx_clk_frac_pll_clknode_methods[] = {
14294bc2117SOleksandr Tymoshenko 	/* Device interface */
14394bc2117SOleksandr Tymoshenko 	CLKNODEMETHOD(clknode_init,		imx_clk_frac_pll_init),
14494bc2117SOleksandr Tymoshenko 	CLKNODEMETHOD(clknode_set_gate,		imx_clk_frac_pll_set_gate),
14594bc2117SOleksandr Tymoshenko 	CLKNODEMETHOD(clknode_recalc_freq,	imx_clk_frac_pll_recalc),
14694bc2117SOleksandr Tymoshenko 	CLKNODEMETHOD_END
14794bc2117SOleksandr Tymoshenko };
14894bc2117SOleksandr Tymoshenko 
14994bc2117SOleksandr Tymoshenko DEFINE_CLASS_1(imx_clk_frac_pll_clknode, imx_clk_frac_pll_clknode_class,
15094bc2117SOleksandr Tymoshenko     imx_clk_frac_pll_clknode_methods, sizeof(struct imx_clk_frac_pll_sc),
15194bc2117SOleksandr Tymoshenko     clknode_class);
15294bc2117SOleksandr Tymoshenko 
15394bc2117SOleksandr Tymoshenko int
imx_clk_frac_pll_register(struct clkdom * clkdom,struct imx_clk_frac_pll_def * clkdef)15494bc2117SOleksandr Tymoshenko imx_clk_frac_pll_register(struct clkdom *clkdom,
15594bc2117SOleksandr Tymoshenko     struct imx_clk_frac_pll_def *clkdef)
15694bc2117SOleksandr Tymoshenko {
15794bc2117SOleksandr Tymoshenko 	struct clknode *clk;
15894bc2117SOleksandr Tymoshenko 	struct imx_clk_frac_pll_sc *sc;
15994bc2117SOleksandr Tymoshenko 
16094bc2117SOleksandr Tymoshenko 	clk = clknode_create(clkdom, &imx_clk_frac_pll_clknode_class,
16194bc2117SOleksandr Tymoshenko 	    &clkdef->clkdef);
16294bc2117SOleksandr Tymoshenko 	if (clk == NULL)
16394bc2117SOleksandr Tymoshenko 		return (1);
16494bc2117SOleksandr Tymoshenko 
16594bc2117SOleksandr Tymoshenko 	sc = clknode_get_softc(clk);
16694bc2117SOleksandr Tymoshenko 
16794bc2117SOleksandr Tymoshenko 	sc->offset = clkdef->offset;
16894bc2117SOleksandr Tymoshenko 
16994bc2117SOleksandr Tymoshenko 	clknode_register(clkdom, clk);
17094bc2117SOleksandr Tymoshenko 
17194bc2117SOleksandr Tymoshenko 	return (0);
17294bc2117SOleksandr Tymoshenko }
173