1a9caca6aSWojciech A. Koszek /*- 2*af3dc4a7SPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3*af3dc4a7SPedro F. Giffuni * 440713190SWojciech A. Koszek * Copyright (c) 2013 Thomas Skibo 5a9caca6aSWojciech A. Koszek * All rights reserved. 6a9caca6aSWojciech A. Koszek * 7a9caca6aSWojciech A. Koszek * Redistribution and use in source and binary forms, with or without 840713190SWojciech A. Koszek * modification, are permitted provided that the following conditions 940713190SWojciech A. Koszek * are met: 1040713190SWojciech A. Koszek * 1. Redistributions of source code must retain the above copyright 11a9caca6aSWojciech A. Koszek * notice, this list of conditions and the following disclaimer. 1240713190SWojciech A. Koszek * 2. Redistributions in binary form must reproduce the above copyright 13a9caca6aSWojciech A. Koszek * notice, this list of conditions and the following disclaimer in the 14a9caca6aSWojciech A. Koszek * documentation and/or other materials provided with the distribution. 15a9caca6aSWojciech A. Koszek * 1640713190SWojciech A. Koszek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1740713190SWojciech A. Koszek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a9caca6aSWojciech A. Koszek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1940713190SWojciech A. Koszek * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 2040713190SWojciech A. Koszek * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2140713190SWojciech A. Koszek * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2240713190SWojciech A. Koszek * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2340713190SWojciech A. Koszek * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a9caca6aSWojciech A. Koszek * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2540713190SWojciech A. Koszek * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2640713190SWojciech A. Koszek * SUCH DAMAGE. 27a9caca6aSWojciech A. Koszek * 2840713190SWojciech A. Koszek * $FreeBSD$ 29a9caca6aSWojciech A. Koszek */ 30a9caca6aSWojciech A. Koszek 3140713190SWojciech A. Koszek /* 3240713190SWojciech A. Koszek * Zynq-700 SLCR driver. Provides hooks for cpu_reset and PL control stuff. 33a9caca6aSWojciech A. Koszek * In the future, maybe MIO control, clock control, etc. could go here. 34a9caca6aSWojciech A. Koszek * 35a9caca6aSWojciech A. Koszek * Reference: Zynq-7000 All Programmable SoC Technical Reference Manual. 36a9caca6aSWojciech A. Koszek * (v1.4) November 16, 2012. Xilinx doc UG585. 37a9caca6aSWojciech A. Koszek */ 38a9caca6aSWojciech A. Koszek 39a9caca6aSWojciech A. Koszek #include <sys/cdefs.h> 40a9caca6aSWojciech A. Koszek __FBSDID("$FreeBSD$"); 41a9caca6aSWojciech A. Koszek 42a9caca6aSWojciech A. Koszek #include <sys/param.h> 43a9caca6aSWojciech A. Koszek #include <sys/systm.h> 44a9caca6aSWojciech A. Koszek #include <sys/conf.h> 45a9caca6aSWojciech A. Koszek #include <sys/kernel.h> 46a9caca6aSWojciech A. Koszek #include <sys/module.h> 47a9caca6aSWojciech A. Koszek #include <sys/lock.h> 48a9caca6aSWojciech A. Koszek #include <sys/mutex.h> 49a9caca6aSWojciech A. Koszek #include <sys/resource.h> 50a9caca6aSWojciech A. Koszek #include <sys/sysctl.h> 51a9caca6aSWojciech A. Koszek #include <sys/rman.h> 52a9caca6aSWojciech A. Koszek 53a9caca6aSWojciech A. Koszek #include <machine/bus.h> 54a9caca6aSWojciech A. Koszek #include <machine/resource.h> 55a9caca6aSWojciech A. Koszek #include <machine/stdarg.h> 56a9caca6aSWojciech A. Koszek 57a9caca6aSWojciech A. Koszek #include <dev/ofw/ofw_bus.h> 58a9caca6aSWojciech A. Koszek #include <dev/ofw/ofw_bus_subr.h> 59a9caca6aSWojciech A. Koszek 60a9caca6aSWojciech A. Koszek #include <arm/xilinx/zy7_slcr.h> 61a9caca6aSWojciech A. Koszek 62a9caca6aSWojciech A. Koszek struct zy7_slcr_softc { 63a9caca6aSWojciech A. Koszek device_t dev; 64a9caca6aSWojciech A. Koszek struct mtx sc_mtx; 65a9caca6aSWojciech A. Koszek struct resource *mem_res; 66a9caca6aSWojciech A. Koszek }; 67a9caca6aSWojciech A. Koszek 68a9caca6aSWojciech A. Koszek static struct zy7_slcr_softc *zy7_slcr_softc_p; 69a9caca6aSWojciech A. Koszek extern void (*zynq7_cpu_reset); 70a9caca6aSWojciech A. Koszek 71a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK(sc) mtx_lock(&(sc)->sc_mtx) 72a9caca6aSWojciech A. Koszek #define ZSLCR_UNLOCK(sc) mtx_unlock(&(sc)->sc_mtx) 73a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK_INIT(sc) \ 74a9caca6aSWojciech A. Koszek mtx_init(&(sc)->sc_mtx, device_get_nameunit((sc)->dev), \ 750f822edeSIan Lepore "zy7_slcr", MTX_DEF) 76a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK_DESTROY(_sc) mtx_destroy(&_sc->sc_mtx); 77a9caca6aSWojciech A. Koszek 78a9caca6aSWojciech A. Koszek #define RD4(sc, off) (bus_read_4((sc)->mem_res, (off))) 79a9caca6aSWojciech A. Koszek #define WR4(sc, off, val) (bus_write_4((sc)->mem_res, (off), (val))) 80a9caca6aSWojciech A. Koszek 810f822edeSIan Lepore #define ZYNQ_DEFAULT_PS_CLK_FREQUENCY 33333333 /* 33.3 Mhz */ 820f822edeSIan Lepore 83a9caca6aSWojciech A. Koszek SYSCTL_NODE(_hw, OID_AUTO, zynq, CTLFLAG_RD, 0, "Xilinx Zynq-7000"); 84a9caca6aSWojciech A. Koszek 85a9caca6aSWojciech A. Koszek static char zynq_bootmode[64]; 86a9caca6aSWojciech A. Koszek SYSCTL_STRING(_hw_zynq, OID_AUTO, bootmode, CTLFLAG_RD, zynq_bootmode, 0, 87a9caca6aSWojciech A. Koszek "Zynq boot mode"); 88a9caca6aSWojciech A. Koszek 890f822edeSIan Lepore static char zynq_pssid[100]; 90a9caca6aSWojciech A. Koszek SYSCTL_STRING(_hw_zynq, OID_AUTO, pssid, CTLFLAG_RD, zynq_pssid, 0, 91a9caca6aSWojciech A. Koszek "Zynq PSS IDCODE"); 92a9caca6aSWojciech A. Koszek 93a9caca6aSWojciech A. Koszek static uint32_t zynq_reboot_status; 94a9caca6aSWojciech A. Koszek SYSCTL_INT(_hw_zynq, OID_AUTO, reboot_status, CTLFLAG_RD, &zynq_reboot_status, 95a9caca6aSWojciech A. Koszek 0, "Zynq REBOOT_STATUS register"); 96a9caca6aSWojciech A. Koszek 970f822edeSIan Lepore static int ps_clk_frequency; 980f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, ps_clk_frequency, CTLFLAG_RD, &ps_clk_frequency, 990f822edeSIan Lepore 0, "Zynq PS_CLK Frequency"); 1000f822edeSIan Lepore 1010f822edeSIan Lepore static int io_pll_frequency; 1020f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, io_pll_frequency, CTLFLAG_RD, &io_pll_frequency, 1030f822edeSIan Lepore 0, "Zynq IO PLL Frequency"); 1040f822edeSIan Lepore 1050f822edeSIan Lepore static int arm_pll_frequency; 1060f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, arm_pll_frequency, CTLFLAG_RD, 1070f822edeSIan Lepore &arm_pll_frequency, 0, "Zynq ARM PLL Frequency"); 1080f822edeSIan Lepore 1090f822edeSIan Lepore static int ddr_pll_frequency; 1100f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, ddr_pll_frequency, CTLFLAG_RD, 1110f822edeSIan Lepore &ddr_pll_frequency, 0, "Zynq DDR PLL Frequency"); 1120f822edeSIan Lepore 113a9caca6aSWojciech A. Koszek static void 114a9caca6aSWojciech A. Koszek zy7_slcr_unlock(struct zy7_slcr_softc *sc) 115a9caca6aSWojciech A. Koszek { 116a9caca6aSWojciech A. Koszek 117a9caca6aSWojciech A. Koszek /* Unlock SLCR with magic number. */ 118a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_UNLOCK, ZY7_SLCR_UNLOCK_MAGIC); 119a9caca6aSWojciech A. Koszek } 120a9caca6aSWojciech A. Koszek 121a9caca6aSWojciech A. Koszek static void 122a9caca6aSWojciech A. Koszek zy7_slcr_lock(struct zy7_slcr_softc *sc) 123a9caca6aSWojciech A. Koszek { 124a9caca6aSWojciech A. Koszek 125a9caca6aSWojciech A. Koszek /* Lock SLCR with magic number. */ 126a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LOCK, ZY7_SLCR_LOCK_MAGIC); 127a9caca6aSWojciech A. Koszek } 128a9caca6aSWojciech A. Koszek 129a9caca6aSWojciech A. Koszek static void 130a9caca6aSWojciech A. Koszek zy7_slcr_cpu_reset(void) 131a9caca6aSWojciech A. Koszek { 132a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 133a9caca6aSWojciech A. Koszek 134a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */ 135a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc); 136a9caca6aSWojciech A. Koszek 137a9caca6aSWojciech A. Koszek /* This has something to do with a work-around so the fsbl will load 138a9caca6aSWojciech A. Koszek * the bitstream after soft-reboot. It's very important. 139a9caca6aSWojciech A. Koszek */ 140a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_REBOOT_STAT, 141a9caca6aSWojciech A. Koszek RD4(sc, ZY7_SLCR_REBOOT_STAT) & 0xf0ffffff); 142a9caca6aSWojciech A. Koszek 143a9caca6aSWojciech A. Koszek /* Soft reset */ 144a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_PSS_RST_CTRL, ZY7_SLCR_PSS_RST_CTRL_SOFT_RESET); 145a9caca6aSWojciech A. Koszek 146a9caca6aSWojciech A. Koszek for (;;) 147a9caca6aSWojciech A. Koszek ; 148a9caca6aSWojciech A. Koszek } 149a9caca6aSWojciech A. Koszek 150a9caca6aSWojciech A. Koszek /* Assert PL resets and disable level shifters in preparation of programming 151a9caca6aSWojciech A. Koszek * the PL (FPGA) section. Called from zy7_devcfg.c. 152a9caca6aSWojciech A. Koszek */ 153a9caca6aSWojciech A. Koszek void 154a9caca6aSWojciech A. Koszek zy7_slcr_preload_pl(void) 155a9caca6aSWojciech A. Koszek { 156a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 157a9caca6aSWojciech A. Koszek 158a9caca6aSWojciech A. Koszek if (!sc) 159a9caca6aSWojciech A. Koszek return; 160a9caca6aSWojciech A. Koszek 161a9caca6aSWojciech A. Koszek ZSLCR_LOCK(sc); 162a9caca6aSWojciech A. Koszek 163a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */ 164a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc); 165a9caca6aSWojciech A. Koszek 166a9caca6aSWojciech A. Koszek /* Assert top level output resets. */ 167a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_FPGA_RST_CTRL, ZY7_SLCR_FPGA_RST_CTRL_RST_ALL); 168a9caca6aSWojciech A. Koszek 169a9caca6aSWojciech A. Koszek /* Disable all level shifters. */ 170a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, 0); 171a9caca6aSWojciech A. Koszek 172a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */ 173a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc); 174a9caca6aSWojciech A. Koszek 175a9caca6aSWojciech A. Koszek ZSLCR_UNLOCK(sc); 176a9caca6aSWojciech A. Koszek } 177a9caca6aSWojciech A. Koszek 178a9caca6aSWojciech A. Koszek /* After PL configuration, enable level shifters and deassert top-level 179a9caca6aSWojciech A. Koszek * PL resets. Called from zy7_devcfg.c. Optionally, the level shifters 180a9caca6aSWojciech A. Koszek * can be left disabled but that's rare of an FPGA application. That option 181255eff3bSPedro F. Giffuni * is controlled by a sysctl in the devcfg driver. 182a9caca6aSWojciech A. Koszek */ 183a9caca6aSWojciech A. Koszek void 184a9caca6aSWojciech A. Koszek zy7_slcr_postload_pl(int en_level_shifters) 185a9caca6aSWojciech A. Koszek { 186a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 187a9caca6aSWojciech A. Koszek 188a9caca6aSWojciech A. Koszek if (!sc) 189a9caca6aSWojciech A. Koszek return; 190a9caca6aSWojciech A. Koszek 191a9caca6aSWojciech A. Koszek ZSLCR_LOCK(sc); 192a9caca6aSWojciech A. Koszek 193a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */ 194a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc); 195a9caca6aSWojciech A. Koszek 196a9caca6aSWojciech A. Koszek if (en_level_shifters) 197a9caca6aSWojciech A. Koszek /* Enable level shifters. */ 198a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, ZY7_SLCR_LVL_SHFTR_EN_ALL); 199a9caca6aSWojciech A. Koszek 200a9caca6aSWojciech A. Koszek /* Deassert top level output resets. */ 201a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_FPGA_RST_CTRL, 0); 202a9caca6aSWojciech A. Koszek 203a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */ 204a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc); 205a9caca6aSWojciech A. Koszek 206a9caca6aSWojciech A. Koszek ZSLCR_UNLOCK(sc); 207a9caca6aSWojciech A. Koszek } 208a9caca6aSWojciech A. Koszek 2090f822edeSIan Lepore /* Override cgem_set_refclk() in gigabit ethernet driver 2100f822edeSIan Lepore * (sys/dev/cadence/if_cgem.c). This function is called to 2110f822edeSIan Lepore * request a change in the gem's reference clock speed. 2120f822edeSIan Lepore */ 2130f822edeSIan Lepore int 2140f822edeSIan Lepore cgem_set_ref_clk(int unit, int frequency) 2150f822edeSIan Lepore { 2160f822edeSIan Lepore struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 2170f822edeSIan Lepore int div0, div1; 2180f822edeSIan Lepore 2190f822edeSIan Lepore if (!sc) 2200f822edeSIan Lepore return (-1); 2210f822edeSIan Lepore 2220f822edeSIan Lepore /* Find suitable divisor pairs. Round result to nearest khz 2230f822edeSIan Lepore * to test for match. 2240f822edeSIan Lepore */ 2250f822edeSIan Lepore for (div1 = 1; div1 <= ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_MAX; div1++) { 2260f822edeSIan Lepore div0 = (io_pll_frequency + div1 * frequency / 2) / 2270f822edeSIan Lepore div1 / frequency; 2280f822edeSIan Lepore if (div0 > 0 && div0 <= ZY7_SLCR_GEM_CLK_CTRL_DIVISOR_MAX && 2290f822edeSIan Lepore ((io_pll_frequency / div0 / div1) + 500) / 1000 == 2300f822edeSIan Lepore (frequency + 500) / 1000) 2310f822edeSIan Lepore break; 2320f822edeSIan Lepore } 2330f822edeSIan Lepore 2340f822edeSIan Lepore if (div1 > ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_MAX) 2350f822edeSIan Lepore return (-1); 2360f822edeSIan Lepore 2370f822edeSIan Lepore ZSLCR_LOCK(sc); 2380f822edeSIan Lepore 2390f822edeSIan Lepore /* Unlock SLCR registers. */ 2400f822edeSIan Lepore zy7_slcr_unlock(sc); 2410f822edeSIan Lepore 2420f822edeSIan Lepore /* Modify GEM reference clock. */ 2430f822edeSIan Lepore WR4(sc, unit ? ZY7_SLCR_GEM1_CLK_CTRL : ZY7_SLCR_GEM0_CLK_CTRL, 2440f822edeSIan Lepore (div1 << ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_SHIFT) | 2450f822edeSIan Lepore (div0 << ZY7_SLCR_GEM_CLK_CTRL_DIVISOR_SHIFT) | 2460f822edeSIan Lepore ZY7_SLCR_GEM_CLK_CTRL_SRCSEL_IO_PLL | 2470f822edeSIan Lepore ZY7_SLCR_GEM_CLK_CTRL_CLKACT); 2480f822edeSIan Lepore 2490f822edeSIan Lepore /* Lock SLCR registers. */ 2500f822edeSIan Lepore zy7_slcr_lock(sc); 2510f822edeSIan Lepore 2520f822edeSIan Lepore ZSLCR_UNLOCK(sc); 2530f822edeSIan Lepore 2540f822edeSIan Lepore return (0); 2550f822edeSIan Lepore } 2560f822edeSIan Lepore 2578e01fdeaSOleksandr Tymoshenko /* 2588e01fdeaSOleksandr Tymoshenko * PL clocks management function 2598e01fdeaSOleksandr Tymoshenko */ 2608e01fdeaSOleksandr Tymoshenko int 2618e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_set_source(int unit, int source) 2628e01fdeaSOleksandr Tymoshenko { 2638e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 2648e01fdeaSOleksandr Tymoshenko uint32_t reg; 2658e01fdeaSOleksandr Tymoshenko 2668e01fdeaSOleksandr Tymoshenko if (!sc) 2678e01fdeaSOleksandr Tymoshenko return (-1); 2688e01fdeaSOleksandr Tymoshenko 2698e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 2708e01fdeaSOleksandr Tymoshenko 2718e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */ 2728e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 2738e01fdeaSOleksandr Tymoshenko 2748e01fdeaSOleksandr Tymoshenko /* Modify FPGAx source. */ 2758e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit)); 2768e01fdeaSOleksandr Tymoshenko reg &= ~(ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_MASK); 2778e01fdeaSOleksandr Tymoshenko reg |= (source << ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_SHIFT); 2788e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit), reg); 2798e01fdeaSOleksandr Tymoshenko 2808e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */ 2818e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 2828e01fdeaSOleksandr Tymoshenko 2838e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 2848e01fdeaSOleksandr Tymoshenko 2858e01fdeaSOleksandr Tymoshenko return (0); 2868e01fdeaSOleksandr Tymoshenko } 2878e01fdeaSOleksandr Tymoshenko 2888e01fdeaSOleksandr Tymoshenko int 2898e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_get_source(int unit) 2908e01fdeaSOleksandr Tymoshenko { 2918e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 2928e01fdeaSOleksandr Tymoshenko uint32_t reg; 2938e01fdeaSOleksandr Tymoshenko int source; 2948e01fdeaSOleksandr Tymoshenko 2958e01fdeaSOleksandr Tymoshenko if (!sc) 2968e01fdeaSOleksandr Tymoshenko return (-1); 2978e01fdeaSOleksandr Tymoshenko 2988e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 2998e01fdeaSOleksandr Tymoshenko 3008e01fdeaSOleksandr Tymoshenko /* Modify GEM reference clock. */ 3018e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit)); 3028e01fdeaSOleksandr Tymoshenko source = (reg & ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_MASK) >> 3038e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_SHIFT; 3048e01fdeaSOleksandr Tymoshenko 3058e01fdeaSOleksandr Tymoshenko /* ZY7_PL_FCLK_SRC_IO is actually b0x */ 3068e01fdeaSOleksandr Tymoshenko if ((source & 2) == 0) 3078e01fdeaSOleksandr Tymoshenko source = ZY7_PL_FCLK_SRC_IO; 3088e01fdeaSOleksandr Tymoshenko 3098e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 3108e01fdeaSOleksandr Tymoshenko 3118e01fdeaSOleksandr Tymoshenko return (source); 3128e01fdeaSOleksandr Tymoshenko } 3138e01fdeaSOleksandr Tymoshenko 3148e01fdeaSOleksandr Tymoshenko int 3158e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_set_freq(int unit, int frequency) 3168e01fdeaSOleksandr Tymoshenko { 3178e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 3188e01fdeaSOleksandr Tymoshenko int div0, div1; 3198e01fdeaSOleksandr Tymoshenko int base_frequency; 3208e01fdeaSOleksandr Tymoshenko uint32_t reg; 3218e01fdeaSOleksandr Tymoshenko int source; 3228e01fdeaSOleksandr Tymoshenko 3238e01fdeaSOleksandr Tymoshenko if (!sc) 3248e01fdeaSOleksandr Tymoshenko return (-1); 3258e01fdeaSOleksandr Tymoshenko 3268e01fdeaSOleksandr Tymoshenko source = zy7_pl_fclk_get_source(unit); 3278e01fdeaSOleksandr Tymoshenko switch (source) { 3288e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_IO: 3298e01fdeaSOleksandr Tymoshenko base_frequency = io_pll_frequency; 3308e01fdeaSOleksandr Tymoshenko break; 3318e01fdeaSOleksandr Tymoshenko 3328e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_ARM: 3338e01fdeaSOleksandr Tymoshenko base_frequency = arm_pll_frequency; 3348e01fdeaSOleksandr Tymoshenko break; 3358e01fdeaSOleksandr Tymoshenko 3368e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_DDR: 3378e01fdeaSOleksandr Tymoshenko base_frequency = ddr_pll_frequency; 3388e01fdeaSOleksandr Tymoshenko break; 3398e01fdeaSOleksandr Tymoshenko 3408e01fdeaSOleksandr Tymoshenko default: 3418e01fdeaSOleksandr Tymoshenko return (-1); 3428e01fdeaSOleksandr Tymoshenko } 3438e01fdeaSOleksandr Tymoshenko 3448e01fdeaSOleksandr Tymoshenko /* Find suitable divisor pairs. Round result to nearest khz 3458e01fdeaSOleksandr Tymoshenko * to test for match. 3468e01fdeaSOleksandr Tymoshenko */ 3478e01fdeaSOleksandr Tymoshenko for (div1 = 1; div1 <= ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX; div1++) { 3488e01fdeaSOleksandr Tymoshenko div0 = (base_frequency + div1 * frequency / 2) / 3498e01fdeaSOleksandr Tymoshenko div1 / frequency; 3508e01fdeaSOleksandr Tymoshenko if (div0 > 0 && div0 <= ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX && 3518e01fdeaSOleksandr Tymoshenko ((base_frequency / div0 / div1) + 500) / 1000 == 3528e01fdeaSOleksandr Tymoshenko (frequency + 500) / 1000) 3538e01fdeaSOleksandr Tymoshenko break; 3548e01fdeaSOleksandr Tymoshenko } 3558e01fdeaSOleksandr Tymoshenko 3568e01fdeaSOleksandr Tymoshenko if (div1 > ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX) 3578e01fdeaSOleksandr Tymoshenko return (-1); 3588e01fdeaSOleksandr Tymoshenko 3598e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 3608e01fdeaSOleksandr Tymoshenko 3618e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */ 3628e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 3638e01fdeaSOleksandr Tymoshenko 3648e01fdeaSOleksandr Tymoshenko /* Modify FPGAx reference clock. */ 3658e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit)); 3668e01fdeaSOleksandr Tymoshenko reg &= ~(ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_MASK | 3678e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_MASK); 3688e01fdeaSOleksandr Tymoshenko reg |= (div1 << ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_SHIFT) | 3698e01fdeaSOleksandr Tymoshenko (div0 << ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_SHIFT); 3708e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit), reg); 3718e01fdeaSOleksandr Tymoshenko 3728e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */ 3738e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 3748e01fdeaSOleksandr Tymoshenko 3758e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 3768e01fdeaSOleksandr Tymoshenko 3778e01fdeaSOleksandr Tymoshenko return (base_frequency / div0 / div1); 3788e01fdeaSOleksandr Tymoshenko } 3798e01fdeaSOleksandr Tymoshenko 3808e01fdeaSOleksandr Tymoshenko int 3818e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_get_freq(int unit) 3828e01fdeaSOleksandr Tymoshenko { 3838e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 3848e01fdeaSOleksandr Tymoshenko int div0, div1; 3858e01fdeaSOleksandr Tymoshenko int base_frequency; 3868e01fdeaSOleksandr Tymoshenko int frequency; 3878e01fdeaSOleksandr Tymoshenko uint32_t reg; 3888e01fdeaSOleksandr Tymoshenko int source; 3898e01fdeaSOleksandr Tymoshenko 3908e01fdeaSOleksandr Tymoshenko if (!sc) 3918e01fdeaSOleksandr Tymoshenko return (-1); 3928e01fdeaSOleksandr Tymoshenko 3938e01fdeaSOleksandr Tymoshenko source = zy7_pl_fclk_get_source(unit); 3948e01fdeaSOleksandr Tymoshenko switch (source) { 3958e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_IO: 3968e01fdeaSOleksandr Tymoshenko base_frequency = io_pll_frequency; 3978e01fdeaSOleksandr Tymoshenko break; 3988e01fdeaSOleksandr Tymoshenko 3998e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_ARM: 4008e01fdeaSOleksandr Tymoshenko base_frequency = arm_pll_frequency; 4018e01fdeaSOleksandr Tymoshenko break; 4028e01fdeaSOleksandr Tymoshenko 4038e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_DDR: 4048e01fdeaSOleksandr Tymoshenko base_frequency = ddr_pll_frequency; 4058e01fdeaSOleksandr Tymoshenko break; 4068e01fdeaSOleksandr Tymoshenko 4078e01fdeaSOleksandr Tymoshenko default: 4088e01fdeaSOleksandr Tymoshenko return (-1); 4098e01fdeaSOleksandr Tymoshenko } 4108e01fdeaSOleksandr Tymoshenko 4118e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 4128e01fdeaSOleksandr Tymoshenko 4138e01fdeaSOleksandr Tymoshenko /* Modify FPGAx reference clock. */ 4148e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit)); 4158e01fdeaSOleksandr Tymoshenko div1 = (reg & ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_MASK) >> 4168e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_SHIFT; 4178e01fdeaSOleksandr Tymoshenko div0 = (reg & ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_MASK) >> 4188e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_SHIFT; 4198e01fdeaSOleksandr Tymoshenko 4208e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 4218e01fdeaSOleksandr Tymoshenko 4228e01fdeaSOleksandr Tymoshenko if (div0 == 0) 4238e01fdeaSOleksandr Tymoshenko div0 = 1; 4248e01fdeaSOleksandr Tymoshenko 4258e01fdeaSOleksandr Tymoshenko if (div1 == 0) 4268e01fdeaSOleksandr Tymoshenko div1 = 1; 4278e01fdeaSOleksandr Tymoshenko 4288e01fdeaSOleksandr Tymoshenko frequency = (base_frequency / div0 / div1); 4298e01fdeaSOleksandr Tymoshenko /* Round to KHz */ 4308e01fdeaSOleksandr Tymoshenko frequency = (frequency + 500) / 1000; 4318e01fdeaSOleksandr Tymoshenko frequency = frequency * 1000; 4328e01fdeaSOleksandr Tymoshenko 4338e01fdeaSOleksandr Tymoshenko return (frequency); 4348e01fdeaSOleksandr Tymoshenko } 4358e01fdeaSOleksandr Tymoshenko 4368e01fdeaSOleksandr Tymoshenko int 4378e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_enable(int unit) 4388e01fdeaSOleksandr Tymoshenko { 4398e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 4408e01fdeaSOleksandr Tymoshenko 4418e01fdeaSOleksandr Tymoshenko if (!sc) 4428e01fdeaSOleksandr Tymoshenko return (-1); 4438e01fdeaSOleksandr Tymoshenko 4448e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 4458e01fdeaSOleksandr Tymoshenko 4468e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */ 4478e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 4488e01fdeaSOleksandr Tymoshenko 4498e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CTRL(unit), 0); 4508e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CNT(unit), 0); 4518e01fdeaSOleksandr Tymoshenko 4528e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */ 4538e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 4548e01fdeaSOleksandr Tymoshenko 4558e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 4568e01fdeaSOleksandr Tymoshenko 4578e01fdeaSOleksandr Tymoshenko return (0); 4588e01fdeaSOleksandr Tymoshenko } 4598e01fdeaSOleksandr Tymoshenko 4608e01fdeaSOleksandr Tymoshenko int 4618e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_disable(int unit) 4628e01fdeaSOleksandr Tymoshenko { 4638e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 4648e01fdeaSOleksandr Tymoshenko 4658e01fdeaSOleksandr Tymoshenko if (!sc) 4668e01fdeaSOleksandr Tymoshenko return (-1); 4678e01fdeaSOleksandr Tymoshenko 4688e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 4698e01fdeaSOleksandr Tymoshenko 4708e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */ 4718e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 4728e01fdeaSOleksandr Tymoshenko 4738e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CTRL(unit), 0); 4748e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CNT(unit), 1); 4758e01fdeaSOleksandr Tymoshenko 4768e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */ 4778e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 4788e01fdeaSOleksandr Tymoshenko 4798e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 4808e01fdeaSOleksandr Tymoshenko 4818e01fdeaSOleksandr Tymoshenko return (0); 4828e01fdeaSOleksandr Tymoshenko } 4838e01fdeaSOleksandr Tymoshenko 4848e01fdeaSOleksandr Tymoshenko int 4858e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_enabled(int unit) 4868e01fdeaSOleksandr Tymoshenko { 4878e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 4888e01fdeaSOleksandr Tymoshenko uint32_t reg; 4898e01fdeaSOleksandr Tymoshenko 4908e01fdeaSOleksandr Tymoshenko if (!sc) 4918e01fdeaSOleksandr Tymoshenko return (-1); 4928e01fdeaSOleksandr Tymoshenko 4938e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 4948e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_THR_CNT(unit)); 4958e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 4968e01fdeaSOleksandr Tymoshenko 4978e01fdeaSOleksandr Tymoshenko return !(reg & 1); 4988e01fdeaSOleksandr Tymoshenko } 4998e01fdeaSOleksandr Tymoshenko 5008e01fdeaSOleksandr Tymoshenko int 50159249a51SAndrew Turner zy7_pl_level_shifters_enabled(void) 5028e01fdeaSOleksandr Tymoshenko { 5038e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 5048e01fdeaSOleksandr Tymoshenko 5058e01fdeaSOleksandr Tymoshenko uint32_t reg; 5068e01fdeaSOleksandr Tymoshenko 5078e01fdeaSOleksandr Tymoshenko if (!sc) 5088e01fdeaSOleksandr Tymoshenko return (-1); 5098e01fdeaSOleksandr Tymoshenko 5108e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 5118e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_LVL_SHFTR_EN); 5128e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 5138e01fdeaSOleksandr Tymoshenko 5148e01fdeaSOleksandr Tymoshenko return (reg == ZY7_SLCR_LVL_SHFTR_EN_ALL); 5158e01fdeaSOleksandr Tymoshenko } 5168e01fdeaSOleksandr Tymoshenko 5178e01fdeaSOleksandr Tymoshenko void 51859249a51SAndrew Turner zy7_pl_level_shifters_enable(void) 5198e01fdeaSOleksandr Tymoshenko { 5208e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 5218e01fdeaSOleksandr Tymoshenko 5228e01fdeaSOleksandr Tymoshenko if (!sc) 5238e01fdeaSOleksandr Tymoshenko return; 5248e01fdeaSOleksandr Tymoshenko 5258e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 5268e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 5278e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, ZY7_SLCR_LVL_SHFTR_EN_ALL); 5288e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 5298e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 5308e01fdeaSOleksandr Tymoshenko } 5318e01fdeaSOleksandr Tymoshenko 5328e01fdeaSOleksandr Tymoshenko void 53359249a51SAndrew Turner zy7_pl_level_shifters_disable(void) 5348e01fdeaSOleksandr Tymoshenko { 5358e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 5368e01fdeaSOleksandr Tymoshenko 5378e01fdeaSOleksandr Tymoshenko if (!sc) 5388e01fdeaSOleksandr Tymoshenko return; 5398e01fdeaSOleksandr Tymoshenko 5408e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 5418e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 5428e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, 0); 5438e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 5448e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 5458e01fdeaSOleksandr Tymoshenko } 5468e01fdeaSOleksandr Tymoshenko 547a9caca6aSWojciech A. Koszek static int 548a9caca6aSWojciech A. Koszek zy7_slcr_probe(device_t dev) 549a9caca6aSWojciech A. Koszek { 550add35ed5SIan Lepore 551add35ed5SIan Lepore if (!ofw_bus_status_okay(dev)) 552add35ed5SIan Lepore return (ENXIO); 553add35ed5SIan Lepore 554a9caca6aSWojciech A. Koszek if (!ofw_bus_is_compatible(dev, "xlnx,zy7_slcr")) 555a9caca6aSWojciech A. Koszek return (ENXIO); 556a9caca6aSWojciech A. Koszek 557a9caca6aSWojciech A. Koszek device_set_desc(dev, "Zynq-7000 slcr block"); 558a9caca6aSWojciech A. Koszek return (0); 559a9caca6aSWojciech A. Koszek } 560a9caca6aSWojciech A. Koszek 561a9caca6aSWojciech A. Koszek static int 562a9caca6aSWojciech A. Koszek zy7_slcr_attach(device_t dev) 563a9caca6aSWojciech A. Koszek { 564a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = device_get_softc(dev); 565a9caca6aSWojciech A. Koszek int rid; 5660f822edeSIan Lepore phandle_t node; 5670f822edeSIan Lepore pcell_t cell; 568a9caca6aSWojciech A. Koszek uint32_t bootmode; 569a9caca6aSWojciech A. Koszek uint32_t pss_idcode; 5700f822edeSIan Lepore uint32_t arm_pll_ctrl; 5710f822edeSIan Lepore uint32_t ddr_pll_ctrl; 5720f822edeSIan Lepore uint32_t io_pll_ctrl; 573a9caca6aSWojciech A. Koszek static char *bootdev_names[] = { 574a9caca6aSWojciech A. Koszek "JTAG", "Quad-SPI", "NOR", "(3?)", 575a9caca6aSWojciech A. Koszek "NAND", "SD Card", "(6?)", "(7?)" 576a9caca6aSWojciech A. Koszek }; 577a9caca6aSWojciech A. Koszek 578a9caca6aSWojciech A. Koszek /* Allow only one attach. */ 579a9caca6aSWojciech A. Koszek if (zy7_slcr_softc_p != NULL) 580a9caca6aSWojciech A. Koszek return (ENXIO); 581a9caca6aSWojciech A. Koszek 582a9caca6aSWojciech A. Koszek sc->dev = dev; 583a9caca6aSWojciech A. Koszek 584a9caca6aSWojciech A. Koszek ZSLCR_LOCK_INIT(sc); 585a9caca6aSWojciech A. Koszek 586a9caca6aSWojciech A. Koszek /* Get memory resource. */ 587a9caca6aSWojciech A. Koszek rid = 0; 588a9caca6aSWojciech A. Koszek sc->mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 589a9caca6aSWojciech A. Koszek RF_ACTIVE); 590a9caca6aSWojciech A. Koszek if (sc->mem_res == NULL) { 591a9caca6aSWojciech A. Koszek device_printf(dev, "could not allocate memory resources.\n"); 592a9caca6aSWojciech A. Koszek return (ENOMEM); 593a9caca6aSWojciech A. Koszek } 594a9caca6aSWojciech A. Koszek 595a9caca6aSWojciech A. Koszek /* Hook up cpu_reset. */ 596a9caca6aSWojciech A. Koszek zy7_slcr_softc_p = sc; 597a9caca6aSWojciech A. Koszek zynq7_cpu_reset = zy7_slcr_cpu_reset; 598a9caca6aSWojciech A. Koszek 599a9caca6aSWojciech A. Koszek /* Read info and set sysctls. */ 600a9caca6aSWojciech A. Koszek bootmode = RD4(sc, ZY7_SLCR_BOOT_MODE); 601a9caca6aSWojciech A. Koszek snprintf(zynq_bootmode, sizeof(zynq_bootmode), 602a9caca6aSWojciech A. Koszek "0x%x: boot device: %s", bootmode, 603a9caca6aSWojciech A. Koszek bootdev_names[bootmode & ZY7_SLCR_BOOT_MODE_BOOTDEV_MASK]); 604a9caca6aSWojciech A. Koszek 605a9caca6aSWojciech A. Koszek pss_idcode = RD4(sc, ZY7_SLCR_PSS_IDCODE); 606a9caca6aSWojciech A. Koszek snprintf(zynq_pssid, sizeof(zynq_pssid), 607a9caca6aSWojciech A. Koszek "0x%x: manufacturer: 0x%x device: 0x%x " 608a9caca6aSWojciech A. Koszek "family: 0x%x sub-family: 0x%x rev: 0x%x", 609a9caca6aSWojciech A. Koszek pss_idcode, 610a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_MNFR_ID_MASK) >> 611a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_MNFR_ID_SHIFT, 612a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_DEVICE_MASK) >> 613a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_DEVICE_SHIFT, 614a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_FAMILY_MASK) >> 615a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_FAMILY_SHIFT, 616a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_SUB_FAMILY_MASK) >> 617a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_SUB_FAMILY_SHIFT, 618a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_REVISION_MASK) >> 619a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_REVISION_SHIFT); 620a9caca6aSWojciech A. Koszek 621a9caca6aSWojciech A. Koszek zynq_reboot_status = RD4(sc, ZY7_SLCR_REBOOT_STAT); 622a9caca6aSWojciech A. Koszek 6230f822edeSIan Lepore /* Derive PLL frequencies from PS_CLK. */ 6240f822edeSIan Lepore node = ofw_bus_get_node(dev); 6259783ea5cSAndrew Turner if (OF_getencprop(node, "clock-frequency", &cell, sizeof(cell)) > 0) 6269783ea5cSAndrew Turner ps_clk_frequency = cell; 6270f822edeSIan Lepore else 6280f822edeSIan Lepore ps_clk_frequency = ZYNQ_DEFAULT_PS_CLK_FREQUENCY; 6290f822edeSIan Lepore 6300f822edeSIan Lepore arm_pll_ctrl = RD4(sc, ZY7_SLCR_ARM_PLL_CTRL); 6310f822edeSIan Lepore ddr_pll_ctrl = RD4(sc, ZY7_SLCR_DDR_PLL_CTRL); 6320f822edeSIan Lepore io_pll_ctrl = RD4(sc, ZY7_SLCR_IO_PLL_CTRL); 6330f822edeSIan Lepore 6340f822edeSIan Lepore /* Determine ARM PLL frequency. */ 6350f822edeSIan Lepore if (((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 && 6360f822edeSIan Lepore (arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) || 6370f822edeSIan Lepore ((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 && 6380f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0)) 6390f822edeSIan Lepore /* PLL is bypassed. */ 6400f822edeSIan Lepore arm_pll_frequency = ps_clk_frequency; 6410f822edeSIan Lepore else 6420f822edeSIan Lepore arm_pll_frequency = ps_clk_frequency * 6430f822edeSIan Lepore ((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >> 6440f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT); 6450f822edeSIan Lepore 6460f822edeSIan Lepore /* Determine DDR PLL frequency. */ 6470f822edeSIan Lepore if (((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 && 6480f822edeSIan Lepore (ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) || 6490f822edeSIan Lepore ((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 && 6500f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0)) 6510f822edeSIan Lepore /* PLL is bypassed. */ 6520f822edeSIan Lepore ddr_pll_frequency = ps_clk_frequency; 6530f822edeSIan Lepore else 6540f822edeSIan Lepore ddr_pll_frequency = ps_clk_frequency * 6550f822edeSIan Lepore ((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >> 6560f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT); 6570f822edeSIan Lepore 6580f822edeSIan Lepore /* Determine IO PLL frequency. */ 6590f822edeSIan Lepore if (((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 && 6600f822edeSIan Lepore (io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) || 6610f822edeSIan Lepore ((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 && 6620f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0)) 6630f822edeSIan Lepore /* PLL is bypassed. */ 6640f822edeSIan Lepore io_pll_frequency = ps_clk_frequency; 6650f822edeSIan Lepore else 6660f822edeSIan Lepore io_pll_frequency = ps_clk_frequency * 6670f822edeSIan Lepore ((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >> 6680f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT); 6690f822edeSIan Lepore 670a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */ 671a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc); 672a9caca6aSWojciech A. Koszek 673a9caca6aSWojciech A. Koszek return (0); 674a9caca6aSWojciech A. Koszek } 675a9caca6aSWojciech A. Koszek 676a9caca6aSWojciech A. Koszek static int 677a9caca6aSWojciech A. Koszek zy7_slcr_detach(device_t dev) 678a9caca6aSWojciech A. Koszek { 679a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = device_get_softc(dev); 680a9caca6aSWojciech A. Koszek 681a9caca6aSWojciech A. Koszek bus_generic_detach(dev); 682a9caca6aSWojciech A. Koszek 683a9caca6aSWojciech A. Koszek /* Release memory resource. */ 684a9caca6aSWojciech A. Koszek if (sc->mem_res != NULL) 685a9caca6aSWojciech A. Koszek bus_release_resource(dev, SYS_RES_MEMORY, 686a9caca6aSWojciech A. Koszek rman_get_rid(sc->mem_res), sc->mem_res); 687a9caca6aSWojciech A. Koszek 688a9caca6aSWojciech A. Koszek zy7_slcr_softc_p = NULL; 689a9caca6aSWojciech A. Koszek zynq7_cpu_reset = NULL; 690a9caca6aSWojciech A. Koszek 691a9caca6aSWojciech A. Koszek ZSLCR_LOCK_DESTROY(sc); 692a9caca6aSWojciech A. Koszek 693a9caca6aSWojciech A. Koszek return (0); 694a9caca6aSWojciech A. Koszek } 695a9caca6aSWojciech A. Koszek 696a9caca6aSWojciech A. Koszek static device_method_t zy7_slcr_methods[] = { 697a9caca6aSWojciech A. Koszek /* device_if */ 698a9caca6aSWojciech A. Koszek DEVMETHOD(device_probe, zy7_slcr_probe), 699a9caca6aSWojciech A. Koszek DEVMETHOD(device_attach, zy7_slcr_attach), 700a9caca6aSWojciech A. Koszek DEVMETHOD(device_detach, zy7_slcr_detach), 701a9caca6aSWojciech A. Koszek 702a9caca6aSWojciech A. Koszek DEVMETHOD_END 703a9caca6aSWojciech A. Koszek }; 704a9caca6aSWojciech A. Koszek 705a9caca6aSWojciech A. Koszek static driver_t zy7_slcr_driver = { 706a9caca6aSWojciech A. Koszek "zy7_slcr", 707a9caca6aSWojciech A. Koszek zy7_slcr_methods, 708a9caca6aSWojciech A. Koszek sizeof(struct zy7_slcr_softc), 709a9caca6aSWojciech A. Koszek }; 710a9caca6aSWojciech A. Koszek static devclass_t zy7_slcr_devclass; 711a9caca6aSWojciech A. Koszek 712a9caca6aSWojciech A. Koszek DRIVER_MODULE(zy7_slcr, simplebus, zy7_slcr_driver, zy7_slcr_devclass, 0, 0); 713a9caca6aSWojciech A. Koszek MODULE_VERSION(zy7_slcr, 1); 714