1a9caca6aSWojciech A. Koszek /*- 240713190SWojciech A. Koszek * Copyright (c) 2013 Thomas Skibo 3a9caca6aSWojciech A. Koszek * All rights reserved. 4a9caca6aSWojciech A. Koszek * 5a9caca6aSWojciech A. Koszek * Redistribution and use in source and binary forms, with or without 640713190SWojciech A. Koszek * modification, are permitted provided that the following conditions 740713190SWojciech A. Koszek * are met: 840713190SWojciech A. Koszek * 1. Redistributions of source code must retain the above copyright 9a9caca6aSWojciech A. Koszek * notice, this list of conditions and the following disclaimer. 1040713190SWojciech A. Koszek * 2. Redistributions in binary form must reproduce the above copyright 11a9caca6aSWojciech A. Koszek * notice, this list of conditions and the following disclaimer in the 12a9caca6aSWojciech A. Koszek * documentation and/or other materials provided with the distribution. 13a9caca6aSWojciech A. Koszek * 1440713190SWojciech A. Koszek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 1540713190SWojciech A. Koszek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16a9caca6aSWojciech A. Koszek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 1740713190SWojciech A. Koszek * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 1840713190SWojciech A. Koszek * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 1940713190SWojciech A. Koszek * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2040713190SWojciech A. Koszek * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2140713190SWojciech A. Koszek * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22a9caca6aSWojciech A. Koszek * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2340713190SWojciech A. Koszek * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 2440713190SWojciech A. Koszek * SUCH DAMAGE. 25a9caca6aSWojciech A. Koszek * 2640713190SWojciech A. Koszek * $FreeBSD$ 27a9caca6aSWojciech A. Koszek */ 28a9caca6aSWojciech A. Koszek 2940713190SWojciech A. Koszek /* 3040713190SWojciech A. Koszek * Zynq-700 SLCR driver. Provides hooks for cpu_reset and PL control stuff. 31a9caca6aSWojciech A. Koszek * In the future, maybe MIO control, clock control, etc. could go here. 32a9caca6aSWojciech A. Koszek * 33a9caca6aSWojciech A. Koszek * Reference: Zynq-7000 All Programmable SoC Technical Reference Manual. 34a9caca6aSWojciech A. Koszek * (v1.4) November 16, 2012. Xilinx doc UG585. 35a9caca6aSWojciech A. Koszek */ 36a9caca6aSWojciech A. Koszek 37a9caca6aSWojciech A. Koszek #include <sys/cdefs.h> 38a9caca6aSWojciech A. Koszek __FBSDID("$FreeBSD$"); 39a9caca6aSWojciech A. Koszek 40a9caca6aSWojciech A. Koszek #include <sys/param.h> 41a9caca6aSWojciech A. Koszek #include <sys/systm.h> 42a9caca6aSWojciech A. Koszek #include <sys/conf.h> 43a9caca6aSWojciech A. Koszek #include <sys/kernel.h> 44a9caca6aSWojciech A. Koszek #include <sys/module.h> 45a9caca6aSWojciech A. Koszek #include <sys/lock.h> 46a9caca6aSWojciech A. Koszek #include <sys/mutex.h> 47a9caca6aSWojciech A. Koszek #include <sys/resource.h> 48a9caca6aSWojciech A. Koszek #include <sys/sysctl.h> 49a9caca6aSWojciech A. Koszek #include <sys/rman.h> 50a9caca6aSWojciech A. Koszek 51a9caca6aSWojciech A. Koszek #include <machine/bus.h> 52a9caca6aSWojciech A. Koszek #include <machine/resource.h> 53a9caca6aSWojciech A. Koszek #include <machine/stdarg.h> 54a9caca6aSWojciech A. Koszek 55a9caca6aSWojciech A. Koszek #include <dev/fdt/fdt_common.h> 56a9caca6aSWojciech A. Koszek #include <dev/ofw/ofw_bus.h> 57a9caca6aSWojciech A. Koszek #include <dev/ofw/ofw_bus_subr.h> 58a9caca6aSWojciech A. Koszek 59a9caca6aSWojciech A. Koszek #include <arm/xilinx/zy7_slcr.h> 60a9caca6aSWojciech A. Koszek 61a9caca6aSWojciech A. Koszek struct zy7_slcr_softc { 62a9caca6aSWojciech A. Koszek device_t dev; 63a9caca6aSWojciech A. Koszek struct mtx sc_mtx; 64a9caca6aSWojciech A. Koszek struct resource *mem_res; 65a9caca6aSWojciech A. Koszek }; 66a9caca6aSWojciech A. Koszek 67a9caca6aSWojciech A. Koszek static struct zy7_slcr_softc *zy7_slcr_softc_p; 68a9caca6aSWojciech A. Koszek extern void (*zynq7_cpu_reset); 69a9caca6aSWojciech A. Koszek 70a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK(sc) mtx_lock(&(sc)->sc_mtx) 71a9caca6aSWojciech A. Koszek #define ZSLCR_UNLOCK(sc) mtx_unlock(&(sc)->sc_mtx) 72a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK_INIT(sc) \ 73a9caca6aSWojciech A. Koszek mtx_init(&(sc)->sc_mtx, device_get_nameunit((sc)->dev), \ 740f822edeSIan Lepore "zy7_slcr", MTX_DEF) 75a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK_DESTROY(_sc) mtx_destroy(&_sc->sc_mtx); 76a9caca6aSWojciech A. Koszek 77a9caca6aSWojciech A. Koszek #define RD4(sc, off) (bus_read_4((sc)->mem_res, (off))) 78a9caca6aSWojciech A. Koszek #define WR4(sc, off, val) (bus_write_4((sc)->mem_res, (off), (val))) 79a9caca6aSWojciech A. Koszek 800f822edeSIan Lepore #define ZYNQ_DEFAULT_PS_CLK_FREQUENCY 33333333 /* 33.3 Mhz */ 810f822edeSIan Lepore 82a9caca6aSWojciech A. Koszek SYSCTL_NODE(_hw, OID_AUTO, zynq, CTLFLAG_RD, 0, "Xilinx Zynq-7000"); 83a9caca6aSWojciech A. Koszek 84a9caca6aSWojciech A. Koszek static char zynq_bootmode[64]; 85a9caca6aSWojciech A. Koszek SYSCTL_STRING(_hw_zynq, OID_AUTO, bootmode, CTLFLAG_RD, zynq_bootmode, 0, 86a9caca6aSWojciech A. Koszek "Zynq boot mode"); 87a9caca6aSWojciech A. Koszek 880f822edeSIan Lepore static char zynq_pssid[100]; 89a9caca6aSWojciech A. Koszek SYSCTL_STRING(_hw_zynq, OID_AUTO, pssid, CTLFLAG_RD, zynq_pssid, 0, 90a9caca6aSWojciech A. Koszek "Zynq PSS IDCODE"); 91a9caca6aSWojciech A. Koszek 92a9caca6aSWojciech A. Koszek static uint32_t zynq_reboot_status; 93a9caca6aSWojciech A. Koszek SYSCTL_INT(_hw_zynq, OID_AUTO, reboot_status, CTLFLAG_RD, &zynq_reboot_status, 94a9caca6aSWojciech A. Koszek 0, "Zynq REBOOT_STATUS register"); 95a9caca6aSWojciech A. Koszek 960f822edeSIan Lepore static int ps_clk_frequency; 970f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, ps_clk_frequency, CTLFLAG_RD, &ps_clk_frequency, 980f822edeSIan Lepore 0, "Zynq PS_CLK Frequency"); 990f822edeSIan Lepore 1000f822edeSIan Lepore static int io_pll_frequency; 1010f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, io_pll_frequency, CTLFLAG_RD, &io_pll_frequency, 1020f822edeSIan Lepore 0, "Zynq IO PLL Frequency"); 1030f822edeSIan Lepore 1040f822edeSIan Lepore static int arm_pll_frequency; 1050f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, arm_pll_frequency, CTLFLAG_RD, 1060f822edeSIan Lepore &arm_pll_frequency, 0, "Zynq ARM PLL Frequency"); 1070f822edeSIan Lepore 1080f822edeSIan Lepore static int ddr_pll_frequency; 1090f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, ddr_pll_frequency, CTLFLAG_RD, 1100f822edeSIan Lepore &ddr_pll_frequency, 0, "Zynq DDR PLL Frequency"); 1110f822edeSIan Lepore 112a9caca6aSWojciech A. Koszek static void 113a9caca6aSWojciech A. Koszek zy7_slcr_unlock(struct zy7_slcr_softc *sc) 114a9caca6aSWojciech A. Koszek { 115a9caca6aSWojciech A. Koszek 116a9caca6aSWojciech A. Koszek /* Unlock SLCR with magic number. */ 117a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_UNLOCK, ZY7_SLCR_UNLOCK_MAGIC); 118a9caca6aSWojciech A. Koszek } 119a9caca6aSWojciech A. Koszek 120a9caca6aSWojciech A. Koszek static void 121a9caca6aSWojciech A. Koszek zy7_slcr_lock(struct zy7_slcr_softc *sc) 122a9caca6aSWojciech A. Koszek { 123a9caca6aSWojciech A. Koszek 124a9caca6aSWojciech A. Koszek /* Lock SLCR with magic number. */ 125a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LOCK, ZY7_SLCR_LOCK_MAGIC); 126a9caca6aSWojciech A. Koszek } 127a9caca6aSWojciech A. Koszek 128a9caca6aSWojciech A. Koszek static void 129a9caca6aSWojciech A. Koszek zy7_slcr_cpu_reset(void) 130a9caca6aSWojciech A. Koszek { 131a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 132a9caca6aSWojciech A. Koszek 133a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */ 134a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc); 135a9caca6aSWojciech A. Koszek 136a9caca6aSWojciech A. Koszek /* This has something to do with a work-around so the fsbl will load 137a9caca6aSWojciech A. Koszek * the bitstream after soft-reboot. It's very important. 138a9caca6aSWojciech A. Koszek */ 139a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_REBOOT_STAT, 140a9caca6aSWojciech A. Koszek RD4(sc, ZY7_SLCR_REBOOT_STAT) & 0xf0ffffff); 141a9caca6aSWojciech A. Koszek 142a9caca6aSWojciech A. Koszek /* Soft reset */ 143a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_PSS_RST_CTRL, ZY7_SLCR_PSS_RST_CTRL_SOFT_RESET); 144a9caca6aSWojciech A. Koszek 145a9caca6aSWojciech A. Koszek for (;;) 146a9caca6aSWojciech A. Koszek ; 147a9caca6aSWojciech A. Koszek } 148a9caca6aSWojciech A. Koszek 149a9caca6aSWojciech A. Koszek /* Assert PL resets and disable level shifters in preparation of programming 150a9caca6aSWojciech A. Koszek * the PL (FPGA) section. Called from zy7_devcfg.c. 151a9caca6aSWojciech A. Koszek */ 152a9caca6aSWojciech A. Koszek void 153a9caca6aSWojciech A. Koszek zy7_slcr_preload_pl(void) 154a9caca6aSWojciech A. Koszek { 155a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 156a9caca6aSWojciech A. Koszek 157a9caca6aSWojciech A. Koszek if (!sc) 158a9caca6aSWojciech A. Koszek return; 159a9caca6aSWojciech A. Koszek 160a9caca6aSWojciech A. Koszek ZSLCR_LOCK(sc); 161a9caca6aSWojciech A. Koszek 162a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */ 163a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc); 164a9caca6aSWojciech A. Koszek 165a9caca6aSWojciech A. Koszek /* Assert top level output resets. */ 166a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_FPGA_RST_CTRL, ZY7_SLCR_FPGA_RST_CTRL_RST_ALL); 167a9caca6aSWojciech A. Koszek 168a9caca6aSWojciech A. Koszek /* Disable all level shifters. */ 169a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, 0); 170a9caca6aSWojciech A. Koszek 171a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */ 172a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc); 173a9caca6aSWojciech A. Koszek 174a9caca6aSWojciech A. Koszek ZSLCR_UNLOCK(sc); 175a9caca6aSWojciech A. Koszek } 176a9caca6aSWojciech A. Koszek 177a9caca6aSWojciech A. Koszek /* After PL configuration, enable level shifters and deassert top-level 178a9caca6aSWojciech A. Koszek * PL resets. Called from zy7_devcfg.c. Optionally, the level shifters 179a9caca6aSWojciech A. Koszek * can be left disabled but that's rare of an FPGA application. That option 180a9caca6aSWojciech A. Koszek * is controled by a sysctl in the devcfg driver. 181a9caca6aSWojciech A. Koszek */ 182a9caca6aSWojciech A. Koszek void 183a9caca6aSWojciech A. Koszek zy7_slcr_postload_pl(int en_level_shifters) 184a9caca6aSWojciech A. Koszek { 185a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 186a9caca6aSWojciech A. Koszek 187a9caca6aSWojciech A. Koszek if (!sc) 188a9caca6aSWojciech A. Koszek return; 189a9caca6aSWojciech A. Koszek 190a9caca6aSWojciech A. Koszek ZSLCR_LOCK(sc); 191a9caca6aSWojciech A. Koszek 192a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */ 193a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc); 194a9caca6aSWojciech A. Koszek 195a9caca6aSWojciech A. Koszek if (en_level_shifters) 196a9caca6aSWojciech A. Koszek /* Enable level shifters. */ 197a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, ZY7_SLCR_LVL_SHFTR_EN_ALL); 198a9caca6aSWojciech A. Koszek 199a9caca6aSWojciech A. Koszek /* Deassert top level output resets. */ 200a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_FPGA_RST_CTRL, 0); 201a9caca6aSWojciech A. Koszek 202a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */ 203a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc); 204a9caca6aSWojciech A. Koszek 205a9caca6aSWojciech A. Koszek ZSLCR_UNLOCK(sc); 206a9caca6aSWojciech A. Koszek } 207a9caca6aSWojciech A. Koszek 2080f822edeSIan Lepore /* Override cgem_set_refclk() in gigabit ethernet driver 2090f822edeSIan Lepore * (sys/dev/cadence/if_cgem.c). This function is called to 2100f822edeSIan Lepore * request a change in the gem's reference clock speed. 2110f822edeSIan Lepore */ 2120f822edeSIan Lepore int 2130f822edeSIan Lepore cgem_set_ref_clk(int unit, int frequency) 2140f822edeSIan Lepore { 2150f822edeSIan Lepore struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 2160f822edeSIan Lepore int div0, div1; 2170f822edeSIan Lepore 2180f822edeSIan Lepore if (!sc) 2190f822edeSIan Lepore return (-1); 2200f822edeSIan Lepore 2210f822edeSIan Lepore /* Find suitable divisor pairs. Round result to nearest khz 2220f822edeSIan Lepore * to test for match. 2230f822edeSIan Lepore */ 2240f822edeSIan Lepore for (div1 = 1; div1 <= ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_MAX; div1++) { 2250f822edeSIan Lepore div0 = (io_pll_frequency + div1 * frequency / 2) / 2260f822edeSIan Lepore div1 / frequency; 2270f822edeSIan Lepore if (div0 > 0 && div0 <= ZY7_SLCR_GEM_CLK_CTRL_DIVISOR_MAX && 2280f822edeSIan Lepore ((io_pll_frequency / div0 / div1) + 500) / 1000 == 2290f822edeSIan Lepore (frequency + 500) / 1000) 2300f822edeSIan Lepore break; 2310f822edeSIan Lepore } 2320f822edeSIan Lepore 2330f822edeSIan Lepore if (div1 > ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_MAX) 2340f822edeSIan Lepore return (-1); 2350f822edeSIan Lepore 2360f822edeSIan Lepore ZSLCR_LOCK(sc); 2370f822edeSIan Lepore 2380f822edeSIan Lepore /* Unlock SLCR registers. */ 2390f822edeSIan Lepore zy7_slcr_unlock(sc); 2400f822edeSIan Lepore 2410f822edeSIan Lepore /* Modify GEM reference clock. */ 2420f822edeSIan Lepore WR4(sc, unit ? ZY7_SLCR_GEM1_CLK_CTRL : ZY7_SLCR_GEM0_CLK_CTRL, 2430f822edeSIan Lepore (div1 << ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_SHIFT) | 2440f822edeSIan Lepore (div0 << ZY7_SLCR_GEM_CLK_CTRL_DIVISOR_SHIFT) | 2450f822edeSIan Lepore ZY7_SLCR_GEM_CLK_CTRL_SRCSEL_IO_PLL | 2460f822edeSIan Lepore ZY7_SLCR_GEM_CLK_CTRL_CLKACT); 2470f822edeSIan Lepore 2480f822edeSIan Lepore /* Lock SLCR registers. */ 2490f822edeSIan Lepore zy7_slcr_lock(sc); 2500f822edeSIan Lepore 2510f822edeSIan Lepore ZSLCR_UNLOCK(sc); 2520f822edeSIan Lepore 2530f822edeSIan Lepore return (0); 2540f822edeSIan Lepore } 2550f822edeSIan Lepore 256*8e01fdeaSOleksandr Tymoshenko /* 257*8e01fdeaSOleksandr Tymoshenko * PL clocks management function 258*8e01fdeaSOleksandr Tymoshenko */ 259*8e01fdeaSOleksandr Tymoshenko int 260*8e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_set_source(int unit, int source) 261*8e01fdeaSOleksandr Tymoshenko { 262*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 263*8e01fdeaSOleksandr Tymoshenko uint32_t reg; 264*8e01fdeaSOleksandr Tymoshenko 265*8e01fdeaSOleksandr Tymoshenko if (!sc) 266*8e01fdeaSOleksandr Tymoshenko return (-1); 267*8e01fdeaSOleksandr Tymoshenko 268*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 269*8e01fdeaSOleksandr Tymoshenko 270*8e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */ 271*8e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 272*8e01fdeaSOleksandr Tymoshenko 273*8e01fdeaSOleksandr Tymoshenko /* Modify FPGAx source. */ 274*8e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit)); 275*8e01fdeaSOleksandr Tymoshenko reg &= ~(ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_MASK); 276*8e01fdeaSOleksandr Tymoshenko reg |= (source << ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_SHIFT); 277*8e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit), reg); 278*8e01fdeaSOleksandr Tymoshenko 279*8e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */ 280*8e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 281*8e01fdeaSOleksandr Tymoshenko 282*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 283*8e01fdeaSOleksandr Tymoshenko 284*8e01fdeaSOleksandr Tymoshenko return (0); 285*8e01fdeaSOleksandr Tymoshenko } 286*8e01fdeaSOleksandr Tymoshenko 287*8e01fdeaSOleksandr Tymoshenko int 288*8e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_get_source(int unit) 289*8e01fdeaSOleksandr Tymoshenko { 290*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 291*8e01fdeaSOleksandr Tymoshenko uint32_t reg; 292*8e01fdeaSOleksandr Tymoshenko int source; 293*8e01fdeaSOleksandr Tymoshenko 294*8e01fdeaSOleksandr Tymoshenko if (!sc) 295*8e01fdeaSOleksandr Tymoshenko return (-1); 296*8e01fdeaSOleksandr Tymoshenko 297*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 298*8e01fdeaSOleksandr Tymoshenko 299*8e01fdeaSOleksandr Tymoshenko /* Modify GEM reference clock. */ 300*8e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit)); 301*8e01fdeaSOleksandr Tymoshenko source = (reg & ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_MASK) >> 302*8e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_SHIFT; 303*8e01fdeaSOleksandr Tymoshenko 304*8e01fdeaSOleksandr Tymoshenko /* ZY7_PL_FCLK_SRC_IO is actually b0x */ 305*8e01fdeaSOleksandr Tymoshenko if ((source & 2) == 0) 306*8e01fdeaSOleksandr Tymoshenko source = ZY7_PL_FCLK_SRC_IO; 307*8e01fdeaSOleksandr Tymoshenko 308*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 309*8e01fdeaSOleksandr Tymoshenko 310*8e01fdeaSOleksandr Tymoshenko return (source); 311*8e01fdeaSOleksandr Tymoshenko } 312*8e01fdeaSOleksandr Tymoshenko 313*8e01fdeaSOleksandr Tymoshenko int 314*8e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_set_freq(int unit, int frequency) 315*8e01fdeaSOleksandr Tymoshenko { 316*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 317*8e01fdeaSOleksandr Tymoshenko int div0, div1; 318*8e01fdeaSOleksandr Tymoshenko int base_frequency; 319*8e01fdeaSOleksandr Tymoshenko uint32_t reg; 320*8e01fdeaSOleksandr Tymoshenko int source; 321*8e01fdeaSOleksandr Tymoshenko 322*8e01fdeaSOleksandr Tymoshenko if (!sc) 323*8e01fdeaSOleksandr Tymoshenko return (-1); 324*8e01fdeaSOleksandr Tymoshenko 325*8e01fdeaSOleksandr Tymoshenko source = zy7_pl_fclk_get_source(unit); 326*8e01fdeaSOleksandr Tymoshenko switch (source) { 327*8e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_IO: 328*8e01fdeaSOleksandr Tymoshenko base_frequency = io_pll_frequency; 329*8e01fdeaSOleksandr Tymoshenko break; 330*8e01fdeaSOleksandr Tymoshenko 331*8e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_ARM: 332*8e01fdeaSOleksandr Tymoshenko base_frequency = arm_pll_frequency; 333*8e01fdeaSOleksandr Tymoshenko break; 334*8e01fdeaSOleksandr Tymoshenko 335*8e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_DDR: 336*8e01fdeaSOleksandr Tymoshenko base_frequency = ddr_pll_frequency; 337*8e01fdeaSOleksandr Tymoshenko break; 338*8e01fdeaSOleksandr Tymoshenko 339*8e01fdeaSOleksandr Tymoshenko default: 340*8e01fdeaSOleksandr Tymoshenko return (-1); 341*8e01fdeaSOleksandr Tymoshenko } 342*8e01fdeaSOleksandr Tymoshenko 343*8e01fdeaSOleksandr Tymoshenko /* Find suitable divisor pairs. Round result to nearest khz 344*8e01fdeaSOleksandr Tymoshenko * to test for match. 345*8e01fdeaSOleksandr Tymoshenko */ 346*8e01fdeaSOleksandr Tymoshenko for (div1 = 1; div1 <= ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX; div1++) { 347*8e01fdeaSOleksandr Tymoshenko div0 = (base_frequency + div1 * frequency / 2) / 348*8e01fdeaSOleksandr Tymoshenko div1 / frequency; 349*8e01fdeaSOleksandr Tymoshenko if (div0 > 0 && div0 <= ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX && 350*8e01fdeaSOleksandr Tymoshenko ((base_frequency / div0 / div1) + 500) / 1000 == 351*8e01fdeaSOleksandr Tymoshenko (frequency + 500) / 1000) 352*8e01fdeaSOleksandr Tymoshenko break; 353*8e01fdeaSOleksandr Tymoshenko } 354*8e01fdeaSOleksandr Tymoshenko 355*8e01fdeaSOleksandr Tymoshenko if (div1 > ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX) 356*8e01fdeaSOleksandr Tymoshenko return (-1); 357*8e01fdeaSOleksandr Tymoshenko 358*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 359*8e01fdeaSOleksandr Tymoshenko 360*8e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */ 361*8e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 362*8e01fdeaSOleksandr Tymoshenko 363*8e01fdeaSOleksandr Tymoshenko /* Modify FPGAx reference clock. */ 364*8e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit)); 365*8e01fdeaSOleksandr Tymoshenko reg &= ~(ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_MASK | 366*8e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_MASK); 367*8e01fdeaSOleksandr Tymoshenko reg |= (div1 << ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_SHIFT) | 368*8e01fdeaSOleksandr Tymoshenko (div0 << ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_SHIFT); 369*8e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit), reg); 370*8e01fdeaSOleksandr Tymoshenko 371*8e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */ 372*8e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 373*8e01fdeaSOleksandr Tymoshenko 374*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 375*8e01fdeaSOleksandr Tymoshenko 376*8e01fdeaSOleksandr Tymoshenko return (base_frequency / div0 / div1); 377*8e01fdeaSOleksandr Tymoshenko } 378*8e01fdeaSOleksandr Tymoshenko 379*8e01fdeaSOleksandr Tymoshenko int 380*8e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_get_freq(int unit) 381*8e01fdeaSOleksandr Tymoshenko { 382*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 383*8e01fdeaSOleksandr Tymoshenko int div0, div1; 384*8e01fdeaSOleksandr Tymoshenko int base_frequency; 385*8e01fdeaSOleksandr Tymoshenko int frequency; 386*8e01fdeaSOleksandr Tymoshenko uint32_t reg; 387*8e01fdeaSOleksandr Tymoshenko int source; 388*8e01fdeaSOleksandr Tymoshenko 389*8e01fdeaSOleksandr Tymoshenko if (!sc) 390*8e01fdeaSOleksandr Tymoshenko return (-1); 391*8e01fdeaSOleksandr Tymoshenko 392*8e01fdeaSOleksandr Tymoshenko source = zy7_pl_fclk_get_source(unit); 393*8e01fdeaSOleksandr Tymoshenko switch (source) { 394*8e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_IO: 395*8e01fdeaSOleksandr Tymoshenko base_frequency = io_pll_frequency; 396*8e01fdeaSOleksandr Tymoshenko break; 397*8e01fdeaSOleksandr Tymoshenko 398*8e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_ARM: 399*8e01fdeaSOleksandr Tymoshenko base_frequency = arm_pll_frequency; 400*8e01fdeaSOleksandr Tymoshenko break; 401*8e01fdeaSOleksandr Tymoshenko 402*8e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_DDR: 403*8e01fdeaSOleksandr Tymoshenko base_frequency = ddr_pll_frequency; 404*8e01fdeaSOleksandr Tymoshenko break; 405*8e01fdeaSOleksandr Tymoshenko 406*8e01fdeaSOleksandr Tymoshenko default: 407*8e01fdeaSOleksandr Tymoshenko return (-1); 408*8e01fdeaSOleksandr Tymoshenko } 409*8e01fdeaSOleksandr Tymoshenko 410*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 411*8e01fdeaSOleksandr Tymoshenko 412*8e01fdeaSOleksandr Tymoshenko /* Modify FPGAx reference clock. */ 413*8e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit)); 414*8e01fdeaSOleksandr Tymoshenko div1 = (reg & ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_MASK) >> 415*8e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_SHIFT; 416*8e01fdeaSOleksandr Tymoshenko div0 = (reg & ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_MASK) >> 417*8e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_SHIFT; 418*8e01fdeaSOleksandr Tymoshenko 419*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 420*8e01fdeaSOleksandr Tymoshenko 421*8e01fdeaSOleksandr Tymoshenko if (div0 == 0) 422*8e01fdeaSOleksandr Tymoshenko div0 = 1; 423*8e01fdeaSOleksandr Tymoshenko 424*8e01fdeaSOleksandr Tymoshenko if (div1 == 0) 425*8e01fdeaSOleksandr Tymoshenko div1 = 1; 426*8e01fdeaSOleksandr Tymoshenko 427*8e01fdeaSOleksandr Tymoshenko frequency = (base_frequency / div0 / div1); 428*8e01fdeaSOleksandr Tymoshenko /* Round to KHz */ 429*8e01fdeaSOleksandr Tymoshenko frequency = (frequency + 500) / 1000; 430*8e01fdeaSOleksandr Tymoshenko frequency = frequency * 1000; 431*8e01fdeaSOleksandr Tymoshenko 432*8e01fdeaSOleksandr Tymoshenko return (frequency); 433*8e01fdeaSOleksandr Tymoshenko } 434*8e01fdeaSOleksandr Tymoshenko 435*8e01fdeaSOleksandr Tymoshenko int 436*8e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_enable(int unit) 437*8e01fdeaSOleksandr Tymoshenko { 438*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 439*8e01fdeaSOleksandr Tymoshenko 440*8e01fdeaSOleksandr Tymoshenko if (!sc) 441*8e01fdeaSOleksandr Tymoshenko return (-1); 442*8e01fdeaSOleksandr Tymoshenko 443*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 444*8e01fdeaSOleksandr Tymoshenko 445*8e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */ 446*8e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 447*8e01fdeaSOleksandr Tymoshenko 448*8e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CTRL(unit), 0); 449*8e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CNT(unit), 0); 450*8e01fdeaSOleksandr Tymoshenko 451*8e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */ 452*8e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 453*8e01fdeaSOleksandr Tymoshenko 454*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 455*8e01fdeaSOleksandr Tymoshenko 456*8e01fdeaSOleksandr Tymoshenko return (0); 457*8e01fdeaSOleksandr Tymoshenko } 458*8e01fdeaSOleksandr Tymoshenko 459*8e01fdeaSOleksandr Tymoshenko int 460*8e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_disable(int unit) 461*8e01fdeaSOleksandr Tymoshenko { 462*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 463*8e01fdeaSOleksandr Tymoshenko 464*8e01fdeaSOleksandr Tymoshenko if (!sc) 465*8e01fdeaSOleksandr Tymoshenko return (-1); 466*8e01fdeaSOleksandr Tymoshenko 467*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 468*8e01fdeaSOleksandr Tymoshenko 469*8e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */ 470*8e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 471*8e01fdeaSOleksandr Tymoshenko 472*8e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CTRL(unit), 0); 473*8e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CNT(unit), 1); 474*8e01fdeaSOleksandr Tymoshenko 475*8e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */ 476*8e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 477*8e01fdeaSOleksandr Tymoshenko 478*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 479*8e01fdeaSOleksandr Tymoshenko 480*8e01fdeaSOleksandr Tymoshenko return (0); 481*8e01fdeaSOleksandr Tymoshenko } 482*8e01fdeaSOleksandr Tymoshenko 483*8e01fdeaSOleksandr Tymoshenko int 484*8e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_enabled(int unit) 485*8e01fdeaSOleksandr Tymoshenko { 486*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 487*8e01fdeaSOleksandr Tymoshenko uint32_t reg; 488*8e01fdeaSOleksandr Tymoshenko 489*8e01fdeaSOleksandr Tymoshenko if (!sc) 490*8e01fdeaSOleksandr Tymoshenko return (-1); 491*8e01fdeaSOleksandr Tymoshenko 492*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 493*8e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_THR_CNT(unit)); 494*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 495*8e01fdeaSOleksandr Tymoshenko 496*8e01fdeaSOleksandr Tymoshenko return !(reg & 1); 497*8e01fdeaSOleksandr Tymoshenko } 498*8e01fdeaSOleksandr Tymoshenko 499*8e01fdeaSOleksandr Tymoshenko int 500*8e01fdeaSOleksandr Tymoshenko zy7_pl_level_shifters_enabled() 501*8e01fdeaSOleksandr Tymoshenko { 502*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 503*8e01fdeaSOleksandr Tymoshenko 504*8e01fdeaSOleksandr Tymoshenko uint32_t reg; 505*8e01fdeaSOleksandr Tymoshenko 506*8e01fdeaSOleksandr Tymoshenko if (!sc) 507*8e01fdeaSOleksandr Tymoshenko return (-1); 508*8e01fdeaSOleksandr Tymoshenko 509*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 510*8e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_LVL_SHFTR_EN); 511*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 512*8e01fdeaSOleksandr Tymoshenko 513*8e01fdeaSOleksandr Tymoshenko return (reg == ZY7_SLCR_LVL_SHFTR_EN_ALL); 514*8e01fdeaSOleksandr Tymoshenko } 515*8e01fdeaSOleksandr Tymoshenko 516*8e01fdeaSOleksandr Tymoshenko void 517*8e01fdeaSOleksandr Tymoshenko zy7_pl_level_shifters_enable() 518*8e01fdeaSOleksandr Tymoshenko { 519*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 520*8e01fdeaSOleksandr Tymoshenko 521*8e01fdeaSOleksandr Tymoshenko if (!sc) 522*8e01fdeaSOleksandr Tymoshenko return; 523*8e01fdeaSOleksandr Tymoshenko 524*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 525*8e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 526*8e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, ZY7_SLCR_LVL_SHFTR_EN_ALL); 527*8e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 528*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 529*8e01fdeaSOleksandr Tymoshenko } 530*8e01fdeaSOleksandr Tymoshenko 531*8e01fdeaSOleksandr Tymoshenko void 532*8e01fdeaSOleksandr Tymoshenko zy7_pl_level_shifters_disable() 533*8e01fdeaSOleksandr Tymoshenko { 534*8e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p; 535*8e01fdeaSOleksandr Tymoshenko 536*8e01fdeaSOleksandr Tymoshenko if (!sc) 537*8e01fdeaSOleksandr Tymoshenko return; 538*8e01fdeaSOleksandr Tymoshenko 539*8e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc); 540*8e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc); 541*8e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, 0); 542*8e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc); 543*8e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc); 544*8e01fdeaSOleksandr Tymoshenko } 545*8e01fdeaSOleksandr Tymoshenko 546a9caca6aSWojciech A. Koszek static int 547a9caca6aSWojciech A. Koszek zy7_slcr_probe(device_t dev) 548a9caca6aSWojciech A. Koszek { 549add35ed5SIan Lepore 550add35ed5SIan Lepore if (!ofw_bus_status_okay(dev)) 551add35ed5SIan Lepore return (ENXIO); 552add35ed5SIan Lepore 553a9caca6aSWojciech A. Koszek if (!ofw_bus_is_compatible(dev, "xlnx,zy7_slcr")) 554a9caca6aSWojciech A. Koszek return (ENXIO); 555a9caca6aSWojciech A. Koszek 556a9caca6aSWojciech A. Koszek device_set_desc(dev, "Zynq-7000 slcr block"); 557a9caca6aSWojciech A. Koszek return (0); 558a9caca6aSWojciech A. Koszek } 559a9caca6aSWojciech A. Koszek 560a9caca6aSWojciech A. Koszek static int 561a9caca6aSWojciech A. Koszek zy7_slcr_attach(device_t dev) 562a9caca6aSWojciech A. Koszek { 563a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = device_get_softc(dev); 564a9caca6aSWojciech A. Koszek int rid; 5650f822edeSIan Lepore phandle_t node; 5660f822edeSIan Lepore pcell_t cell; 567a9caca6aSWojciech A. Koszek uint32_t bootmode; 568a9caca6aSWojciech A. Koszek uint32_t pss_idcode; 5690f822edeSIan Lepore uint32_t arm_pll_ctrl; 5700f822edeSIan Lepore uint32_t ddr_pll_ctrl; 5710f822edeSIan Lepore uint32_t io_pll_ctrl; 572a9caca6aSWojciech A. Koszek static char *bootdev_names[] = { 573a9caca6aSWojciech A. Koszek "JTAG", "Quad-SPI", "NOR", "(3?)", 574a9caca6aSWojciech A. Koszek "NAND", "SD Card", "(6?)", "(7?)" 575a9caca6aSWojciech A. Koszek }; 576a9caca6aSWojciech A. Koszek 577a9caca6aSWojciech A. Koszek /* Allow only one attach. */ 578a9caca6aSWojciech A. Koszek if (zy7_slcr_softc_p != NULL) 579a9caca6aSWojciech A. Koszek return (ENXIO); 580a9caca6aSWojciech A. Koszek 581a9caca6aSWojciech A. Koszek sc->dev = dev; 582a9caca6aSWojciech A. Koszek 583a9caca6aSWojciech A. Koszek ZSLCR_LOCK_INIT(sc); 584a9caca6aSWojciech A. Koszek 585a9caca6aSWojciech A. Koszek /* Get memory resource. */ 586a9caca6aSWojciech A. Koszek rid = 0; 587a9caca6aSWojciech A. Koszek sc->mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 588a9caca6aSWojciech A. Koszek RF_ACTIVE); 589a9caca6aSWojciech A. Koszek if (sc->mem_res == NULL) { 590a9caca6aSWojciech A. Koszek device_printf(dev, "could not allocate memory resources.\n"); 591a9caca6aSWojciech A. Koszek return (ENOMEM); 592a9caca6aSWojciech A. Koszek } 593a9caca6aSWojciech A. Koszek 594a9caca6aSWojciech A. Koszek /* Hook up cpu_reset. */ 595a9caca6aSWojciech A. Koszek zy7_slcr_softc_p = sc; 596a9caca6aSWojciech A. Koszek zynq7_cpu_reset = zy7_slcr_cpu_reset; 597a9caca6aSWojciech A. Koszek 598a9caca6aSWojciech A. Koszek /* Read info and set sysctls. */ 599a9caca6aSWojciech A. Koszek bootmode = RD4(sc, ZY7_SLCR_BOOT_MODE); 600a9caca6aSWojciech A. Koszek snprintf(zynq_bootmode, sizeof(zynq_bootmode), 601a9caca6aSWojciech A. Koszek "0x%x: boot device: %s", bootmode, 602a9caca6aSWojciech A. Koszek bootdev_names[bootmode & ZY7_SLCR_BOOT_MODE_BOOTDEV_MASK]); 603a9caca6aSWojciech A. Koszek 604a9caca6aSWojciech A. Koszek pss_idcode = RD4(sc, ZY7_SLCR_PSS_IDCODE); 605a9caca6aSWojciech A. Koszek snprintf(zynq_pssid, sizeof(zynq_pssid), 606a9caca6aSWojciech A. Koszek "0x%x: manufacturer: 0x%x device: 0x%x " 607a9caca6aSWojciech A. Koszek "family: 0x%x sub-family: 0x%x rev: 0x%x", 608a9caca6aSWojciech A. Koszek pss_idcode, 609a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_MNFR_ID_MASK) >> 610a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_MNFR_ID_SHIFT, 611a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_DEVICE_MASK) >> 612a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_DEVICE_SHIFT, 613a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_FAMILY_MASK) >> 614a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_FAMILY_SHIFT, 615a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_SUB_FAMILY_MASK) >> 616a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_SUB_FAMILY_SHIFT, 617a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_REVISION_MASK) >> 618a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_REVISION_SHIFT); 619a9caca6aSWojciech A. Koszek 620a9caca6aSWojciech A. Koszek zynq_reboot_status = RD4(sc, ZY7_SLCR_REBOOT_STAT); 621a9caca6aSWojciech A. Koszek 6220f822edeSIan Lepore /* Derive PLL frequencies from PS_CLK. */ 6230f822edeSIan Lepore node = ofw_bus_get_node(dev); 6240f822edeSIan Lepore if (OF_getprop(node, "clock-frequency", &cell, sizeof(cell)) > 0) 6250f822edeSIan Lepore ps_clk_frequency = fdt32_to_cpu(cell); 6260f822edeSIan Lepore else 6270f822edeSIan Lepore ps_clk_frequency = ZYNQ_DEFAULT_PS_CLK_FREQUENCY; 6280f822edeSIan Lepore 6290f822edeSIan Lepore arm_pll_ctrl = RD4(sc, ZY7_SLCR_ARM_PLL_CTRL); 6300f822edeSIan Lepore ddr_pll_ctrl = RD4(sc, ZY7_SLCR_DDR_PLL_CTRL); 6310f822edeSIan Lepore io_pll_ctrl = RD4(sc, ZY7_SLCR_IO_PLL_CTRL); 6320f822edeSIan Lepore 6330f822edeSIan Lepore /* Determine ARM PLL frequency. */ 6340f822edeSIan Lepore if (((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 && 6350f822edeSIan Lepore (arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) || 6360f822edeSIan Lepore ((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 && 6370f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0)) 6380f822edeSIan Lepore /* PLL is bypassed. */ 6390f822edeSIan Lepore arm_pll_frequency = ps_clk_frequency; 6400f822edeSIan Lepore else 6410f822edeSIan Lepore arm_pll_frequency = ps_clk_frequency * 6420f822edeSIan Lepore ((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >> 6430f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT); 6440f822edeSIan Lepore 6450f822edeSIan Lepore /* Determine DDR PLL frequency. */ 6460f822edeSIan Lepore if (((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 && 6470f822edeSIan Lepore (ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) || 6480f822edeSIan Lepore ((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 && 6490f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0)) 6500f822edeSIan Lepore /* PLL is bypassed. */ 6510f822edeSIan Lepore ddr_pll_frequency = ps_clk_frequency; 6520f822edeSIan Lepore else 6530f822edeSIan Lepore ddr_pll_frequency = ps_clk_frequency * 6540f822edeSIan Lepore ((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >> 6550f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT); 6560f822edeSIan Lepore 6570f822edeSIan Lepore /* Determine IO PLL frequency. */ 6580f822edeSIan Lepore if (((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 && 6590f822edeSIan Lepore (io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) || 6600f822edeSIan Lepore ((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 && 6610f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0)) 6620f822edeSIan Lepore /* PLL is bypassed. */ 6630f822edeSIan Lepore io_pll_frequency = ps_clk_frequency; 6640f822edeSIan Lepore else 6650f822edeSIan Lepore io_pll_frequency = ps_clk_frequency * 6660f822edeSIan Lepore ((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >> 6670f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT); 6680f822edeSIan Lepore 669a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */ 670a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc); 671a9caca6aSWojciech A. Koszek 672a9caca6aSWojciech A. Koszek return (0); 673a9caca6aSWojciech A. Koszek } 674a9caca6aSWojciech A. Koszek 675a9caca6aSWojciech A. Koszek static int 676a9caca6aSWojciech A. Koszek zy7_slcr_detach(device_t dev) 677a9caca6aSWojciech A. Koszek { 678a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = device_get_softc(dev); 679a9caca6aSWojciech A. Koszek 680a9caca6aSWojciech A. Koszek bus_generic_detach(dev); 681a9caca6aSWojciech A. Koszek 682a9caca6aSWojciech A. Koszek /* Release memory resource. */ 683a9caca6aSWojciech A. Koszek if (sc->mem_res != NULL) 684a9caca6aSWojciech A. Koszek bus_release_resource(dev, SYS_RES_MEMORY, 685a9caca6aSWojciech A. Koszek rman_get_rid(sc->mem_res), sc->mem_res); 686a9caca6aSWojciech A. Koszek 687a9caca6aSWojciech A. Koszek zy7_slcr_softc_p = NULL; 688a9caca6aSWojciech A. Koszek zynq7_cpu_reset = NULL; 689a9caca6aSWojciech A. Koszek 690a9caca6aSWojciech A. Koszek ZSLCR_LOCK_DESTROY(sc); 691a9caca6aSWojciech A. Koszek 692a9caca6aSWojciech A. Koszek return (0); 693a9caca6aSWojciech A. Koszek } 694a9caca6aSWojciech A. Koszek 695a9caca6aSWojciech A. Koszek static device_method_t zy7_slcr_methods[] = { 696a9caca6aSWojciech A. Koszek /* device_if */ 697a9caca6aSWojciech A. Koszek DEVMETHOD(device_probe, zy7_slcr_probe), 698a9caca6aSWojciech A. Koszek DEVMETHOD(device_attach, zy7_slcr_attach), 699a9caca6aSWojciech A. Koszek DEVMETHOD(device_detach, zy7_slcr_detach), 700a9caca6aSWojciech A. Koszek 701a9caca6aSWojciech A. Koszek DEVMETHOD_END 702a9caca6aSWojciech A. Koszek }; 703a9caca6aSWojciech A. Koszek 704a9caca6aSWojciech A. Koszek static driver_t zy7_slcr_driver = { 705a9caca6aSWojciech A. Koszek "zy7_slcr", 706a9caca6aSWojciech A. Koszek zy7_slcr_methods, 707a9caca6aSWojciech A. Koszek sizeof(struct zy7_slcr_softc), 708a9caca6aSWojciech A. Koszek }; 709a9caca6aSWojciech A. Koszek static devclass_t zy7_slcr_devclass; 710a9caca6aSWojciech A. Koszek 711a9caca6aSWojciech A. Koszek DRIVER_MODULE(zy7_slcr, simplebus, zy7_slcr_driver, zy7_slcr_devclass, 0, 0); 712a9caca6aSWojciech A. Koszek MODULE_VERSION(zy7_slcr, 1); 713