1a9caca6aSWojciech A. Koszek /*-
24d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause
3af3dc4a7SPedro F. Giffuni *
440713190SWojciech A. Koszek * Copyright (c) 2013 Thomas Skibo
5a9caca6aSWojciech A. Koszek * All rights reserved.
6a9caca6aSWojciech A. Koszek *
7a9caca6aSWojciech A. Koszek * Redistribution and use in source and binary forms, with or without
840713190SWojciech A. Koszek * modification, are permitted provided that the following conditions
940713190SWojciech A. Koszek * are met:
1040713190SWojciech A. Koszek * 1. Redistributions of source code must retain the above copyright
11a9caca6aSWojciech A. Koszek * notice, this list of conditions and the following disclaimer.
1240713190SWojciech A. Koszek * 2. Redistributions in binary form must reproduce the above copyright
13a9caca6aSWojciech A. Koszek * notice, this list of conditions and the following disclaimer in the
14a9caca6aSWojciech A. Koszek * documentation and/or other materials provided with the distribution.
15a9caca6aSWojciech A. Koszek *
1640713190SWojciech A. Koszek * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1740713190SWojciech A. Koszek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a9caca6aSWojciech A. Koszek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1940713190SWojciech A. Koszek * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2040713190SWojciech A. Koszek * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2140713190SWojciech A. Koszek * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2240713190SWojciech A. Koszek * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2340713190SWojciech A. Koszek * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a9caca6aSWojciech A. Koszek * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2540713190SWojciech A. Koszek * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2640713190SWojciech A. Koszek * SUCH DAMAGE.
27a9caca6aSWojciech A. Koszek */
28a9caca6aSWojciech A. Koszek
2940713190SWojciech A. Koszek /*
3040713190SWojciech A. Koszek * Zynq-700 SLCR driver. Provides hooks for cpu_reset and PL control stuff.
31a9caca6aSWojciech A. Koszek * In the future, maybe MIO control, clock control, etc. could go here.
32a9caca6aSWojciech A. Koszek *
33a9caca6aSWojciech A. Koszek * Reference: Zynq-7000 All Programmable SoC Technical Reference Manual.
34a9caca6aSWojciech A. Koszek * (v1.4) November 16, 2012. Xilinx doc UG585.
35a9caca6aSWojciech A. Koszek */
36a9caca6aSWojciech A. Koszek
37a9caca6aSWojciech A. Koszek #include <sys/param.h>
38a9caca6aSWojciech A. Koszek #include <sys/systm.h>
39a9caca6aSWojciech A. Koszek #include <sys/conf.h>
40a9caca6aSWojciech A. Koszek #include <sys/kernel.h>
41a9caca6aSWojciech A. Koszek #include <sys/module.h>
42a9caca6aSWojciech A. Koszek #include <sys/lock.h>
43a9caca6aSWojciech A. Koszek #include <sys/mutex.h>
44a9caca6aSWojciech A. Koszek #include <sys/resource.h>
45a9caca6aSWojciech A. Koszek #include <sys/sysctl.h>
46a9caca6aSWojciech A. Koszek #include <sys/rman.h>
47a9caca6aSWojciech A. Koszek
48a9caca6aSWojciech A. Koszek #include <machine/bus.h>
49a9caca6aSWojciech A. Koszek #include <machine/resource.h>
50a9caca6aSWojciech A. Koszek #include <machine/stdarg.h>
51a9caca6aSWojciech A. Koszek
52a9caca6aSWojciech A. Koszek #include <dev/ofw/ofw_bus.h>
53a9caca6aSWojciech A. Koszek #include <dev/ofw/ofw_bus_subr.h>
54a9caca6aSWojciech A. Koszek
55a9caca6aSWojciech A. Koszek #include <arm/xilinx/zy7_slcr.h>
56a9caca6aSWojciech A. Koszek
57a9caca6aSWojciech A. Koszek struct zy7_slcr_softc {
58a9caca6aSWojciech A. Koszek device_t dev;
59a9caca6aSWojciech A. Koszek struct mtx sc_mtx;
60a9caca6aSWojciech A. Koszek struct resource *mem_res;
61a9caca6aSWojciech A. Koszek };
62a9caca6aSWojciech A. Koszek
63a9caca6aSWojciech A. Koszek static struct zy7_slcr_softc *zy7_slcr_softc_p;
64a9caca6aSWojciech A. Koszek extern void (*zynq7_cpu_reset);
65a9caca6aSWojciech A. Koszek
66a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK(sc) mtx_lock(&(sc)->sc_mtx)
67a9caca6aSWojciech A. Koszek #define ZSLCR_UNLOCK(sc) mtx_unlock(&(sc)->sc_mtx)
68a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK_INIT(sc) \
69a9caca6aSWojciech A. Koszek mtx_init(&(sc)->sc_mtx, device_get_nameunit((sc)->dev), \
700f822edeSIan Lepore "zy7_slcr", MTX_DEF)
71a9caca6aSWojciech A. Koszek #define ZSLCR_LOCK_DESTROY(_sc) mtx_destroy(&_sc->sc_mtx);
72a9caca6aSWojciech A. Koszek
73a9caca6aSWojciech A. Koszek #define RD4(sc, off) (bus_read_4((sc)->mem_res, (off)))
74a9caca6aSWojciech A. Koszek #define WR4(sc, off, val) (bus_write_4((sc)->mem_res, (off), (val)))
75a9caca6aSWojciech A. Koszek
760f822edeSIan Lepore #define ZYNQ_DEFAULT_PS_CLK_FREQUENCY 33333333 /* 33.3 Mhz */
770f822edeSIan Lepore
787029da5cSPawel Biernacki SYSCTL_NODE(_hw, OID_AUTO, zynq, CTLFLAG_RD | CTLFLAG_MPSAFE, 0,
797029da5cSPawel Biernacki "Xilinx Zynq-7000");
80a9caca6aSWojciech A. Koszek
81a9caca6aSWojciech A. Koszek static char zynq_bootmode[64];
82a9caca6aSWojciech A. Koszek SYSCTL_STRING(_hw_zynq, OID_AUTO, bootmode, CTLFLAG_RD, zynq_bootmode, 0,
83a9caca6aSWojciech A. Koszek "Zynq boot mode");
84a9caca6aSWojciech A. Koszek
850f822edeSIan Lepore static char zynq_pssid[100];
86a9caca6aSWojciech A. Koszek SYSCTL_STRING(_hw_zynq, OID_AUTO, pssid, CTLFLAG_RD, zynq_pssid, 0,
87a9caca6aSWojciech A. Koszek "Zynq PSS IDCODE");
88a9caca6aSWojciech A. Koszek
89a9caca6aSWojciech A. Koszek static uint32_t zynq_reboot_status;
90a9caca6aSWojciech A. Koszek SYSCTL_INT(_hw_zynq, OID_AUTO, reboot_status, CTLFLAG_RD, &zynq_reboot_status,
91a9caca6aSWojciech A. Koszek 0, "Zynq REBOOT_STATUS register");
92a9caca6aSWojciech A. Koszek
930f822edeSIan Lepore static int ps_clk_frequency;
940f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, ps_clk_frequency, CTLFLAG_RD, &ps_clk_frequency,
950f822edeSIan Lepore 0, "Zynq PS_CLK Frequency");
960f822edeSIan Lepore
970f822edeSIan Lepore static int io_pll_frequency;
980f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, io_pll_frequency, CTLFLAG_RD, &io_pll_frequency,
990f822edeSIan Lepore 0, "Zynq IO PLL Frequency");
1000f822edeSIan Lepore
1010f822edeSIan Lepore static int arm_pll_frequency;
1020f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, arm_pll_frequency, CTLFLAG_RD,
1030f822edeSIan Lepore &arm_pll_frequency, 0, "Zynq ARM PLL Frequency");
1040f822edeSIan Lepore
1050f822edeSIan Lepore static int ddr_pll_frequency;
1060f822edeSIan Lepore SYSCTL_INT(_hw_zynq, OID_AUTO, ddr_pll_frequency, CTLFLAG_RD,
1070f822edeSIan Lepore &ddr_pll_frequency, 0, "Zynq DDR PLL Frequency");
1080f822edeSIan Lepore
109a9caca6aSWojciech A. Koszek static void
zy7_slcr_unlock(struct zy7_slcr_softc * sc)110a9caca6aSWojciech A. Koszek zy7_slcr_unlock(struct zy7_slcr_softc *sc)
111a9caca6aSWojciech A. Koszek {
112a9caca6aSWojciech A. Koszek
113a9caca6aSWojciech A. Koszek /* Unlock SLCR with magic number. */
114a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_UNLOCK, ZY7_SLCR_UNLOCK_MAGIC);
115a9caca6aSWojciech A. Koszek }
116a9caca6aSWojciech A. Koszek
117a9caca6aSWojciech A. Koszek static void
zy7_slcr_lock(struct zy7_slcr_softc * sc)118a9caca6aSWojciech A. Koszek zy7_slcr_lock(struct zy7_slcr_softc *sc)
119a9caca6aSWojciech A. Koszek {
120a9caca6aSWojciech A. Koszek
121a9caca6aSWojciech A. Koszek /* Lock SLCR with magic number. */
122a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LOCK, ZY7_SLCR_LOCK_MAGIC);
123a9caca6aSWojciech A. Koszek }
124a9caca6aSWojciech A. Koszek
125a9caca6aSWojciech A. Koszek static void
zy7_slcr_cpu_reset(void)126a9caca6aSWojciech A. Koszek zy7_slcr_cpu_reset(void)
127a9caca6aSWojciech A. Koszek {
128a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
129a9caca6aSWojciech A. Koszek
130a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */
131a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc);
132a9caca6aSWojciech A. Koszek
133a9caca6aSWojciech A. Koszek /* This has something to do with a work-around so the fsbl will load
134a9caca6aSWojciech A. Koszek * the bitstream after soft-reboot. It's very important.
135a9caca6aSWojciech A. Koszek */
136a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_REBOOT_STAT,
137a9caca6aSWojciech A. Koszek RD4(sc, ZY7_SLCR_REBOOT_STAT) & 0xf0ffffff);
138a9caca6aSWojciech A. Koszek
139a9caca6aSWojciech A. Koszek /* Soft reset */
140a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_PSS_RST_CTRL, ZY7_SLCR_PSS_RST_CTRL_SOFT_RESET);
141a9caca6aSWojciech A. Koszek
142a9caca6aSWojciech A. Koszek for (;;)
143a9caca6aSWojciech A. Koszek ;
144a9caca6aSWojciech A. Koszek }
145a9caca6aSWojciech A. Koszek
146a9caca6aSWojciech A. Koszek /* Assert PL resets and disable level shifters in preparation of programming
147a9caca6aSWojciech A. Koszek * the PL (FPGA) section. Called from zy7_devcfg.c.
148a9caca6aSWojciech A. Koszek */
149a9caca6aSWojciech A. Koszek void
zy7_slcr_preload_pl(void)150a9caca6aSWojciech A. Koszek zy7_slcr_preload_pl(void)
151a9caca6aSWojciech A. Koszek {
152a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
153a9caca6aSWojciech A. Koszek
154a9caca6aSWojciech A. Koszek if (!sc)
155a9caca6aSWojciech A. Koszek return;
156a9caca6aSWojciech A. Koszek
157a9caca6aSWojciech A. Koszek ZSLCR_LOCK(sc);
158a9caca6aSWojciech A. Koszek
159a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */
160a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc);
161a9caca6aSWojciech A. Koszek
162a9caca6aSWojciech A. Koszek /* Assert top level output resets. */
163a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_FPGA_RST_CTRL, ZY7_SLCR_FPGA_RST_CTRL_RST_ALL);
164a9caca6aSWojciech A. Koszek
165a9caca6aSWojciech A. Koszek /* Disable all level shifters. */
166a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, 0);
167a9caca6aSWojciech A. Koszek
168a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */
169a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc);
170a9caca6aSWojciech A. Koszek
171a9caca6aSWojciech A. Koszek ZSLCR_UNLOCK(sc);
172a9caca6aSWojciech A. Koszek }
173a9caca6aSWojciech A. Koszek
174a9caca6aSWojciech A. Koszek /* After PL configuration, enable level shifters and deassert top-level
175a9caca6aSWojciech A. Koszek * PL resets. Called from zy7_devcfg.c. Optionally, the level shifters
176a9caca6aSWojciech A. Koszek * can be left disabled but that's rare of an FPGA application. That option
177255eff3bSPedro F. Giffuni * is controlled by a sysctl in the devcfg driver.
178a9caca6aSWojciech A. Koszek */
179a9caca6aSWojciech A. Koszek void
zy7_slcr_postload_pl(int en_level_shifters)180a9caca6aSWojciech A. Koszek zy7_slcr_postload_pl(int en_level_shifters)
181a9caca6aSWojciech A. Koszek {
182a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
183a9caca6aSWojciech A. Koszek
184a9caca6aSWojciech A. Koszek if (!sc)
185a9caca6aSWojciech A. Koszek return;
186a9caca6aSWojciech A. Koszek
187a9caca6aSWojciech A. Koszek ZSLCR_LOCK(sc);
188a9caca6aSWojciech A. Koszek
189a9caca6aSWojciech A. Koszek /* Unlock SLCR registers. */
190a9caca6aSWojciech A. Koszek zy7_slcr_unlock(sc);
191a9caca6aSWojciech A. Koszek
192a9caca6aSWojciech A. Koszek if (en_level_shifters)
193a9caca6aSWojciech A. Koszek /* Enable level shifters. */
194a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, ZY7_SLCR_LVL_SHFTR_EN_ALL);
195a9caca6aSWojciech A. Koszek
196a9caca6aSWojciech A. Koszek /* Deassert top level output resets. */
197a9caca6aSWojciech A. Koszek WR4(sc, ZY7_SLCR_FPGA_RST_CTRL, 0);
198a9caca6aSWojciech A. Koszek
199a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */
200a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc);
201a9caca6aSWojciech A. Koszek
202a9caca6aSWojciech A. Koszek ZSLCR_UNLOCK(sc);
203a9caca6aSWojciech A. Koszek }
204a9caca6aSWojciech A. Koszek
2050f822edeSIan Lepore /* Override cgem_set_refclk() in gigabit ethernet driver
2060f822edeSIan Lepore * (sys/dev/cadence/if_cgem.c). This function is called to
2070f822edeSIan Lepore * request a change in the gem's reference clock speed.
2080f822edeSIan Lepore */
2090f822edeSIan Lepore int
cgem_set_ref_clk(int unit,int frequency)2100f822edeSIan Lepore cgem_set_ref_clk(int unit, int frequency)
2110f822edeSIan Lepore {
2120f822edeSIan Lepore struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
2130f822edeSIan Lepore int div0, div1;
2140f822edeSIan Lepore
2150f822edeSIan Lepore if (!sc)
2160f822edeSIan Lepore return (-1);
2170f822edeSIan Lepore
2180f822edeSIan Lepore /* Find suitable divisor pairs. Round result to nearest khz
2190f822edeSIan Lepore * to test for match.
2200f822edeSIan Lepore */
2210f822edeSIan Lepore for (div1 = 1; div1 <= ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_MAX; div1++) {
2220f822edeSIan Lepore div0 = (io_pll_frequency + div1 * frequency / 2) /
2230f822edeSIan Lepore div1 / frequency;
2240f822edeSIan Lepore if (div0 > 0 && div0 <= ZY7_SLCR_GEM_CLK_CTRL_DIVISOR_MAX &&
2250f822edeSIan Lepore ((io_pll_frequency / div0 / div1) + 500) / 1000 ==
2260f822edeSIan Lepore (frequency + 500) / 1000)
2270f822edeSIan Lepore break;
2280f822edeSIan Lepore }
2290f822edeSIan Lepore
2300f822edeSIan Lepore if (div1 > ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_MAX)
2310f822edeSIan Lepore return (-1);
2320f822edeSIan Lepore
2330f822edeSIan Lepore ZSLCR_LOCK(sc);
2340f822edeSIan Lepore
2350f822edeSIan Lepore /* Unlock SLCR registers. */
2360f822edeSIan Lepore zy7_slcr_unlock(sc);
2370f822edeSIan Lepore
2380f822edeSIan Lepore /* Modify GEM reference clock. */
2390f822edeSIan Lepore WR4(sc, unit ? ZY7_SLCR_GEM1_CLK_CTRL : ZY7_SLCR_GEM0_CLK_CTRL,
2400f822edeSIan Lepore (div1 << ZY7_SLCR_GEM_CLK_CTRL_DIVISOR1_SHIFT) |
2410f822edeSIan Lepore (div0 << ZY7_SLCR_GEM_CLK_CTRL_DIVISOR_SHIFT) |
2420f822edeSIan Lepore ZY7_SLCR_GEM_CLK_CTRL_SRCSEL_IO_PLL |
2430f822edeSIan Lepore ZY7_SLCR_GEM_CLK_CTRL_CLKACT);
2440f822edeSIan Lepore
2450f822edeSIan Lepore /* Lock SLCR registers. */
2460f822edeSIan Lepore zy7_slcr_lock(sc);
2470f822edeSIan Lepore
2480f822edeSIan Lepore ZSLCR_UNLOCK(sc);
2490f822edeSIan Lepore
2500f822edeSIan Lepore return (0);
2510f822edeSIan Lepore }
2520f822edeSIan Lepore
2538e01fdeaSOleksandr Tymoshenko /*
2548e01fdeaSOleksandr Tymoshenko * PL clocks management function
2558e01fdeaSOleksandr Tymoshenko */
2568e01fdeaSOleksandr Tymoshenko int
zy7_pl_fclk_set_source(int unit,int source)2578e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_set_source(int unit, int source)
2588e01fdeaSOleksandr Tymoshenko {
2598e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
2608e01fdeaSOleksandr Tymoshenko uint32_t reg;
2618e01fdeaSOleksandr Tymoshenko
2628e01fdeaSOleksandr Tymoshenko if (!sc)
2638e01fdeaSOleksandr Tymoshenko return (-1);
2648e01fdeaSOleksandr Tymoshenko
2658e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
2668e01fdeaSOleksandr Tymoshenko
2678e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */
2688e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc);
2698e01fdeaSOleksandr Tymoshenko
2708e01fdeaSOleksandr Tymoshenko /* Modify FPGAx source. */
2718e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit));
2728e01fdeaSOleksandr Tymoshenko reg &= ~(ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_MASK);
2738e01fdeaSOleksandr Tymoshenko reg |= (source << ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_SHIFT);
2748e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit), reg);
2758e01fdeaSOleksandr Tymoshenko
2768e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */
2778e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc);
2788e01fdeaSOleksandr Tymoshenko
2798e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
2808e01fdeaSOleksandr Tymoshenko
2818e01fdeaSOleksandr Tymoshenko return (0);
2828e01fdeaSOleksandr Tymoshenko }
2838e01fdeaSOleksandr Tymoshenko
2848e01fdeaSOleksandr Tymoshenko int
zy7_pl_fclk_get_source(int unit)2858e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_get_source(int unit)
2868e01fdeaSOleksandr Tymoshenko {
2878e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
2888e01fdeaSOleksandr Tymoshenko uint32_t reg;
2898e01fdeaSOleksandr Tymoshenko int source;
2908e01fdeaSOleksandr Tymoshenko
2918e01fdeaSOleksandr Tymoshenko if (!sc)
2928e01fdeaSOleksandr Tymoshenko return (-1);
2938e01fdeaSOleksandr Tymoshenko
2948e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
2958e01fdeaSOleksandr Tymoshenko
2968e01fdeaSOleksandr Tymoshenko /* Modify GEM reference clock. */
2978e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit));
2988e01fdeaSOleksandr Tymoshenko source = (reg & ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_MASK) >>
2998e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_SRCSEL_SHIFT;
3008e01fdeaSOleksandr Tymoshenko
3018e01fdeaSOleksandr Tymoshenko /* ZY7_PL_FCLK_SRC_IO is actually b0x */
3028e01fdeaSOleksandr Tymoshenko if ((source & 2) == 0)
3038e01fdeaSOleksandr Tymoshenko source = ZY7_PL_FCLK_SRC_IO;
3048e01fdeaSOleksandr Tymoshenko
3058e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
3068e01fdeaSOleksandr Tymoshenko
3078e01fdeaSOleksandr Tymoshenko return (source);
3088e01fdeaSOleksandr Tymoshenko }
3098e01fdeaSOleksandr Tymoshenko
3108e01fdeaSOleksandr Tymoshenko int
zy7_pl_fclk_set_freq(int unit,int frequency)3118e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_set_freq(int unit, int frequency)
3128e01fdeaSOleksandr Tymoshenko {
3138e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
3148e01fdeaSOleksandr Tymoshenko int div0, div1;
3158e01fdeaSOleksandr Tymoshenko int base_frequency;
3168e01fdeaSOleksandr Tymoshenko uint32_t reg;
3178e01fdeaSOleksandr Tymoshenko int source;
3188e01fdeaSOleksandr Tymoshenko
3198e01fdeaSOleksandr Tymoshenko if (!sc)
3208e01fdeaSOleksandr Tymoshenko return (-1);
3218e01fdeaSOleksandr Tymoshenko
3228e01fdeaSOleksandr Tymoshenko source = zy7_pl_fclk_get_source(unit);
3238e01fdeaSOleksandr Tymoshenko switch (source) {
3248e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_IO:
3258e01fdeaSOleksandr Tymoshenko base_frequency = io_pll_frequency;
3268e01fdeaSOleksandr Tymoshenko break;
3278e01fdeaSOleksandr Tymoshenko
3288e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_ARM:
3298e01fdeaSOleksandr Tymoshenko base_frequency = arm_pll_frequency;
3308e01fdeaSOleksandr Tymoshenko break;
3318e01fdeaSOleksandr Tymoshenko
3328e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_DDR:
3338e01fdeaSOleksandr Tymoshenko base_frequency = ddr_pll_frequency;
3348e01fdeaSOleksandr Tymoshenko break;
3358e01fdeaSOleksandr Tymoshenko
3368e01fdeaSOleksandr Tymoshenko default:
3378e01fdeaSOleksandr Tymoshenko return (-1);
3388e01fdeaSOleksandr Tymoshenko }
3398e01fdeaSOleksandr Tymoshenko
3408e01fdeaSOleksandr Tymoshenko /* Find suitable divisor pairs. Round result to nearest khz
3418e01fdeaSOleksandr Tymoshenko * to test for match.
3428e01fdeaSOleksandr Tymoshenko */
3438e01fdeaSOleksandr Tymoshenko for (div1 = 1; div1 <= ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX; div1++) {
3448e01fdeaSOleksandr Tymoshenko div0 = (base_frequency + div1 * frequency / 2) /
3458e01fdeaSOleksandr Tymoshenko div1 / frequency;
3468e01fdeaSOleksandr Tymoshenko if (div0 > 0 && div0 <= ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX &&
3478e01fdeaSOleksandr Tymoshenko ((base_frequency / div0 / div1) + 500) / 1000 ==
3488e01fdeaSOleksandr Tymoshenko (frequency + 500) / 1000)
3498e01fdeaSOleksandr Tymoshenko break;
3508e01fdeaSOleksandr Tymoshenko }
3518e01fdeaSOleksandr Tymoshenko
3528e01fdeaSOleksandr Tymoshenko if (div1 > ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR_MAX)
3538e01fdeaSOleksandr Tymoshenko return (-1);
3548e01fdeaSOleksandr Tymoshenko
3558e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
3568e01fdeaSOleksandr Tymoshenko
3578e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */
3588e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc);
3598e01fdeaSOleksandr Tymoshenko
3608e01fdeaSOleksandr Tymoshenko /* Modify FPGAx reference clock. */
3618e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit));
3628e01fdeaSOleksandr Tymoshenko reg &= ~(ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_MASK |
3638e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_MASK);
3648e01fdeaSOleksandr Tymoshenko reg |= (div1 << ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_SHIFT) |
3658e01fdeaSOleksandr Tymoshenko (div0 << ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_SHIFT);
3668e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit), reg);
3678e01fdeaSOleksandr Tymoshenko
3688e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */
3698e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc);
3708e01fdeaSOleksandr Tymoshenko
3718e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
3728e01fdeaSOleksandr Tymoshenko
3738e01fdeaSOleksandr Tymoshenko return (base_frequency / div0 / div1);
3748e01fdeaSOleksandr Tymoshenko }
3758e01fdeaSOleksandr Tymoshenko
3768e01fdeaSOleksandr Tymoshenko int
zy7_pl_fclk_get_freq(int unit)3778e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_get_freq(int unit)
3788e01fdeaSOleksandr Tymoshenko {
3798e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
3808e01fdeaSOleksandr Tymoshenko int div0, div1;
3818e01fdeaSOleksandr Tymoshenko int base_frequency;
3828e01fdeaSOleksandr Tymoshenko int frequency;
3838e01fdeaSOleksandr Tymoshenko uint32_t reg;
3848e01fdeaSOleksandr Tymoshenko int source;
3858e01fdeaSOleksandr Tymoshenko
3868e01fdeaSOleksandr Tymoshenko if (!sc)
3878e01fdeaSOleksandr Tymoshenko return (-1);
3888e01fdeaSOleksandr Tymoshenko
3898e01fdeaSOleksandr Tymoshenko source = zy7_pl_fclk_get_source(unit);
3908e01fdeaSOleksandr Tymoshenko switch (source) {
3918e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_IO:
3928e01fdeaSOleksandr Tymoshenko base_frequency = io_pll_frequency;
3938e01fdeaSOleksandr Tymoshenko break;
3948e01fdeaSOleksandr Tymoshenko
3958e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_ARM:
3968e01fdeaSOleksandr Tymoshenko base_frequency = arm_pll_frequency;
3978e01fdeaSOleksandr Tymoshenko break;
3988e01fdeaSOleksandr Tymoshenko
3998e01fdeaSOleksandr Tymoshenko case ZY7_PL_FCLK_SRC_DDR:
4008e01fdeaSOleksandr Tymoshenko base_frequency = ddr_pll_frequency;
4018e01fdeaSOleksandr Tymoshenko break;
4028e01fdeaSOleksandr Tymoshenko
4038e01fdeaSOleksandr Tymoshenko default:
4048e01fdeaSOleksandr Tymoshenko return (-1);
4058e01fdeaSOleksandr Tymoshenko }
4068e01fdeaSOleksandr Tymoshenko
4078e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
4088e01fdeaSOleksandr Tymoshenko
4098e01fdeaSOleksandr Tymoshenko /* Modify FPGAx reference clock. */
4108e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_CLK_CTRL(unit));
4118e01fdeaSOleksandr Tymoshenko div1 = (reg & ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_MASK) >>
4128e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR1_SHIFT;
4138e01fdeaSOleksandr Tymoshenko div0 = (reg & ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_MASK) >>
4148e01fdeaSOleksandr Tymoshenko ZY7_SLCR_FPGA_CLK_CTRL_DIVISOR0_SHIFT;
4158e01fdeaSOleksandr Tymoshenko
4168e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
4178e01fdeaSOleksandr Tymoshenko
4188e01fdeaSOleksandr Tymoshenko if (div0 == 0)
4198e01fdeaSOleksandr Tymoshenko div0 = 1;
4208e01fdeaSOleksandr Tymoshenko
4218e01fdeaSOleksandr Tymoshenko if (div1 == 0)
4228e01fdeaSOleksandr Tymoshenko div1 = 1;
4238e01fdeaSOleksandr Tymoshenko
4248e01fdeaSOleksandr Tymoshenko frequency = (base_frequency / div0 / div1);
4258e01fdeaSOleksandr Tymoshenko /* Round to KHz */
4268e01fdeaSOleksandr Tymoshenko frequency = (frequency + 500) / 1000;
4278e01fdeaSOleksandr Tymoshenko frequency = frequency * 1000;
4288e01fdeaSOleksandr Tymoshenko
4298e01fdeaSOleksandr Tymoshenko return (frequency);
4308e01fdeaSOleksandr Tymoshenko }
4318e01fdeaSOleksandr Tymoshenko
4328e01fdeaSOleksandr Tymoshenko int
zy7_pl_fclk_enable(int unit)4338e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_enable(int unit)
4348e01fdeaSOleksandr Tymoshenko {
4358e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
4368e01fdeaSOleksandr Tymoshenko
4378e01fdeaSOleksandr Tymoshenko if (!sc)
4388e01fdeaSOleksandr Tymoshenko return (-1);
4398e01fdeaSOleksandr Tymoshenko
4408e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
4418e01fdeaSOleksandr Tymoshenko
4428e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */
4438e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc);
4448e01fdeaSOleksandr Tymoshenko
4458e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CTRL(unit), 0);
4468e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CNT(unit), 0);
4478e01fdeaSOleksandr Tymoshenko
4488e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */
4498e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc);
4508e01fdeaSOleksandr Tymoshenko
4518e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
4528e01fdeaSOleksandr Tymoshenko
4538e01fdeaSOleksandr Tymoshenko return (0);
4548e01fdeaSOleksandr Tymoshenko }
4558e01fdeaSOleksandr Tymoshenko
4568e01fdeaSOleksandr Tymoshenko int
zy7_pl_fclk_disable(int unit)4578e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_disable(int unit)
4588e01fdeaSOleksandr Tymoshenko {
4598e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
4608e01fdeaSOleksandr Tymoshenko
4618e01fdeaSOleksandr Tymoshenko if (!sc)
4628e01fdeaSOleksandr Tymoshenko return (-1);
4638e01fdeaSOleksandr Tymoshenko
4648e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
4658e01fdeaSOleksandr Tymoshenko
4668e01fdeaSOleksandr Tymoshenko /* Unlock SLCR registers. */
4678e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc);
4688e01fdeaSOleksandr Tymoshenko
4698e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CTRL(unit), 0);
4708e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_FPGA_THR_CNT(unit), 1);
4718e01fdeaSOleksandr Tymoshenko
4728e01fdeaSOleksandr Tymoshenko /* Lock SLCR registers. */
4738e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc);
4748e01fdeaSOleksandr Tymoshenko
4758e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
4768e01fdeaSOleksandr Tymoshenko
4778e01fdeaSOleksandr Tymoshenko return (0);
4788e01fdeaSOleksandr Tymoshenko }
4798e01fdeaSOleksandr Tymoshenko
4808e01fdeaSOleksandr Tymoshenko int
zy7_pl_fclk_enabled(int unit)4818e01fdeaSOleksandr Tymoshenko zy7_pl_fclk_enabled(int unit)
4828e01fdeaSOleksandr Tymoshenko {
4838e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
4848e01fdeaSOleksandr Tymoshenko uint32_t reg;
4858e01fdeaSOleksandr Tymoshenko
4868e01fdeaSOleksandr Tymoshenko if (!sc)
4878e01fdeaSOleksandr Tymoshenko return (-1);
4888e01fdeaSOleksandr Tymoshenko
4898e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
4908e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_FPGA_THR_CNT(unit));
4918e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
4928e01fdeaSOleksandr Tymoshenko
4938e01fdeaSOleksandr Tymoshenko return !(reg & 1);
4948e01fdeaSOleksandr Tymoshenko }
4958e01fdeaSOleksandr Tymoshenko
4968e01fdeaSOleksandr Tymoshenko int
zy7_pl_level_shifters_enabled(void)49759249a51SAndrew Turner zy7_pl_level_shifters_enabled(void)
4988e01fdeaSOleksandr Tymoshenko {
4998e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
5008e01fdeaSOleksandr Tymoshenko
5018e01fdeaSOleksandr Tymoshenko uint32_t reg;
5028e01fdeaSOleksandr Tymoshenko
5038e01fdeaSOleksandr Tymoshenko if (!sc)
5048e01fdeaSOleksandr Tymoshenko return (-1);
5058e01fdeaSOleksandr Tymoshenko
5068e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
5078e01fdeaSOleksandr Tymoshenko reg = RD4(sc, ZY7_SLCR_LVL_SHFTR_EN);
5088e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
5098e01fdeaSOleksandr Tymoshenko
5108e01fdeaSOleksandr Tymoshenko return (reg == ZY7_SLCR_LVL_SHFTR_EN_ALL);
5118e01fdeaSOleksandr Tymoshenko }
5128e01fdeaSOleksandr Tymoshenko
5138e01fdeaSOleksandr Tymoshenko void
zy7_pl_level_shifters_enable(void)51459249a51SAndrew Turner zy7_pl_level_shifters_enable(void)
5158e01fdeaSOleksandr Tymoshenko {
5168e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
5178e01fdeaSOleksandr Tymoshenko
5188e01fdeaSOleksandr Tymoshenko if (!sc)
5198e01fdeaSOleksandr Tymoshenko return;
5208e01fdeaSOleksandr Tymoshenko
5218e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
5228e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc);
5238e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, ZY7_SLCR_LVL_SHFTR_EN_ALL);
5248e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc);
5258e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
5268e01fdeaSOleksandr Tymoshenko }
5278e01fdeaSOleksandr Tymoshenko
5288e01fdeaSOleksandr Tymoshenko void
zy7_pl_level_shifters_disable(void)52959249a51SAndrew Turner zy7_pl_level_shifters_disable(void)
5308e01fdeaSOleksandr Tymoshenko {
5318e01fdeaSOleksandr Tymoshenko struct zy7_slcr_softc *sc = zy7_slcr_softc_p;
5328e01fdeaSOleksandr Tymoshenko
5338e01fdeaSOleksandr Tymoshenko if (!sc)
5348e01fdeaSOleksandr Tymoshenko return;
5358e01fdeaSOleksandr Tymoshenko
5368e01fdeaSOleksandr Tymoshenko ZSLCR_LOCK(sc);
5378e01fdeaSOleksandr Tymoshenko zy7_slcr_unlock(sc);
5388e01fdeaSOleksandr Tymoshenko WR4(sc, ZY7_SLCR_LVL_SHFTR_EN, 0);
5398e01fdeaSOleksandr Tymoshenko zy7_slcr_lock(sc);
5408e01fdeaSOleksandr Tymoshenko ZSLCR_UNLOCK(sc);
5418e01fdeaSOleksandr Tymoshenko }
5428e01fdeaSOleksandr Tymoshenko
543a9caca6aSWojciech A. Koszek static int
zy7_slcr_probe(device_t dev)544a9caca6aSWojciech A. Koszek zy7_slcr_probe(device_t dev)
545a9caca6aSWojciech A. Koszek {
546add35ed5SIan Lepore
547add35ed5SIan Lepore if (!ofw_bus_status_okay(dev))
548add35ed5SIan Lepore return (ENXIO);
549add35ed5SIan Lepore
550a9caca6aSWojciech A. Koszek if (!ofw_bus_is_compatible(dev, "xlnx,zy7_slcr"))
551a9caca6aSWojciech A. Koszek return (ENXIO);
552a9caca6aSWojciech A. Koszek
553a9caca6aSWojciech A. Koszek device_set_desc(dev, "Zynq-7000 slcr block");
554a9caca6aSWojciech A. Koszek return (0);
555a9caca6aSWojciech A. Koszek }
556a9caca6aSWojciech A. Koszek
557a9caca6aSWojciech A. Koszek static int
zy7_slcr_attach(device_t dev)558a9caca6aSWojciech A. Koszek zy7_slcr_attach(device_t dev)
559a9caca6aSWojciech A. Koszek {
560a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = device_get_softc(dev);
561a9caca6aSWojciech A. Koszek int rid;
5620f822edeSIan Lepore phandle_t node;
5630f822edeSIan Lepore pcell_t cell;
564a9caca6aSWojciech A. Koszek uint32_t bootmode;
565a9caca6aSWojciech A. Koszek uint32_t pss_idcode;
5660f822edeSIan Lepore uint32_t arm_pll_ctrl;
5670f822edeSIan Lepore uint32_t ddr_pll_ctrl;
5680f822edeSIan Lepore uint32_t io_pll_ctrl;
569a9caca6aSWojciech A. Koszek static char *bootdev_names[] = {
570a9caca6aSWojciech A. Koszek "JTAG", "Quad-SPI", "NOR", "(3?)",
571a9caca6aSWojciech A. Koszek "NAND", "SD Card", "(6?)", "(7?)"
572a9caca6aSWojciech A. Koszek };
573a9caca6aSWojciech A. Koszek
574a9caca6aSWojciech A. Koszek /* Allow only one attach. */
575a9caca6aSWojciech A. Koszek if (zy7_slcr_softc_p != NULL)
576a9caca6aSWojciech A. Koszek return (ENXIO);
577a9caca6aSWojciech A. Koszek
578a9caca6aSWojciech A. Koszek sc->dev = dev;
579a9caca6aSWojciech A. Koszek
580a9caca6aSWojciech A. Koszek ZSLCR_LOCK_INIT(sc);
581a9caca6aSWojciech A. Koszek
582a9caca6aSWojciech A. Koszek /* Get memory resource. */
583a9caca6aSWojciech A. Koszek rid = 0;
584a9caca6aSWojciech A. Koszek sc->mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
585a9caca6aSWojciech A. Koszek RF_ACTIVE);
586a9caca6aSWojciech A. Koszek if (sc->mem_res == NULL) {
587a9caca6aSWojciech A. Koszek device_printf(dev, "could not allocate memory resources.\n");
588a9caca6aSWojciech A. Koszek return (ENOMEM);
589a9caca6aSWojciech A. Koszek }
590a9caca6aSWojciech A. Koszek
591a9caca6aSWojciech A. Koszek /* Hook up cpu_reset. */
592a9caca6aSWojciech A. Koszek zy7_slcr_softc_p = sc;
593a9caca6aSWojciech A. Koszek zynq7_cpu_reset = zy7_slcr_cpu_reset;
594a9caca6aSWojciech A. Koszek
595a9caca6aSWojciech A. Koszek /* Read info and set sysctls. */
596a9caca6aSWojciech A. Koszek bootmode = RD4(sc, ZY7_SLCR_BOOT_MODE);
597a9caca6aSWojciech A. Koszek snprintf(zynq_bootmode, sizeof(zynq_bootmode),
598a9caca6aSWojciech A. Koszek "0x%x: boot device: %s", bootmode,
599a9caca6aSWojciech A. Koszek bootdev_names[bootmode & ZY7_SLCR_BOOT_MODE_BOOTDEV_MASK]);
600a9caca6aSWojciech A. Koszek
601a9caca6aSWojciech A. Koszek pss_idcode = RD4(sc, ZY7_SLCR_PSS_IDCODE);
602a9caca6aSWojciech A. Koszek snprintf(zynq_pssid, sizeof(zynq_pssid),
603a9caca6aSWojciech A. Koszek "0x%x: manufacturer: 0x%x device: 0x%x "
604a9caca6aSWojciech A. Koszek "family: 0x%x sub-family: 0x%x rev: 0x%x",
605a9caca6aSWojciech A. Koszek pss_idcode,
606a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_MNFR_ID_MASK) >>
607a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_MNFR_ID_SHIFT,
608a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_DEVICE_MASK) >>
609a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_DEVICE_SHIFT,
610a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_FAMILY_MASK) >>
611a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_FAMILY_SHIFT,
612a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_SUB_FAMILY_MASK) >>
613a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_SUB_FAMILY_SHIFT,
614a9caca6aSWojciech A. Koszek (pss_idcode & ZY7_SLCR_PSS_IDCODE_REVISION_MASK) >>
615a9caca6aSWojciech A. Koszek ZY7_SLCR_PSS_IDCODE_REVISION_SHIFT);
616a9caca6aSWojciech A. Koszek
617a9caca6aSWojciech A. Koszek zynq_reboot_status = RD4(sc, ZY7_SLCR_REBOOT_STAT);
618a9caca6aSWojciech A. Koszek
6190f822edeSIan Lepore /* Derive PLL frequencies from PS_CLK. */
6200f822edeSIan Lepore node = ofw_bus_get_node(dev);
6219783ea5cSAndrew Turner if (OF_getencprop(node, "clock-frequency", &cell, sizeof(cell)) > 0)
6229783ea5cSAndrew Turner ps_clk_frequency = cell;
6230f822edeSIan Lepore else
6240f822edeSIan Lepore ps_clk_frequency = ZYNQ_DEFAULT_PS_CLK_FREQUENCY;
6250f822edeSIan Lepore
6260f822edeSIan Lepore arm_pll_ctrl = RD4(sc, ZY7_SLCR_ARM_PLL_CTRL);
6270f822edeSIan Lepore ddr_pll_ctrl = RD4(sc, ZY7_SLCR_DDR_PLL_CTRL);
6280f822edeSIan Lepore io_pll_ctrl = RD4(sc, ZY7_SLCR_IO_PLL_CTRL);
6290f822edeSIan Lepore
6300f822edeSIan Lepore /* Determine ARM PLL frequency. */
6310f822edeSIan Lepore if (((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 &&
6320f822edeSIan Lepore (arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) ||
6330f822edeSIan Lepore ((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 &&
6340f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0))
6350f822edeSIan Lepore /* PLL is bypassed. */
6360f822edeSIan Lepore arm_pll_frequency = ps_clk_frequency;
6370f822edeSIan Lepore else
6380f822edeSIan Lepore arm_pll_frequency = ps_clk_frequency *
6390f822edeSIan Lepore ((arm_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >>
6400f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT);
6410f822edeSIan Lepore
6420f822edeSIan Lepore /* Determine DDR PLL frequency. */
6430f822edeSIan Lepore if (((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 &&
6440f822edeSIan Lepore (ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) ||
6450f822edeSIan Lepore ((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 &&
6460f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0))
6470f822edeSIan Lepore /* PLL is bypassed. */
6480f822edeSIan Lepore ddr_pll_frequency = ps_clk_frequency;
6490f822edeSIan Lepore else
6500f822edeSIan Lepore ddr_pll_frequency = ps_clk_frequency *
6510f822edeSIan Lepore ((ddr_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >>
6520f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT);
6530f822edeSIan Lepore
6540f822edeSIan Lepore /* Determine IO PLL frequency. */
6550f822edeSIan Lepore if (((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) == 0 &&
6560f822edeSIan Lepore (io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_FORCE) != 0) ||
6570f822edeSIan Lepore ((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_BYPASS_QUAL) != 0 &&
6580f822edeSIan Lepore (bootmode & ZY7_SLCR_BOOT_MODE_PLL_BYPASS) != 0))
6590f822edeSIan Lepore /* PLL is bypassed. */
6600f822edeSIan Lepore io_pll_frequency = ps_clk_frequency;
6610f822edeSIan Lepore else
6620f822edeSIan Lepore io_pll_frequency = ps_clk_frequency *
6630f822edeSIan Lepore ((io_pll_ctrl & ZY7_SLCR_PLL_CTRL_FDIV_MASK) >>
6640f822edeSIan Lepore ZY7_SLCR_PLL_CTRL_FDIV_SHIFT);
6650f822edeSIan Lepore
666a9caca6aSWojciech A. Koszek /* Lock SLCR registers. */
667a9caca6aSWojciech A. Koszek zy7_slcr_lock(sc);
668a9caca6aSWojciech A. Koszek
669a9caca6aSWojciech A. Koszek return (0);
670a9caca6aSWojciech A. Koszek }
671a9caca6aSWojciech A. Koszek
672a9caca6aSWojciech A. Koszek static int
zy7_slcr_detach(device_t dev)673a9caca6aSWojciech A. Koszek zy7_slcr_detach(device_t dev)
674a9caca6aSWojciech A. Koszek {
675a9caca6aSWojciech A. Koszek struct zy7_slcr_softc *sc = device_get_softc(dev);
676*64d1a02eSJohn Baldwin int error;
677a9caca6aSWojciech A. Koszek
678*64d1a02eSJohn Baldwin error = bus_generic_detach(dev);
679*64d1a02eSJohn Baldwin if (error != 0)
680*64d1a02eSJohn Baldwin return (error);
681a9caca6aSWojciech A. Koszek
682a9caca6aSWojciech A. Koszek /* Release memory resource. */
683a9caca6aSWojciech A. Koszek if (sc->mem_res != NULL)
684a9caca6aSWojciech A. Koszek bus_release_resource(dev, SYS_RES_MEMORY,
685a9caca6aSWojciech A. Koszek rman_get_rid(sc->mem_res), sc->mem_res);
686a9caca6aSWojciech A. Koszek
687a9caca6aSWojciech A. Koszek zy7_slcr_softc_p = NULL;
688a9caca6aSWojciech A. Koszek zynq7_cpu_reset = NULL;
689a9caca6aSWojciech A. Koszek
690a9caca6aSWojciech A. Koszek ZSLCR_LOCK_DESTROY(sc);
691a9caca6aSWojciech A. Koszek
692a9caca6aSWojciech A. Koszek return (0);
693a9caca6aSWojciech A. Koszek }
694a9caca6aSWojciech A. Koszek
695a9caca6aSWojciech A. Koszek static device_method_t zy7_slcr_methods[] = {
696a9caca6aSWojciech A. Koszek /* device_if */
697a9caca6aSWojciech A. Koszek DEVMETHOD(device_probe, zy7_slcr_probe),
698a9caca6aSWojciech A. Koszek DEVMETHOD(device_attach, zy7_slcr_attach),
699a9caca6aSWojciech A. Koszek DEVMETHOD(device_detach, zy7_slcr_detach),
700a9caca6aSWojciech A. Koszek
701a9caca6aSWojciech A. Koszek DEVMETHOD_END
702a9caca6aSWojciech A. Koszek };
703a9caca6aSWojciech A. Koszek
704a9caca6aSWojciech A. Koszek static driver_t zy7_slcr_driver = {
705a9caca6aSWojciech A. Koszek "zy7_slcr",
706a9caca6aSWojciech A. Koszek zy7_slcr_methods,
707a9caca6aSWojciech A. Koszek sizeof(struct zy7_slcr_softc),
708a9caca6aSWojciech A. Koszek };
709a9caca6aSWojciech A. Koszek
710680ccae3SJohn Baldwin DRIVER_MODULE(zy7_slcr, simplebus, zy7_slcr_driver, 0, 0);
711a9caca6aSWojciech A. Koszek MODULE_VERSION(zy7_slcr, 1);
712