xref: /freebsd/sys/arm/ti/usb/omap_host.c (revision 3ddaf8200bc90b1410755ebac7b5c979ea90a2f6)
15b03aba6SOleksandr Tymoshenko /*-
25b03aba6SOleksandr Tymoshenko  * Copyright (c) 2015 Oleksandr Tymoshenko <gonzo@freebsd.org>
35b03aba6SOleksandr Tymoshenko  * Copyright (c) 2011 Ben Gray <ben.r.gray@gmail.com>.
45b03aba6SOleksandr Tymoshenko  * All rights reserved.
55b03aba6SOleksandr Tymoshenko  *
65b03aba6SOleksandr Tymoshenko  * Redistribution and use in source and binary forms, with or without
75b03aba6SOleksandr Tymoshenko  * modification, are permitted provided that the following conditions
85b03aba6SOleksandr Tymoshenko  * are met:
95b03aba6SOleksandr Tymoshenko  * 1. Redistributions of source code must retain the above copyright
105b03aba6SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer.
115b03aba6SOleksandr Tymoshenko  * 2. Redistributions in binary form must reproduce the above copyright
125b03aba6SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer in the
135b03aba6SOleksandr Tymoshenko  *    documentation and/or other materials provided with the distribution.
145b03aba6SOleksandr Tymoshenko  *
155b03aba6SOleksandr Tymoshenko  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
165b03aba6SOleksandr Tymoshenko  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
175b03aba6SOleksandr Tymoshenko  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
185b03aba6SOleksandr Tymoshenko  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
195b03aba6SOleksandr Tymoshenko  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
205b03aba6SOleksandr Tymoshenko  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
215b03aba6SOleksandr Tymoshenko  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
225b03aba6SOleksandr Tymoshenko  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
235b03aba6SOleksandr Tymoshenko  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
245b03aba6SOleksandr Tymoshenko  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
255b03aba6SOleksandr Tymoshenko  * SUCH DAMAGE.
265b03aba6SOleksandr Tymoshenko  */
275b03aba6SOleksandr Tymoshenko 
285b03aba6SOleksandr Tymoshenko #include <sys/param.h>
295b03aba6SOleksandr Tymoshenko #include <sys/systm.h>
305b03aba6SOleksandr Tymoshenko #include <sys/conf.h>
315b03aba6SOleksandr Tymoshenko #include <sys/kernel.h>
325b03aba6SOleksandr Tymoshenko #include <sys/rman.h>
335b03aba6SOleksandr Tymoshenko #include <sys/module.h>
345b03aba6SOleksandr Tymoshenko 
355b03aba6SOleksandr Tymoshenko #include <dev/fdt/simplebus.h>
365b03aba6SOleksandr Tymoshenko #include <dev/ofw/ofw_bus_subr.h>
375b03aba6SOleksandr Tymoshenko 
385b03aba6SOleksandr Tymoshenko #include <machine/bus.h>
395b03aba6SOleksandr Tymoshenko 
400050ea24SMichal Meloun #include <arm/ti/ti_sysc.h>
415b03aba6SOleksandr Tymoshenko #include <arm/ti/usb/omap_usb.h>
425b03aba6SOleksandr Tymoshenko 
435b03aba6SOleksandr Tymoshenko /*
445b03aba6SOleksandr Tymoshenko  * USB Host Module
455b03aba6SOleksandr Tymoshenko  */
465b03aba6SOleksandr Tymoshenko 
475b03aba6SOleksandr Tymoshenko /* UHH */
485b03aba6SOleksandr Tymoshenko #define	OMAP_USBHOST_UHH_REVISION                   0x0000
495b03aba6SOleksandr Tymoshenko #define	OMAP_USBHOST_UHH_SYSCONFIG                  0x0010
505b03aba6SOleksandr Tymoshenko #define	OMAP_USBHOST_UHH_SYSSTATUS                  0x0014
515b03aba6SOleksandr Tymoshenko #define	OMAP_USBHOST_UHH_HOSTCONFIG                 0x0040
525b03aba6SOleksandr Tymoshenko #define	OMAP_USBHOST_UHH_DEBUG_CSR                  0x0044
535b03aba6SOleksandr Tymoshenko 
545b03aba6SOleksandr Tymoshenko /* UHH Register Set */
555b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_MIDLEMODE_MASK            (3UL << 12)
565b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_MIDLEMODE_SMARTSTANDBY    (2UL << 12)
575b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_MIDLEMODE_NOSTANDBY       (1UL << 12)
585b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_MIDLEMODE_FORCESTANDBY    (0UL << 12)
595b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_CLOCKACTIVITY             (1UL << 8)
605b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_SIDLEMODE_MASK            (3UL << 3)
615b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_SIDLEMODE_SMARTIDLE       (2UL << 3)
625b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_SIDLEMODE_NOIDLE          (1UL << 3)
635b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_SIDLEMODE_FORCEIDLE       (0UL << 3)
645b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_ENAWAKEUP                 (1UL << 2)
655b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_SOFTRESET                 (1UL << 1)
665b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_AUTOIDLE                  (1UL << 0)
675b03aba6SOleksandr Tymoshenko 
685b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_APP_START_CLK            (1UL << 31)
695b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P3_CONNECT_STATUS        (1UL << 10)
705b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P2_CONNECT_STATUS        (1UL << 9)
715b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P1_CONNECT_STATUS        (1UL << 8)
725b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_ENA_INCR_ALIGN           (1UL << 5)
735b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_ENA_INCR16               (1UL << 4)
745b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_ENA_INCR8                (1UL << 3)
755b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_ENA_INCR4                (1UL << 2)
765b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_AUTOPPD_ON_OVERCUR_EN    (1UL << 1)
775b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P1_ULPI_BYPASS           (1UL << 0)
785b03aba6SOleksandr Tymoshenko 
795b03aba6SOleksandr Tymoshenko /* The following are on rev2 (OMAP44xx) of the EHCI only */
805b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_IDLEMODE_MASK             (3UL << 2)
815b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_IDLEMODE_NOIDLE           (1UL << 2)
825b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_STANDBYMODE_MASK          (3UL << 4)
835b03aba6SOleksandr Tymoshenko #define UHH_SYSCONFIG_STANDBYMODE_NOSTDBY       (1UL << 4)
845b03aba6SOleksandr Tymoshenko 
855b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P1_MODE_MASK             (3UL << 16)
865b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P1_MODE_ULPI_PHY         (0UL << 16)
875b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P1_MODE_UTMI_PHY         (1UL << 16)
885b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P1_MODE_HSIC             (3UL << 16)
895b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P2_MODE_MASK             (3UL << 18)
905b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P2_MODE_ULPI_PHY         (0UL << 18)
915b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P2_MODE_UTMI_PHY         (1UL << 18)
925b03aba6SOleksandr Tymoshenko #define UHH_HOSTCONFIG_P2_MODE_HSIC             (3UL << 18)
935b03aba6SOleksandr Tymoshenko 
945b03aba6SOleksandr Tymoshenko /*
955b03aba6SOleksandr Tymoshenko  * Values of UHH_REVISION - Note: these are not given in the TRM but taken
965b03aba6SOleksandr Tymoshenko  * from the linux OMAP EHCI driver (thanks guys).  It has been verified on
975b03aba6SOleksandr Tymoshenko  * a Panda and Beagle board.
985b03aba6SOleksandr Tymoshenko  */
995b03aba6SOleksandr Tymoshenko #define OMAP_UHH_REV1  0x00000010      /* OMAP3 */
1005b03aba6SOleksandr Tymoshenko #define OMAP_UHH_REV2  0x50700100      /* OMAP4 */
1015b03aba6SOleksandr Tymoshenko 
1025b03aba6SOleksandr Tymoshenko struct omap_uhh_softc {
1035b03aba6SOleksandr Tymoshenko 	struct simplebus_softc simplebus_sc;
1045b03aba6SOleksandr Tymoshenko 	device_t            sc_dev;
1055b03aba6SOleksandr Tymoshenko 
1065b03aba6SOleksandr Tymoshenko 	/* UHH register set */
1075b03aba6SOleksandr Tymoshenko 	struct resource*    uhh_mem_res;
1085b03aba6SOleksandr Tymoshenko 
1095b03aba6SOleksandr Tymoshenko 	/* The revision of the HS USB HOST read from UHH_REVISION */
1105b03aba6SOleksandr Tymoshenko 	uint32_t            uhh_rev;
1115b03aba6SOleksandr Tymoshenko 
1125b03aba6SOleksandr Tymoshenko 	/* The following details are provided by conf hints */
1135b03aba6SOleksandr Tymoshenko 	int                 port_mode[3];
1145b03aba6SOleksandr Tymoshenko };
1155b03aba6SOleksandr Tymoshenko 
1165b03aba6SOleksandr Tymoshenko static device_attach_t omap_uhh_attach;
1175b03aba6SOleksandr Tymoshenko static device_detach_t omap_uhh_detach;
1185b03aba6SOleksandr Tymoshenko 
1195b03aba6SOleksandr Tymoshenko static inline uint32_t
omap_uhh_read_4(struct omap_uhh_softc * sc,bus_size_t off)1205b03aba6SOleksandr Tymoshenko omap_uhh_read_4(struct omap_uhh_softc *sc, bus_size_t off)
1215b03aba6SOleksandr Tymoshenko {
1225b03aba6SOleksandr Tymoshenko 	return bus_read_4(sc->uhh_mem_res, off);
1235b03aba6SOleksandr Tymoshenko }
1245b03aba6SOleksandr Tymoshenko 
1255b03aba6SOleksandr Tymoshenko static inline void
omap_uhh_write_4(struct omap_uhh_softc * sc,bus_size_t off,uint32_t val)1265b03aba6SOleksandr Tymoshenko omap_uhh_write_4(struct omap_uhh_softc *sc, bus_size_t off, uint32_t val)
1275b03aba6SOleksandr Tymoshenko {
1285b03aba6SOleksandr Tymoshenko 	bus_write_4(sc->uhh_mem_res, off, val);
1295b03aba6SOleksandr Tymoshenko }
1305b03aba6SOleksandr Tymoshenko 
1315b03aba6SOleksandr Tymoshenko static int
omap_uhh_init(struct omap_uhh_softc * isc)1325b03aba6SOleksandr Tymoshenko omap_uhh_init(struct omap_uhh_softc *isc)
1335b03aba6SOleksandr Tymoshenko {
1345b03aba6SOleksandr Tymoshenko 	uint8_t tll_ch_mask;
1355b03aba6SOleksandr Tymoshenko 	uint32_t reg;
1365b03aba6SOleksandr Tymoshenko 	int i;
1375b03aba6SOleksandr Tymoshenko 
1385b03aba6SOleksandr Tymoshenko 	/* Enable Clocks for high speed USBHOST */
1390050ea24SMichal Meloun 	ti_sysc_clock_enable(device_get_parent(isc->sc_dev));
1405b03aba6SOleksandr Tymoshenko 
1415b03aba6SOleksandr Tymoshenko 	/* Read the UHH revision */
1425b03aba6SOleksandr Tymoshenko 	isc->uhh_rev = omap_uhh_read_4(isc, OMAP_USBHOST_UHH_REVISION);
1435b03aba6SOleksandr Tymoshenko 	device_printf(isc->sc_dev, "UHH revision 0x%08x\n", isc->uhh_rev);
1445b03aba6SOleksandr Tymoshenko 
1450050ea24SMichal Meloun 	/* FIXME */
1460050ea24SMichal Meloun #if 0
1475b03aba6SOleksandr Tymoshenko 	if (isc->uhh_rev == OMAP_UHH_REV2) {
1485b03aba6SOleksandr Tymoshenko 		/* For OMAP44xx devices you have to enable the per-port clocks:
1495b03aba6SOleksandr Tymoshenko 		 *  PHY_MODE  - External ULPI clock
1505b03aba6SOleksandr Tymoshenko 		 *  TTL_MODE  - Internal UTMI clock
1515b03aba6SOleksandr Tymoshenko 		 *  HSIC_MODE - Internal 480Mhz and 60Mhz clocks
1525b03aba6SOleksandr Tymoshenko 		 */
1535b03aba6SOleksandr Tymoshenko 		switch(isc->port_mode[0]) {
1545b03aba6SOleksandr Tymoshenko 		case EHCI_HCD_OMAP_MODE_UNKNOWN:
1555b03aba6SOleksandr Tymoshenko 			break;
1565b03aba6SOleksandr Tymoshenko 		case EHCI_HCD_OMAP_MODE_PHY:
1575b03aba6SOleksandr Tymoshenko 			if (ti_prcm_clk_set_source(USBP1_PHY_CLK, EXT_CLK))
1585b03aba6SOleksandr Tymoshenko 				device_printf(isc->sc_dev,
1595b03aba6SOleksandr Tymoshenko 				    "failed to set clock source for port 0\n");
1605b03aba6SOleksandr Tymoshenko 			if (ti_prcm_clk_enable(USBP1_PHY_CLK))
1615b03aba6SOleksandr Tymoshenko 				device_printf(isc->sc_dev,
1625b03aba6SOleksandr Tymoshenko 				    "failed to set clock USBP1_PHY_CLK source for port 0\n");
1635b03aba6SOleksandr Tymoshenko 			break;
1645b03aba6SOleksandr Tymoshenko 		case EHCI_HCD_OMAP_MODE_TLL:
1655b03aba6SOleksandr Tymoshenko 			if (ti_prcm_clk_enable(USBP1_UTMI_CLK))
1665b03aba6SOleksandr Tymoshenko 				device_printf(isc->sc_dev,
1675b03aba6SOleksandr Tymoshenko 				    "failed to set clock USBP1_PHY_CLK source for port 0\n");
1685b03aba6SOleksandr Tymoshenko 			break;
1695b03aba6SOleksandr Tymoshenko 		case EHCI_HCD_OMAP_MODE_HSIC:
1705b03aba6SOleksandr Tymoshenko 			if (ti_prcm_clk_enable(USBP1_HSIC_CLK))
1715b03aba6SOleksandr Tymoshenko 				device_printf(isc->sc_dev,
1725b03aba6SOleksandr Tymoshenko 				    "failed to set clock USBP1_PHY_CLK source for port 0\n");
1735b03aba6SOleksandr Tymoshenko 			break;
1745b03aba6SOleksandr Tymoshenko 		default:
1755b03aba6SOleksandr Tymoshenko 			device_printf(isc->sc_dev, "unknown port mode %d for port 0\n", isc->port_mode[0]);
1765b03aba6SOleksandr Tymoshenko 		}
1775b03aba6SOleksandr Tymoshenko 		switch(isc->port_mode[1]) {
1785b03aba6SOleksandr Tymoshenko 		case EHCI_HCD_OMAP_MODE_UNKNOWN:
1795b03aba6SOleksandr Tymoshenko 			break;
1805b03aba6SOleksandr Tymoshenko 		case EHCI_HCD_OMAP_MODE_PHY:
1815b03aba6SOleksandr Tymoshenko 			if (ti_prcm_clk_set_source(USBP2_PHY_CLK, EXT_CLK))
1825b03aba6SOleksandr Tymoshenko 				device_printf(isc->sc_dev,
1835b03aba6SOleksandr Tymoshenko 				    "failed to set clock source for port 0\n");
1845b03aba6SOleksandr Tymoshenko 			if (ti_prcm_clk_enable(USBP2_PHY_CLK))
1855b03aba6SOleksandr Tymoshenko 				device_printf(isc->sc_dev,
1865b03aba6SOleksandr Tymoshenko 				    "failed to set clock USBP2_PHY_CLK source for port 1\n");
1875b03aba6SOleksandr Tymoshenko 			break;
1885b03aba6SOleksandr Tymoshenko 		case EHCI_HCD_OMAP_MODE_TLL:
1895b03aba6SOleksandr Tymoshenko 			if (ti_prcm_clk_enable(USBP2_UTMI_CLK))
1905b03aba6SOleksandr Tymoshenko 				device_printf(isc->sc_dev,
1915b03aba6SOleksandr Tymoshenko 				    "failed to set clock USBP2_UTMI_CLK source for port 1\n");
1925b03aba6SOleksandr Tymoshenko 			break;
1935b03aba6SOleksandr Tymoshenko 		case EHCI_HCD_OMAP_MODE_HSIC:
1945b03aba6SOleksandr Tymoshenko 			if (ti_prcm_clk_enable(USBP2_HSIC_CLK))
1955b03aba6SOleksandr Tymoshenko 				device_printf(isc->sc_dev,
1965b03aba6SOleksandr Tymoshenko 				    "failed to set clock USBP2_HSIC_CLK source for port 1\n");
1975b03aba6SOleksandr Tymoshenko 			break;
1985b03aba6SOleksandr Tymoshenko 		default:
1995b03aba6SOleksandr Tymoshenko 			device_printf(isc->sc_dev, "unknown port mode %d for port 1\n", isc->port_mode[1]);
2005b03aba6SOleksandr Tymoshenko 		}
2015b03aba6SOleksandr Tymoshenko 	}
2020050ea24SMichal Meloun #endif
2035b03aba6SOleksandr Tymoshenko 
2045b03aba6SOleksandr Tymoshenko 	/* Put UHH in SmartIdle/SmartStandby mode */
2055b03aba6SOleksandr Tymoshenko 	reg = omap_uhh_read_4(isc, OMAP_USBHOST_UHH_SYSCONFIG);
2065b03aba6SOleksandr Tymoshenko 	if (isc->uhh_rev == OMAP_UHH_REV1) {
2075b03aba6SOleksandr Tymoshenko 		reg &= ~(UHH_SYSCONFIG_SIDLEMODE_MASK |
2085b03aba6SOleksandr Tymoshenko 		    UHH_SYSCONFIG_MIDLEMODE_MASK);
2095b03aba6SOleksandr Tymoshenko 		reg |= (UHH_SYSCONFIG_ENAWAKEUP |
2105b03aba6SOleksandr Tymoshenko 		    UHH_SYSCONFIG_AUTOIDLE |
2115b03aba6SOleksandr Tymoshenko 		    UHH_SYSCONFIG_CLOCKACTIVITY |
2125b03aba6SOleksandr Tymoshenko 		    UHH_SYSCONFIG_SIDLEMODE_SMARTIDLE |
2135b03aba6SOleksandr Tymoshenko 		    UHH_SYSCONFIG_MIDLEMODE_SMARTSTANDBY);
2145b03aba6SOleksandr Tymoshenko 	} else if (isc->uhh_rev == OMAP_UHH_REV2) {
2155b03aba6SOleksandr Tymoshenko 		reg &= ~UHH_SYSCONFIG_IDLEMODE_MASK;
2165b03aba6SOleksandr Tymoshenko 		reg |=  UHH_SYSCONFIG_IDLEMODE_NOIDLE;
2175b03aba6SOleksandr Tymoshenko 		reg &= ~UHH_SYSCONFIG_STANDBYMODE_MASK;
2185b03aba6SOleksandr Tymoshenko 		reg |=  UHH_SYSCONFIG_STANDBYMODE_NOSTDBY;
2195b03aba6SOleksandr Tymoshenko 	}
2205b03aba6SOleksandr Tymoshenko 	omap_uhh_write_4(isc, OMAP_USBHOST_UHH_SYSCONFIG, reg);
2215b03aba6SOleksandr Tymoshenko 	device_printf(isc->sc_dev, "OMAP_UHH_SYSCONFIG: 0x%08x\n", reg);
2225b03aba6SOleksandr Tymoshenko 
2235b03aba6SOleksandr Tymoshenko 	reg = omap_uhh_read_4(isc, OMAP_USBHOST_UHH_HOSTCONFIG);
2245b03aba6SOleksandr Tymoshenko 
2255b03aba6SOleksandr Tymoshenko 	/* Setup ULPI bypass and burst configurations */
2265b03aba6SOleksandr Tymoshenko 	reg |= (UHH_HOSTCONFIG_ENA_INCR4 |
2275b03aba6SOleksandr Tymoshenko 			UHH_HOSTCONFIG_ENA_INCR8 |
2285b03aba6SOleksandr Tymoshenko 			UHH_HOSTCONFIG_ENA_INCR16);
2295b03aba6SOleksandr Tymoshenko 	reg &= ~UHH_HOSTCONFIG_ENA_INCR_ALIGN;
2305b03aba6SOleksandr Tymoshenko 
2315b03aba6SOleksandr Tymoshenko 	if (isc->uhh_rev == OMAP_UHH_REV1) {
2325b03aba6SOleksandr Tymoshenko 		if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_UNKNOWN)
2335b03aba6SOleksandr Tymoshenko 			reg &= ~UHH_HOSTCONFIG_P1_CONNECT_STATUS;
2345b03aba6SOleksandr Tymoshenko 		if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_UNKNOWN)
2355b03aba6SOleksandr Tymoshenko 			reg &= ~UHH_HOSTCONFIG_P2_CONNECT_STATUS;
2365b03aba6SOleksandr Tymoshenko 		if (isc->port_mode[2] == EHCI_HCD_OMAP_MODE_UNKNOWN)
2375b03aba6SOleksandr Tymoshenko 			reg &= ~UHH_HOSTCONFIG_P3_CONNECT_STATUS;
2385b03aba6SOleksandr Tymoshenko 
2395b03aba6SOleksandr Tymoshenko 		/* Bypass the TLL module for PHY mode operation */
2405b03aba6SOleksandr Tymoshenko 		if ((isc->port_mode[0] == EHCI_HCD_OMAP_MODE_PHY) ||
2415b03aba6SOleksandr Tymoshenko 		    (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_PHY) ||
2425b03aba6SOleksandr Tymoshenko 		    (isc->port_mode[2] == EHCI_HCD_OMAP_MODE_PHY))
2435b03aba6SOleksandr Tymoshenko 			reg &= ~UHH_HOSTCONFIG_P1_ULPI_BYPASS;
2445b03aba6SOleksandr Tymoshenko 		else
2455b03aba6SOleksandr Tymoshenko 			reg |= UHH_HOSTCONFIG_P1_ULPI_BYPASS;
2465b03aba6SOleksandr Tymoshenko 
2475b03aba6SOleksandr Tymoshenko 	} else if (isc->uhh_rev == OMAP_UHH_REV2) {
2485b03aba6SOleksandr Tymoshenko 		reg |=  UHH_HOSTCONFIG_APP_START_CLK;
2495b03aba6SOleksandr Tymoshenko 
2505b03aba6SOleksandr Tymoshenko 		/* Clear port mode fields for PHY mode*/
2515b03aba6SOleksandr Tymoshenko 		reg &= ~UHH_HOSTCONFIG_P1_MODE_MASK;
2525b03aba6SOleksandr Tymoshenko 		reg &= ~UHH_HOSTCONFIG_P2_MODE_MASK;
2535b03aba6SOleksandr Tymoshenko 
2545b03aba6SOleksandr Tymoshenko 		if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_TLL)
2555b03aba6SOleksandr Tymoshenko 			reg |= UHH_HOSTCONFIG_P1_MODE_UTMI_PHY;
2565b03aba6SOleksandr Tymoshenko 		else if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_HSIC)
2575b03aba6SOleksandr Tymoshenko 			reg |= UHH_HOSTCONFIG_P1_MODE_HSIC;
2585b03aba6SOleksandr Tymoshenko 
2595b03aba6SOleksandr Tymoshenko 		if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_TLL)
2605b03aba6SOleksandr Tymoshenko 			reg |= UHH_HOSTCONFIG_P2_MODE_UTMI_PHY;
2615b03aba6SOleksandr Tymoshenko 		else if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_HSIC)
2625b03aba6SOleksandr Tymoshenko 			reg |= UHH_HOSTCONFIG_P2_MODE_HSIC;
2635b03aba6SOleksandr Tymoshenko 	}
2645b03aba6SOleksandr Tymoshenko 
2655b03aba6SOleksandr Tymoshenko 	omap_uhh_write_4(isc, OMAP_USBHOST_UHH_HOSTCONFIG, reg);
2665b03aba6SOleksandr Tymoshenko 	device_printf(isc->sc_dev, "UHH setup done, uhh_hostconfig=0x%08x\n", reg);
2675b03aba6SOleksandr Tymoshenko 
2685b03aba6SOleksandr Tymoshenko 	/* I found the code and comments in the Linux EHCI driver - thanks guys :)
2695b03aba6SOleksandr Tymoshenko 	 *
2705b03aba6SOleksandr Tymoshenko 	 * "An undocumented "feature" in the OMAP3 EHCI controller, causes suspended
2715b03aba6SOleksandr Tymoshenko 	 * ports to be taken out of suspend when the USBCMD.Run/Stop bit is cleared
2725b03aba6SOleksandr Tymoshenko 	 * (for example when we do omap_uhh_bus_suspend). This breaks suspend-resume if
2735b03aba6SOleksandr Tymoshenko 	 * the root-hub is allowed to suspend. Writing 1 to this undocumented
2745b03aba6SOleksandr Tymoshenko 	 * register bit disables this feature and restores normal behavior."
2755b03aba6SOleksandr Tymoshenko 	 */
2765b03aba6SOleksandr Tymoshenko #if 0
2775b03aba6SOleksandr Tymoshenko 	omap_uhh_write_4(isc, OMAP_USBHOST_INSNREG04,
2785b03aba6SOleksandr Tymoshenko 	    OMAP_USBHOST_INSNREG04_DISABLE_UNSUSPEND);
2795b03aba6SOleksandr Tymoshenko #endif
2805b03aba6SOleksandr Tymoshenko 	tll_ch_mask = 0;
2815b03aba6SOleksandr Tymoshenko 	for (i = 0; i < OMAP_HS_USB_PORTS; i++) {
2825b03aba6SOleksandr Tymoshenko 		if (isc->port_mode[i] == EHCI_HCD_OMAP_MODE_TLL)
2835b03aba6SOleksandr Tymoshenko 			tll_ch_mask |= (1 << i);
2845b03aba6SOleksandr Tymoshenko 	}
2855b03aba6SOleksandr Tymoshenko 	if (tll_ch_mask)
2865b03aba6SOleksandr Tymoshenko 		omap_tll_utmi_enable(tll_ch_mask);
2875b03aba6SOleksandr Tymoshenko 
2885b03aba6SOleksandr Tymoshenko 	return(0);
2895b03aba6SOleksandr Tymoshenko }
2905b03aba6SOleksandr Tymoshenko 
2915b03aba6SOleksandr Tymoshenko /**
2925b03aba6SOleksandr Tymoshenko  *	omap_uhh_fini - shutdown the EHCI controller
2935b03aba6SOleksandr Tymoshenko  *	@isc: omap ehci device context
2945b03aba6SOleksandr Tymoshenko  *
2955b03aba6SOleksandr Tymoshenko  *
2965b03aba6SOleksandr Tymoshenko  *
2975b03aba6SOleksandr Tymoshenko  *	LOCKING:
2985b03aba6SOleksandr Tymoshenko  *	none
2995b03aba6SOleksandr Tymoshenko  *
3005b03aba6SOleksandr Tymoshenko  *	RETURNS:
3015b03aba6SOleksandr Tymoshenko  *	0 on success, a negative error code on failure.
3025b03aba6SOleksandr Tymoshenko  */
3035b03aba6SOleksandr Tymoshenko static void
omap_uhh_fini(struct omap_uhh_softc * isc)3045b03aba6SOleksandr Tymoshenko omap_uhh_fini(struct omap_uhh_softc *isc)
3055b03aba6SOleksandr Tymoshenko {
3065b03aba6SOleksandr Tymoshenko 	unsigned long timeout;
3075b03aba6SOleksandr Tymoshenko 
3085b03aba6SOleksandr Tymoshenko 	device_printf(isc->sc_dev, "Stopping TI EHCI USB Controller\n");
3095b03aba6SOleksandr Tymoshenko 
3105b03aba6SOleksandr Tymoshenko 	/* Set the timeout */
3115b03aba6SOleksandr Tymoshenko 	if (hz < 10)
3125b03aba6SOleksandr Tymoshenko 		timeout = 1;
3135b03aba6SOleksandr Tymoshenko 	else
3145b03aba6SOleksandr Tymoshenko 		timeout = (100 * hz) / 1000;
3155b03aba6SOleksandr Tymoshenko 
3165b03aba6SOleksandr Tymoshenko 	/* Reset the UHH, OHCI and EHCI modules */
3175b03aba6SOleksandr Tymoshenko 	omap_uhh_write_4(isc, OMAP_USBHOST_UHH_SYSCONFIG, 0x0002);
3185b03aba6SOleksandr Tymoshenko 	while ((omap_uhh_read_4(isc, OMAP_USBHOST_UHH_SYSSTATUS) & 0x07) == 0x00) {
3195b03aba6SOleksandr Tymoshenko 		/* Sleep for a tick */
3205b03aba6SOleksandr Tymoshenko 		pause("USBRESET", 1);
3215b03aba6SOleksandr Tymoshenko 
3225b03aba6SOleksandr Tymoshenko 		if (timeout-- == 0) {
3235b03aba6SOleksandr Tymoshenko 			device_printf(isc->sc_dev, "operation timed out\n");
3245b03aba6SOleksandr Tymoshenko 			break;
3255b03aba6SOleksandr Tymoshenko 		}
3265b03aba6SOleksandr Tymoshenko 	}
3275b03aba6SOleksandr Tymoshenko 
3285b03aba6SOleksandr Tymoshenko 	/* Disable functional and interface clocks for the TLL and HOST modules */
3290050ea24SMichal Meloun 	ti_sysc_clock_disable(device_get_parent(isc->sc_dev));
3305b03aba6SOleksandr Tymoshenko 
3315b03aba6SOleksandr Tymoshenko 	device_printf(isc->sc_dev, "Clock to USB host has been disabled\n");
3325b03aba6SOleksandr Tymoshenko }
3335b03aba6SOleksandr Tymoshenko 
3345b03aba6SOleksandr Tymoshenko int
omap_usb_port_mode(device_t dev,int port)3355b03aba6SOleksandr Tymoshenko omap_usb_port_mode(device_t dev, int port)
3365b03aba6SOleksandr Tymoshenko {
3375b03aba6SOleksandr Tymoshenko 	struct omap_uhh_softc *isc;
3385b03aba6SOleksandr Tymoshenko 
3395b03aba6SOleksandr Tymoshenko 	isc = device_get_softc(dev);
3405b03aba6SOleksandr Tymoshenko 	if ((port < 0) || (port >= OMAP_HS_USB_PORTS))
3415b03aba6SOleksandr Tymoshenko 		return (-1);
3425b03aba6SOleksandr Tymoshenko 
3435b03aba6SOleksandr Tymoshenko 	return isc->port_mode[port];
3445b03aba6SOleksandr Tymoshenko }
3455b03aba6SOleksandr Tymoshenko 
3465b03aba6SOleksandr Tymoshenko static int
omap_uhh_probe(device_t dev)3475b03aba6SOleksandr Tymoshenko omap_uhh_probe(device_t dev)
3485b03aba6SOleksandr Tymoshenko {
3495b03aba6SOleksandr Tymoshenko 
3505b03aba6SOleksandr Tymoshenko 	if (!ofw_bus_status_okay(dev))
3515b03aba6SOleksandr Tymoshenko 		return (ENXIO);
3525b03aba6SOleksandr Tymoshenko 
3535b03aba6SOleksandr Tymoshenko 	if (!ofw_bus_is_compatible(dev, "ti,usbhs-host"))
3545b03aba6SOleksandr Tymoshenko 		return (ENXIO);
3555b03aba6SOleksandr Tymoshenko 
3565b03aba6SOleksandr Tymoshenko 	device_set_desc(dev, "TI OMAP USB 2.0 Host module");
3575b03aba6SOleksandr Tymoshenko 
3585b03aba6SOleksandr Tymoshenko 	return (BUS_PROBE_DEFAULT);
3595b03aba6SOleksandr Tymoshenko }
3605b03aba6SOleksandr Tymoshenko 
3615b03aba6SOleksandr Tymoshenko static int
omap_uhh_attach(device_t dev)3625b03aba6SOleksandr Tymoshenko omap_uhh_attach(device_t dev)
3635b03aba6SOleksandr Tymoshenko {
3645b03aba6SOleksandr Tymoshenko 	struct omap_uhh_softc *isc = device_get_softc(dev);
3655b03aba6SOleksandr Tymoshenko 	int err;
3665b03aba6SOleksandr Tymoshenko 	int rid;
3675b03aba6SOleksandr Tymoshenko 	int i;
3685b03aba6SOleksandr Tymoshenko 	phandle_t node;
3695b03aba6SOleksandr Tymoshenko 	char propname[16];
3705b03aba6SOleksandr Tymoshenko 	char *mode;
3715b03aba6SOleksandr Tymoshenko 
3725b03aba6SOleksandr Tymoshenko 	/* save the device */
3735b03aba6SOleksandr Tymoshenko 	isc->sc_dev = dev;
3745b03aba6SOleksandr Tymoshenko 
3755b03aba6SOleksandr Tymoshenko 	/* Allocate resource for the UHH register set */
3765b03aba6SOleksandr Tymoshenko 	rid = 0;
3775b03aba6SOleksandr Tymoshenko 	isc->uhh_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, RF_ACTIVE);
3785b03aba6SOleksandr Tymoshenko 	if (!isc->uhh_mem_res) {
3795b03aba6SOleksandr Tymoshenko 		device_printf(dev, "Error: Could not map UHH memory\n");
3805b03aba6SOleksandr Tymoshenko 		goto error;
3815b03aba6SOleksandr Tymoshenko 	}
3825b03aba6SOleksandr Tymoshenko 
3835b03aba6SOleksandr Tymoshenko 	node = ofw_bus_get_node(dev);
3845b03aba6SOleksandr Tymoshenko 
3855b03aba6SOleksandr Tymoshenko 	if (node == -1)
3865b03aba6SOleksandr Tymoshenko 		goto error;
3875b03aba6SOleksandr Tymoshenko 
3885b03aba6SOleksandr Tymoshenko 	/* Get port modes from FDT */
3895b03aba6SOleksandr Tymoshenko 	for (i = 0; i < OMAP_HS_USB_PORTS; i++) {
3905b03aba6SOleksandr Tymoshenko 		isc->port_mode[i] = EHCI_HCD_OMAP_MODE_UNKNOWN;
3915b03aba6SOleksandr Tymoshenko 		snprintf(propname, sizeof(propname),
3925b03aba6SOleksandr Tymoshenko 		    "port%d-mode", i+1);
3935b03aba6SOleksandr Tymoshenko 
394217d17bcSOleksandr Tymoshenko 		if (OF_getprop_alloc(node, propname, (void**)&mode) <= 0)
3955b03aba6SOleksandr Tymoshenko 			continue;
3965b03aba6SOleksandr Tymoshenko 		if (strcmp(mode, "ehci-phy") == 0)
3975b03aba6SOleksandr Tymoshenko 			isc->port_mode[i] = EHCI_HCD_OMAP_MODE_PHY;
3985b03aba6SOleksandr Tymoshenko 		else if (strcmp(mode, "ehci-tll") == 0)
3995b03aba6SOleksandr Tymoshenko 			isc->port_mode[i] = EHCI_HCD_OMAP_MODE_TLL;
4005b03aba6SOleksandr Tymoshenko 		else if (strcmp(mode, "ehci-hsic") == 0)
4015b03aba6SOleksandr Tymoshenko 			isc->port_mode[i] = EHCI_HCD_OMAP_MODE_HSIC;
4025b03aba6SOleksandr Tymoshenko 	}
4035b03aba6SOleksandr Tymoshenko 
4045b03aba6SOleksandr Tymoshenko 	/* Initialise the ECHI registers */
4055b03aba6SOleksandr Tymoshenko 	err = omap_uhh_init(isc);
4065b03aba6SOleksandr Tymoshenko 	if (err) {
4075b03aba6SOleksandr Tymoshenko 		device_printf(dev, "Error: could not setup OMAP EHCI, %d\n", err);
4085b03aba6SOleksandr Tymoshenko 		goto error;
4095b03aba6SOleksandr Tymoshenko 	}
4105b03aba6SOleksandr Tymoshenko 
4115b03aba6SOleksandr Tymoshenko 	simplebus_init(dev, node);
4125b03aba6SOleksandr Tymoshenko 
4135b03aba6SOleksandr Tymoshenko 	/*
4145b03aba6SOleksandr Tymoshenko 	 * Allow devices to identify.
4155b03aba6SOleksandr Tymoshenko 	 */
416723da5d9SJohn Baldwin 	bus_identify_children(dev);
4175b03aba6SOleksandr Tymoshenko 
4185b03aba6SOleksandr Tymoshenko 	/*
4195b03aba6SOleksandr Tymoshenko 	 * Now walk the OFW tree and attach top-level devices.
4205b03aba6SOleksandr Tymoshenko 	 */
4215b03aba6SOleksandr Tymoshenko 	for (node = OF_child(node); node > 0; node = OF_peer(node))
4225b03aba6SOleksandr Tymoshenko 		simplebus_add_device(dev, node, 0, NULL, -1, NULL);
42318250ec6SJohn Baldwin 	bus_attach_children(dev);
42418250ec6SJohn Baldwin 	return (0);
4255b03aba6SOleksandr Tymoshenko 
4265b03aba6SOleksandr Tymoshenko error:
4275b03aba6SOleksandr Tymoshenko 	omap_uhh_detach(dev);
4285b03aba6SOleksandr Tymoshenko 	return (ENXIO);
4295b03aba6SOleksandr Tymoshenko }
4305b03aba6SOleksandr Tymoshenko 
4315b03aba6SOleksandr Tymoshenko static int
omap_uhh_detach(device_t dev)4325b03aba6SOleksandr Tymoshenko omap_uhh_detach(device_t dev)
4335b03aba6SOleksandr Tymoshenko {
4345b03aba6SOleksandr Tymoshenko 	struct omap_uhh_softc *isc = device_get_softc(dev);
435*3ddaf820SJohn Baldwin 	int error;
4365b03aba6SOleksandr Tymoshenko 
4375b03aba6SOleksandr Tymoshenko 	/* during module unload there are lots of children leftover */
438*3ddaf820SJohn Baldwin 	error = bus_generic_detach(dev);
439*3ddaf820SJohn Baldwin 	if (error != 0)
440*3ddaf820SJohn Baldwin 		return (error);
4415b03aba6SOleksandr Tymoshenko 
4425b03aba6SOleksandr Tymoshenko 	if (isc->uhh_mem_res) {
4435b03aba6SOleksandr Tymoshenko 		bus_release_resource(dev, SYS_RES_MEMORY, 0, isc->uhh_mem_res);
4445b03aba6SOleksandr Tymoshenko 		isc->uhh_mem_res = NULL;
4455b03aba6SOleksandr Tymoshenko 	}
4465b03aba6SOleksandr Tymoshenko 
4475b03aba6SOleksandr Tymoshenko 	omap_uhh_fini(isc);
4485b03aba6SOleksandr Tymoshenko 
4495b03aba6SOleksandr Tymoshenko 	return (0);
4505b03aba6SOleksandr Tymoshenko }
4515b03aba6SOleksandr Tymoshenko 
4525b03aba6SOleksandr Tymoshenko static device_method_t omap_uhh_methods[] = {
4535b03aba6SOleksandr Tymoshenko 	/* Device interface */
4545b03aba6SOleksandr Tymoshenko 	DEVMETHOD(device_probe, omap_uhh_probe),
4555b03aba6SOleksandr Tymoshenko 	DEVMETHOD(device_attach, omap_uhh_attach),
4565b03aba6SOleksandr Tymoshenko 	DEVMETHOD(device_detach, omap_uhh_detach),
4575b03aba6SOleksandr Tymoshenko 
4585b03aba6SOleksandr Tymoshenko 	DEVMETHOD(device_suspend, bus_generic_suspend),
4595b03aba6SOleksandr Tymoshenko 	DEVMETHOD(device_resume, bus_generic_resume),
4605b03aba6SOleksandr Tymoshenko 	DEVMETHOD(device_shutdown, bus_generic_shutdown),
4615b03aba6SOleksandr Tymoshenko 
4625b03aba6SOleksandr Tymoshenko 	DEVMETHOD_END
4635b03aba6SOleksandr Tymoshenko };
4645b03aba6SOleksandr Tymoshenko 
4655b03aba6SOleksandr Tymoshenko DEFINE_CLASS_1(omap_uhh, omap_uhh_driver, omap_uhh_methods,
4665b03aba6SOleksandr Tymoshenko     sizeof(struct omap_uhh_softc), simplebus_driver);
4678537e671SJohn Baldwin DRIVER_MODULE(omap_uhh, simplebus, omap_uhh_driver, 0, 0);
468