1 /*- 2 * Copyright (c) 2011 3 * Ben Gray <ben.r.gray@gmail.com>. 4 * All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND 16 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 17 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 18 * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 19 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 20 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 21 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 22 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 23 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 24 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 25 * SUCH DAMAGE. 26 */ 27 28 /** 29 * Driver for the High Speed USB EHCI module on the TI OMAP3530 SoC. 30 * 31 * WARNING: I've only tried this driver on a limited number of USB peripherals, 32 * it is still very raw and bound to have numerous bugs in it. 33 * 34 * This driver is based on the FreeBSD IXP4xx EHCI driver with a lot of the 35 * setup sequence coming from the Linux community and their EHCI driver for 36 * OMAP. Without these as a base I don't think I would have been able to get 37 * this driver working. 38 * 39 * The driver only contains the EHCI parts, the module also supports OHCI and 40 * USB on-the-go (OTG), currently neither are supported. 41 * 42 * CAUTION: This driver was written to run on the beaglebaord dev board, so I 43 * have made some assumptions about the type of PHY used and some of the other 44 * settings. Bare that in mind if you intend to use this driver on another 45 * platform. 46 * 47 * NOTE: This module uses a few different clocks, one being a 60Mhz clock for 48 * the TTL part of the module. This clock is derived from DPPL5 which must be 49 * configured prior to loading this driver - it is not configured by the 50 * bootloader. It took me a long time to figure this out, and caused much 51 * frustration. This PLL is now setup in the timer/clocks part of the BSP, 52 * check out the omap_prcm_setup_dpll5() function in omap_prcm.c for more info. 53 * 54 */ 55 56 #include <sys/cdefs.h> 57 __FBSDID("$FreeBSD$"); 58 59 #include "opt_bus.h" 60 61 #include <sys/stdint.h> 62 #include <sys/stddef.h> 63 #include <sys/param.h> 64 #include <sys/queue.h> 65 #include <sys/types.h> 66 #include <sys/systm.h> 67 #include <sys/kernel.h> 68 #include <sys/bus.h> 69 #include <sys/rman.h> 70 #include <sys/linker_set.h> 71 #include <sys/module.h> 72 #include <sys/lock.h> 73 #include <sys/mutex.h> 74 #include <sys/condvar.h> 75 #include <sys/sysctl.h> 76 #include <sys/sx.h> 77 #include <sys/unistd.h> 78 #include <sys/callout.h> 79 #include <sys/malloc.h> 80 #include <sys/priv.h> 81 #include <sys/gpio.h> 82 83 #include <dev/fdt/fdt_common.h> 84 #include <dev/ofw/openfirm.h> 85 #include <dev/ofw/ofw_bus.h> 86 #include <dev/ofw/ofw_bus_subr.h> 87 88 #include <dev/usb/usb.h> 89 #include <dev/usb/usbdi.h> 90 91 #include <dev/usb/usb_core.h> 92 #include <dev/usb/usb_busdma.h> 93 #include <dev/usb/usb_process.h> 94 #include <dev/usb/usb_util.h> 95 96 #include <dev/usb/usb_controller.h> 97 #include <dev/usb/usb_bus.h> 98 #include <dev/usb/controller/ehci.h> 99 #include <dev/usb/controller/ehcireg.h> 100 101 #include <arm/ti/tivar.h> 102 #include <arm/ti/ti_prcm.h> 103 #include <arm/ti/ti_scm.h> 104 105 #include <arm/ti/usb/omap_usb.h> 106 107 #include "gpio_if.h" 108 109 struct omap_ehci_softc { 110 ehci_softc_t base; /* storage for EHCI code */ 111 112 device_t sc_dev; 113 device_t sc_gpio_dev; 114 115 /* TLL register set */ 116 struct resource* tll_mem_res; 117 118 /* UHH register set */ 119 struct resource* uhh_mem_res; 120 121 /* The revision of the HS USB HOST read from UHH_REVISION */ 122 uint32_t ehci_rev; 123 124 /* The following details are provided by conf hints */ 125 int port_mode[3]; 126 int phy_reset[3]; 127 int reset_gpio_pin[3]; 128 }; 129 130 static device_attach_t omap_ehci_attach; 131 static device_detach_t omap_ehci_detach; 132 static device_shutdown_t omap_ehci_shutdown; 133 static device_suspend_t omap_ehci_suspend; 134 static device_resume_t omap_ehci_resume; 135 136 /** 137 * omap_tll_read_4 - read a 32-bit value from the USBTLL registers 138 * omap_tll_write_4 - write a 32-bit value from the USBTLL registers 139 * omap_tll_readb - read an 8-bit value from the USBTLL registers 140 * omap_tll_writeb - write an 8-bit value from the USBTLL registers 141 * @sc: omap ehci device context 142 * @off: byte offset within the register set to read from 143 * @val: the value to write into the register 144 * 145 * 146 * LOCKING: 147 * None 148 * 149 * RETURNS: 150 * nothing in case of write function, if read function returns the value read. 151 */ 152 static inline uint32_t 153 omap_tll_read_4(struct omap_ehci_softc *sc, bus_size_t off) 154 { 155 return bus_read_4(sc->tll_mem_res, off); 156 } 157 158 static inline void 159 omap_tll_write_4(struct omap_ehci_softc *sc, bus_size_t off, uint32_t val) 160 { 161 bus_write_4(sc->tll_mem_res, off, val); 162 } 163 164 static inline uint8_t 165 omap_tll_readb(struct omap_ehci_softc *sc, bus_size_t off) 166 { 167 return bus_read_1(sc->tll_mem_res, off); 168 } 169 170 static inline void 171 omap_tll_writeb(struct omap_ehci_softc *sc, bus_size_t off, uint8_t val) 172 { 173 bus_write_1(sc->tll_mem_res, off, val); 174 } 175 176 /** 177 * omap_ehci_read_4 - read a 32-bit value from the EHCI registers 178 * omap_ehci_write_4 - write a 32-bit value from the EHCI registers 179 * @sc: omap ehci device context 180 * @off: byte offset within the register set to read from 181 * @val: the value to write into the register 182 * 183 * 184 * LOCKING: 185 * None 186 * 187 * RETURNS: 188 * nothing in case of write function, if read function returns the value read. 189 */ 190 static inline uint32_t 191 omap_ehci_read_4(struct omap_ehci_softc *sc, bus_size_t off) 192 { 193 return (bus_read_4(sc->base.sc_io_res, off)); 194 } 195 static inline void 196 omap_ehci_write_4(struct omap_ehci_softc *sc, bus_size_t off, uint32_t val) 197 { 198 bus_write_4(sc->base.sc_io_res, off, val); 199 } 200 201 /** 202 * omap_uhh_read_4 - read a 32-bit value from the UHH registers 203 * omap_uhh_write_4 - write a 32-bit value from the UHH registers 204 * @sc: omap ehci device context 205 * @off: byte offset within the register set to read from 206 * @val: the value to write into the register 207 * 208 * 209 * LOCKING: 210 * None 211 * 212 * RETURNS: 213 * nothing in case of write function, if read function returns the value read. 214 */ 215 static inline uint32_t 216 omap_uhh_read_4(struct omap_ehci_softc *sc, bus_size_t off) 217 { 218 return bus_read_4(sc->uhh_mem_res, off); 219 } 220 static inline void 221 omap_uhh_write_4(struct omap_ehci_softc *sc, bus_size_t off, uint32_t val) 222 { 223 bus_write_4(sc->uhh_mem_res, off, val); 224 } 225 226 /** 227 * omap_ehci_utmi_init - initialises the UTMI part of the controller 228 * @isc: omap ehci device context 229 * 230 * 231 * 232 * LOCKING: 233 * none 234 * 235 * RETURNS: 236 * nothing 237 */ 238 static void 239 omap_ehci_utmi_init(struct omap_ehci_softc *isc, unsigned int en_mask) 240 { 241 unsigned int i; 242 uint32_t reg; 243 244 /* There are 3 TLL channels, one per USB controller so set them all up the 245 * same, SDR mode, bit stuffing and no autoidle. 246 */ 247 for (i=0; i<3; i++) { 248 reg = omap_tll_read_4(isc, OMAP_USBTLL_TLL_CHANNEL_CONF(i)); 249 250 reg &= ~(TLL_CHANNEL_CONF_UTMIAUTOIDLE 251 | TLL_CHANNEL_CONF_ULPINOBITSTUFF 252 | TLL_CHANNEL_CONF_ULPIDDRMODE); 253 254 omap_tll_write_4(isc, OMAP_USBTLL_TLL_CHANNEL_CONF(i), reg); 255 } 256 257 /* Program the common TLL register */ 258 reg = omap_tll_read_4(isc, OMAP_USBTLL_TLL_SHARED_CONF); 259 260 reg &= ~( TLL_SHARED_CONF_USB_90D_DDR_EN 261 | TLL_SHARED_CONF_USB_DIVRATIO_MASK); 262 reg |= ( TLL_SHARED_CONF_FCLK_IS_ON 263 | TLL_SHARED_CONF_USB_DIVRATIO_2 264 | TLL_SHARED_CONF_USB_180D_SDR_EN); 265 266 omap_tll_write_4(isc, OMAP_USBTLL_TLL_SHARED_CONF, reg); 267 268 /* Enable channels now */ 269 for (i = 0; i < 3; i++) { 270 reg = omap_tll_read_4(isc, OMAP_USBTLL_TLL_CHANNEL_CONF(i)); 271 272 /* Enable only the reg that is needed */ 273 if ((en_mask & (1 << i)) == 0) 274 continue; 275 276 reg |= TLL_CHANNEL_CONF_CHANEN; 277 omap_tll_write_4(isc, OMAP_USBTLL_TLL_CHANNEL_CONF(i), reg); 278 } 279 } 280 281 /** 282 * omap_ehci_soft_phy_reset - resets the phy using the reset command 283 * @isc: omap ehci device context 284 * @port: port to send the reset over 285 * 286 * 287 * LOCKING: 288 * none 289 * 290 * RETURNS: 291 * nothing 292 */ 293 static void 294 omap_ehci_soft_phy_reset(struct omap_ehci_softc *isc, unsigned int port) 295 { 296 unsigned long timeout = (hz < 10) ? 1 : ((100 * hz) / 1000); 297 uint32_t reg; 298 299 reg = ULPI_FUNC_CTRL_RESET 300 /* FUNCTION_CTRL_SET register */ 301 | (ULPI_SET(ULPI_FUNC_CTRL) << OMAP_USBHOST_INSNREG05_ULPI_REGADD_SHIFT) 302 /* Write */ 303 | (2 << OMAP_USBHOST_INSNREG05_ULPI_OPSEL_SHIFT) 304 /* PORTn */ 305 | ((port + 1) << OMAP_USBHOST_INSNREG05_ULPI_PORTSEL_SHIFT) 306 /* start ULPI access*/ 307 | (1 << OMAP_USBHOST_INSNREG05_ULPI_CONTROL_SHIFT); 308 309 omap_ehci_write_4(isc, OMAP_USBHOST_INSNREG05_ULPI, reg); 310 311 /* Wait for ULPI access completion */ 312 while ((omap_ehci_read_4(isc, OMAP_USBHOST_INSNREG05_ULPI) 313 & (1 << OMAP_USBHOST_INSNREG05_ULPI_CONTROL_SHIFT))) { 314 315 /* Sleep for a tick */ 316 pause("USBPHY_RESET", 1); 317 318 if (timeout-- == 0) { 319 device_printf(isc->sc_dev, "PHY reset operation timed out\n"); 320 break; 321 } 322 } 323 } 324 325 326 /** 327 * omap_ehci_init - initialises the USB host EHCI controller 328 * @isc: omap ehci device context 329 * 330 * This initialisation routine is quite heavily based on the work done by the 331 * OMAP Linux team (for which I thank them very much). The init sequence is 332 * almost identical, diverging only for the FreeBSD specifics. 333 * 334 * LOCKING: 335 * none 336 * 337 * RETURNS: 338 * 0 on success, a negative error code on failure. 339 */ 340 static int 341 omap_ehci_init(struct omap_ehci_softc *isc) 342 { 343 unsigned long timeout; 344 int ret = 0; 345 uint8_t tll_ch_mask = 0; 346 uint32_t reg = 0; 347 int reset_performed = 0; 348 int i; 349 350 device_printf(isc->sc_dev, "Starting TI EHCI USB Controller\n"); 351 352 353 /* Enable Clocks for high speed USBHOST */ 354 ti_prcm_clk_enable(USBHSHOST_CLK); 355 356 /* Hold the PHY in reset while configuring */ 357 for (int i = 0; i < 3; i++) { 358 if (isc->phy_reset[i]) { 359 /* Configure the GPIO to drive low (hold in reset) */ 360 if ((isc->reset_gpio_pin[i] != -1) && (isc->sc_gpio_dev != NULL)) { 361 GPIO_PIN_SETFLAGS(isc->sc_gpio_dev, isc->reset_gpio_pin[i], 362 GPIO_PIN_OUTPUT); 363 GPIO_PIN_SET(isc->sc_gpio_dev, isc->reset_gpio_pin[i], 364 GPIO_PIN_LOW); 365 reset_performed = 1; 366 } 367 } 368 } 369 370 /* Hold the PHY in RESET for enough time till DIR is high */ 371 if (reset_performed) 372 DELAY(10); 373 374 /* Read the UHH revision */ 375 isc->ehci_rev = omap_uhh_read_4(isc, OMAP_USBHOST_UHH_REVISION); 376 device_printf(isc->sc_dev, "UHH revision 0x%08x\n", isc->ehci_rev); 377 378 /* Initilise the low level interface module(s) */ 379 if (isc->ehci_rev == OMAP_EHCI_REV1) { 380 381 /* Enable the USB TLL */ 382 ti_prcm_clk_enable(USBTLL_CLK); 383 384 /* Perform TLL soft reset, and wait until reset is complete */ 385 omap_tll_write_4(isc, OMAP_USBTLL_SYSCONFIG, TLL_SYSCONFIG_SOFTRESET); 386 387 /* Set the timeout to 100ms*/ 388 timeout = (hz < 10) ? 1 : ((100 * hz) / 1000); 389 390 /* Wait for TLL reset to complete */ 391 while ((omap_tll_read_4(isc, OMAP_USBTLL_SYSSTATUS) & 392 TLL_SYSSTATUS_RESETDONE) == 0x00) { 393 394 /* Sleep for a tick */ 395 pause("USBRESET", 1); 396 397 if (timeout-- == 0) { 398 device_printf(isc->sc_dev, "TLL reset operation timed out\n"); 399 ret = EINVAL; 400 goto err_sys_status; 401 } 402 } 403 404 device_printf(isc->sc_dev, "TLL RESET DONE\n"); 405 406 /* CLOCKACTIVITY = 1 : OCP-derived internal clocks ON during idle 407 * SIDLEMODE = 2 : Smart-idle mode. Sidleack asserted after Idlereq 408 * assertion when no more activity on the USB. 409 * ENAWAKEUP = 1 : Wakeup generation enabled 410 */ 411 omap_tll_write_4(isc, OMAP_USBTLL_SYSCONFIG, TLL_SYSCONFIG_ENAWAKEUP | 412 TLL_SYSCONFIG_AUTOIDLE | 413 TLL_SYSCONFIG_SIDLE_SMART_IDLE | 414 TLL_SYSCONFIG_CACTIVITY); 415 416 } else if (isc->ehci_rev == OMAP_EHCI_REV2) { 417 418 /* For OMAP44xx devices you have to enable the per-port clocks: 419 * PHY_MODE - External ULPI clock 420 * TTL_MODE - Internal UTMI clock 421 * HSIC_MODE - Internal 480Mhz and 60Mhz clocks 422 */ 423 if (isc->ehci_rev == OMAP_EHCI_REV2) { 424 if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_PHY) { 425 ti_prcm_clk_set_source(USBP1_PHY_CLK, EXT_CLK); 426 ti_prcm_clk_enable(USBP1_PHY_CLK); 427 } else if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_TLL) 428 ti_prcm_clk_enable(USBP1_UTMI_CLK); 429 else if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_HSIC) 430 ti_prcm_clk_enable(USBP1_HSIC_CLK); 431 432 if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_PHY) { 433 ti_prcm_clk_set_source(USBP2_PHY_CLK, EXT_CLK); 434 ti_prcm_clk_enable(USBP2_PHY_CLK); 435 } else if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_TLL) 436 ti_prcm_clk_enable(USBP2_UTMI_CLK); 437 else if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_HSIC) 438 ti_prcm_clk_enable(USBP2_HSIC_CLK); 439 } 440 } 441 442 /* Put UHH in SmartIdle/SmartStandby mode */ 443 reg = omap_uhh_read_4(isc, OMAP_USBHOST_UHH_SYSCONFIG); 444 if (isc->ehci_rev == OMAP_EHCI_REV1) { 445 reg &= ~(UHH_SYSCONFIG_SIDLEMODE_MASK | 446 UHH_SYSCONFIG_MIDLEMODE_MASK); 447 reg |= (UHH_SYSCONFIG_ENAWAKEUP | 448 UHH_SYSCONFIG_AUTOIDLE | 449 UHH_SYSCONFIG_CLOCKACTIVITY | 450 UHH_SYSCONFIG_SIDLEMODE_SMARTIDLE | 451 UHH_SYSCONFIG_MIDLEMODE_SMARTSTANDBY); 452 } else if (isc->ehci_rev == OMAP_EHCI_REV2) { 453 reg &= ~UHH_SYSCONFIG_IDLEMODE_MASK; 454 reg |= UHH_SYSCONFIG_IDLEMODE_NOIDLE; 455 reg &= ~UHH_SYSCONFIG_STANDBYMODE_MASK; 456 reg |= UHH_SYSCONFIG_STANDBYMODE_NOSTDBY; 457 } 458 omap_uhh_write_4(isc, OMAP_USBHOST_UHH_SYSCONFIG, reg); 459 device_printf(isc->sc_dev, "OMAP_UHH_SYSCONFIG: 0x%08x\n", reg); 460 461 reg = omap_uhh_read_4(isc, OMAP_USBHOST_UHH_HOSTCONFIG); 462 463 /* Setup ULPI bypass and burst configurations */ 464 reg |= (UHH_HOSTCONFIG_ENA_INCR4 | 465 UHH_HOSTCONFIG_ENA_INCR8 | 466 UHH_HOSTCONFIG_ENA_INCR16); 467 reg &= ~UHH_HOSTCONFIG_ENA_INCR_ALIGN; 468 469 if (isc->ehci_rev == OMAP_EHCI_REV1) { 470 if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_UNKNOWN) 471 reg &= ~UHH_HOSTCONFIG_P1_CONNECT_STATUS; 472 if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_UNKNOWN) 473 reg &= ~UHH_HOSTCONFIG_P2_CONNECT_STATUS; 474 if (isc->port_mode[2] == EHCI_HCD_OMAP_MODE_UNKNOWN) 475 reg &= ~UHH_HOSTCONFIG_P3_CONNECT_STATUS; 476 477 /* Bypass the TLL module for PHY mode operation */ 478 if ((isc->port_mode[0] == EHCI_HCD_OMAP_MODE_PHY) || 479 (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_PHY) || 480 (isc->port_mode[2] == EHCI_HCD_OMAP_MODE_PHY)) 481 reg &= ~UHH_HOSTCONFIG_P1_ULPI_BYPASS; 482 else 483 reg |= UHH_HOSTCONFIG_P1_ULPI_BYPASS; 484 485 } else if (isc->ehci_rev == OMAP_EHCI_REV2) { 486 reg |= UHH_HOSTCONFIG_APP_START_CLK; 487 488 /* Clear port mode fields for PHY mode*/ 489 reg &= ~UHH_HOSTCONFIG_P1_MODE_MASK; 490 reg &= ~UHH_HOSTCONFIG_P2_MODE_MASK; 491 492 if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_TLL) 493 reg |= UHH_HOSTCONFIG_P1_MODE_UTMI_PHY; 494 else if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_HSIC) 495 reg |= UHH_HOSTCONFIG_P1_MODE_HSIC; 496 497 if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_TLL) 498 reg |= UHH_HOSTCONFIG_P2_MODE_UTMI_PHY; 499 else if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_HSIC) 500 reg |= UHH_HOSTCONFIG_P2_MODE_HSIC; 501 } 502 503 omap_uhh_write_4(isc, OMAP_USBHOST_UHH_HOSTCONFIG, reg); 504 device_printf(isc->sc_dev, "UHH setup done, uhh_hostconfig=0x%08x\n", reg); 505 506 507 /* I found the code and comments in the Linux EHCI driver - thanks guys :) 508 * 509 * "An undocumented "feature" in the OMAP3 EHCI controller, causes suspended 510 * ports to be taken out of suspend when the USBCMD.Run/Stop bit is cleared 511 * (for example when we do ehci_bus_suspend). This breaks suspend-resume if 512 * the root-hub is allowed to suspend. Writing 1 to this undocumented 513 * register bit disables this feature and restores normal behavior." 514 */ 515 #if 0 516 omap_ehci_write_4(isc, OMAP_USBHOST_INSNREG04, 517 OMAP_USBHOST_INSNREG04_DISABLE_UNSUSPEND); 518 #endif 519 520 /* If any of the ports are configured in TLL mode, enable them */ 521 if ((isc->port_mode[0] == EHCI_HCD_OMAP_MODE_TLL) || 522 (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_TLL) || 523 (isc->port_mode[2] == EHCI_HCD_OMAP_MODE_TLL)) { 524 525 if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_TLL) 526 tll_ch_mask |= 0x1; 527 if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_TLL) 528 tll_ch_mask |= 0x2; 529 if (isc->port_mode[2] == EHCI_HCD_OMAP_MODE_TLL) 530 tll_ch_mask |= 0x4; 531 532 /* Enable UTMI mode for required TLL channels */ 533 omap_ehci_utmi_init(isc, tll_ch_mask); 534 } 535 536 537 /* Release the PHY reset signal now we have configured everything */ 538 if (reset_performed) { 539 540 /* Delay for 10ms */ 541 DELAY(10000); 542 543 for (i = 0; i < 3; i++) { 544 /* Release reset */ 545 546 if (isc->phy_reset[i] && (isc->reset_gpio_pin[i] != -1) 547 && (isc->sc_gpio_dev != NULL)) { 548 GPIO_PIN_SET(isc->sc_gpio_dev, 549 isc->reset_gpio_pin[i], GPIO_PIN_HIGH); 550 } 551 } 552 } 553 554 /* Set the interrupt threshold control, it controls the maximum rate at 555 * which the host controller issues interrupts. We set it to 1 microframe 556 * at startup - the default is 8 mircoframes (equates to 1ms). 557 */ 558 reg = omap_ehci_read_4(isc, OMAP_USBHOST_USBCMD); 559 reg &= 0xff00ffff; 560 reg |= (1 << 16); 561 omap_ehci_write_4(isc, OMAP_USBHOST_USBCMD, reg); 562 563 /* Soft reset the PHY using PHY reset command over ULPI */ 564 if (isc->port_mode[0] == EHCI_HCD_OMAP_MODE_PHY) 565 omap_ehci_soft_phy_reset(isc, 0); 566 if (isc->port_mode[1] == EHCI_HCD_OMAP_MODE_PHY) 567 omap_ehci_soft_phy_reset(isc, 1); 568 569 return(0); 570 571 err_sys_status: 572 573 /* Disable the TLL clocks */ 574 ti_prcm_clk_disable(USBTLL_CLK); 575 576 /* Disable Clocks for USBHOST */ 577 ti_prcm_clk_disable(USBHSHOST_CLK); 578 579 return(ret); 580 } 581 582 583 /** 584 * omap_ehci_fini - shutdown the EHCI controller 585 * @isc: omap ehci device context 586 * 587 * 588 * 589 * LOCKING: 590 * none 591 * 592 * RETURNS: 593 * 0 on success, a negative error code on failure. 594 */ 595 static void 596 omap_ehci_fini(struct omap_ehci_softc *isc) 597 { 598 unsigned long timeout; 599 600 device_printf(isc->sc_dev, "Stopping TI EHCI USB Controller\n"); 601 602 /* Set the timeout */ 603 if (hz < 10) 604 timeout = 1; 605 else 606 timeout = (100 * hz) / 1000; 607 608 /* Reset the UHH, OHCI and EHCI modules */ 609 omap_uhh_write_4(isc, OMAP_USBHOST_UHH_SYSCONFIG, 0x0002); 610 while ((omap_uhh_read_4(isc, OMAP_USBHOST_UHH_SYSSTATUS) & 0x07) == 0x00) { 611 /* Sleep for a tick */ 612 pause("USBRESET", 1); 613 614 if (timeout-- == 0) { 615 device_printf(isc->sc_dev, "operation timed out\n"); 616 break; 617 } 618 } 619 620 621 /* Set the timeout */ 622 if (hz < 10) 623 timeout = 1; 624 else 625 timeout = (100 * hz) / 1000; 626 627 /* Reset the TLL module */ 628 omap_tll_write_4(isc, OMAP_USBTLL_SYSCONFIG, 0x0002); 629 while ((omap_tll_read_4(isc, OMAP_USBTLL_SYSSTATUS) & (0x01)) == 0x00) { 630 /* Sleep for a tick */ 631 pause("USBRESET", 1); 632 633 if (timeout-- == 0) { 634 device_printf(isc->sc_dev, "operation timed out\n"); 635 break; 636 } 637 } 638 639 640 /* Disable functional and interface clocks for the TLL and HOST modules */ 641 ti_prcm_clk_disable(USBTLL_CLK); 642 ti_prcm_clk_disable(USBHSHOST_CLK); 643 644 device_printf(isc->sc_dev, "Clock to USB host has been disabled\n"); 645 646 } 647 648 649 650 /** 651 * omap_ehci_suspend - suspends the bus 652 * @dev: omap ehci device 653 * 654 * Effectively boilerplate EHCI suspend code. 655 * 656 * TODO: There is a lot more we could do here - i.e. force the controller into 657 * idle mode and disable all the clocks for start. 658 * 659 * LOCKING: 660 * none 661 * 662 * RETURNS: 663 * 0 on success or a positive error code 664 */ 665 static int 666 omap_ehci_suspend(device_t dev) 667 { 668 int err; 669 670 err = bus_generic_suspend(dev); 671 if (err) 672 return (err); 673 return (0); 674 } 675 676 677 /** 678 * omap_ehci_resume - resumes a suspended bus 679 * @dev: omap ehci device 680 * 681 * Effectively boilerplate EHCI resume code. 682 * 683 * LOCKING: 684 * none 685 * 686 * RETURNS: 687 * 0 on success or a positive error code on failure 688 */ 689 static int 690 omap_ehci_resume(device_t dev) 691 { 692 693 bus_generic_resume(dev); 694 695 return (0); 696 } 697 698 699 /** 700 * omap_ehci_shutdown - starts the given command 701 * @dev: 702 * 703 * Effectively boilerplate EHCI shutdown code. 704 * 705 * LOCKING: 706 * none. 707 * 708 * RETURNS: 709 * 0 on success or a positive error code on failure 710 */ 711 static int 712 omap_ehci_shutdown(device_t dev) 713 { 714 int err; 715 716 err = bus_generic_shutdown(dev); 717 if (err) 718 return (err); 719 720 return (0); 721 } 722 723 724 /** 725 * omap_ehci_probe - starts the given command 726 * @dev: 727 * 728 * Effectively boilerplate EHCI resume code. 729 * 730 * LOCKING: 731 * Caller should be holding the OMAP3_MMC lock. 732 * 733 * RETURNS: 734 * EH_HANDLED or EH_NOT_HANDLED 735 */ 736 static int 737 omap_ehci_probe(device_t dev) 738 { 739 740 if (!ofw_bus_status_okay(dev)) 741 return (ENXIO); 742 743 if (!ofw_bus_is_compatible(dev, "ti,usb-ehci")) 744 return (ENXIO); 745 746 device_set_desc(dev, OMAP_EHCI_HC_DEVSTR); 747 748 return (BUS_PROBE_DEFAULT); 749 } 750 751 /** 752 * omap_ehci_attach - driver entry point, sets up the ECHI controller/driver 753 * @dev: the new device handle 754 * 755 * Sets up bus spaces, interrupt handles, etc for the EHCI controller. It also 756 * parses the resource hints and calls omap_ehci_init() to initialise the 757 * H/W. 758 * 759 * LOCKING: 760 * none 761 * 762 * RETURNS: 763 * 0 on success or a positive error code on failure. 764 */ 765 static int 766 omap_ehci_attach(device_t dev) 767 { 768 struct omap_ehci_softc *isc = device_get_softc(dev); 769 phandle_t node; 770 /* 3 ports with 3 cells per port */ 771 pcell_t phyconf[3 * 3]; 772 pcell_t *phyconf_ptr; 773 ehci_softc_t *sc = &isc->base; 774 int err; 775 int rid; 776 int len, tuple_size; 777 int i; 778 779 /* initialise some bus fields */ 780 sc->sc_bus.parent = dev; 781 sc->sc_bus.devices = sc->sc_devices; 782 sc->sc_bus.devices_max = EHCI_MAX_DEVICES; 783 784 /* save the device */ 785 isc->sc_dev = dev; 786 787 /* get all DMA memory */ 788 if (usb_bus_mem_alloc_all(&sc->sc_bus, USB_GET_DMA_TAG(dev), 789 &ehci_iterate_hw_softc)) { 790 return (ENOMEM); 791 } 792 793 /* When the EHCI driver is added to the tree it is expected that 3 794 * memory resources and 1 interrupt resource is assigned. The memory 795 * resources should be: 796 * 0 => EHCI register range 797 * 1 => UHH register range 798 * 2 => TLL register range 799 * 800 * The interrupt resource is just the single interupt for the controller. 801 */ 802 803 /* Allocate resource for the EHCI register set */ 804 rid = 0; 805 sc->sc_io_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, RF_ACTIVE); 806 if (!sc->sc_io_res) { 807 device_printf(dev, "Error: Could not map EHCI memory\n"); 808 goto error; 809 } 810 /* Request an interrupt resource */ 811 rid = 0; 812 sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, RF_ACTIVE); 813 if (sc->sc_irq_res == NULL) { 814 device_printf(dev, "Error: could not allocate irq\n"); 815 goto error; 816 } 817 818 /* Allocate resource for the UHH register set */ 819 rid = 1; 820 isc->uhh_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, RF_ACTIVE); 821 if (!isc->uhh_mem_res) { 822 device_printf(dev, "Error: Could not map UHH memory\n"); 823 goto error; 824 } 825 /* Allocate resource for the TLL register set */ 826 rid = 2; 827 isc->tll_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, RF_ACTIVE); 828 if (!isc->tll_mem_res) { 829 device_printf(dev, "Error: Could not map TLL memory\n"); 830 goto error; 831 } 832 833 /* Add this device as a child of the USBus device */ 834 sc->sc_bus.bdev = device_add_child(dev, "usbus", -1); 835 if (!sc->sc_bus.bdev) { 836 device_printf(dev, "Error: could not add USB device\n"); 837 goto error; 838 } 839 840 device_set_ivars(sc->sc_bus.bdev, &sc->sc_bus); 841 device_set_desc(sc->sc_bus.bdev, OMAP_EHCI_HC_DEVSTR); 842 843 /* Set the vendor name */ 844 sprintf(sc->sc_vendor, "Texas Instruments"); 845 846 /* Get the GPIO device, we may need this if the driver needs to toggle 847 * some pins for external PHY resets. 848 */ 849 isc->sc_gpio_dev = devclass_get_device(devclass_find("gpio"), 0); 850 if (isc->sc_gpio_dev == NULL) { 851 device_printf(dev, "Error: failed to get the GPIO device\n"); 852 goto error; 853 } 854 855 /* Set the defaults for the hints */ 856 for (i = 0; i < 3; i++) { 857 isc->phy_reset[i] = 0; 858 isc->port_mode[i] = EHCI_HCD_OMAP_MODE_UNKNOWN; 859 isc->reset_gpio_pin[i] = -1; 860 } 861 862 tuple_size = sizeof(pcell_t) * 3; 863 node = ofw_bus_get_node(dev); 864 len = OF_getprop(node, "phy-config", phyconf, sizeof(phyconf)); 865 if (len > 0) { 866 if (len % tuple_size) 867 goto error; 868 if ((len / tuple_size) != 3) 869 goto error; 870 871 phyconf_ptr = phyconf; 872 for (i = 0; i < 3; i++) { 873 isc->port_mode[i] = fdt32_to_cpu(*phyconf_ptr); 874 isc->phy_reset[i] = fdt32_to_cpu(*(phyconf_ptr + 1)); 875 isc->reset_gpio_pin[i] = fdt32_to_cpu(*(phyconf_ptr + 2)); 876 877 phyconf_ptr += 3; 878 } 879 } 880 881 /* Initialise the ECHI registers */ 882 err = omap_ehci_init(isc); 883 if (err) { 884 device_printf(dev, "Error: could not setup OMAP EHCI, %d\n", err); 885 goto error; 886 } 887 888 889 /* Set the tag and size of the register set in the EHCI context */ 890 sc->sc_io_hdl = rman_get_bushandle(sc->sc_io_res); 891 sc->sc_io_tag = rman_get_bustag(sc->sc_io_res); 892 sc->sc_io_size = rman_get_size(sc->sc_io_res); 893 894 895 /* Setup the interrupt */ 896 err = bus_setup_intr(dev, sc->sc_irq_res, INTR_TYPE_BIO | INTR_MPSAFE, 897 NULL, (driver_intr_t *)ehci_interrupt, sc, &sc->sc_intr_hdl); 898 if (err) { 899 device_printf(dev, "Error: could not setup irq, %d\n", err); 900 sc->sc_intr_hdl = NULL; 901 goto error; 902 } 903 904 905 /* Finally we are ready to kick off the ECHI host controller */ 906 err = ehci_init(sc); 907 if (err == 0) { 908 err = device_probe_and_attach(sc->sc_bus.bdev); 909 } 910 if (err) { 911 device_printf(dev, "Error: USB init failed err=%d\n", err); 912 goto error; 913 } 914 915 return (0); 916 917 error: 918 omap_ehci_detach(dev); 919 return (ENXIO); 920 } 921 922 /** 923 * omap_ehci_detach - detach the device and cleanup the driver 924 * @dev: device handle 925 * 926 * Clean-up routine where everything initialised in omap_ehci_attach is 927 * freed and cleaned up. This function calls omap_ehci_fini() to shutdown 928 * the on-chip module. 929 * 930 * LOCKING: 931 * none 932 * 933 * RETURNS: 934 * Always returns 0 (success). 935 */ 936 static int 937 omap_ehci_detach(device_t dev) 938 { 939 struct omap_ehci_softc *isc = device_get_softc(dev); 940 ehci_softc_t *sc = &isc->base; 941 device_t bdev; 942 int err; 943 944 if (sc->sc_bus.bdev) { 945 bdev = sc->sc_bus.bdev; 946 device_detach(bdev); 947 device_delete_child(dev, bdev); 948 } 949 950 /* during module unload there are lots of children leftover */ 951 device_delete_children(dev); 952 953 /* 954 * disable interrupts that might have been switched on in ehci_init 955 */ 956 if (sc->sc_io_res) { 957 EWRITE4(sc, EHCI_USBINTR, 0); 958 } 959 960 if (sc->sc_irq_res && sc->sc_intr_hdl) { 961 /* 962 * only call ehci_detach() after ehci_init() 963 */ 964 ehci_detach(sc); 965 966 err = bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_intr_hdl); 967 if (err) 968 device_printf(dev, "Error: could not tear down irq, %d\n", err); 969 sc->sc_intr_hdl = NULL; 970 } 971 972 /* Free the resources stored in the base EHCI handler */ 973 if (sc->sc_irq_res) { 974 bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq_res); 975 sc->sc_irq_res = NULL; 976 } 977 if (sc->sc_io_res) { 978 bus_release_resource(dev, SYS_RES_MEMORY, 0, sc->sc_io_res); 979 sc->sc_io_res = NULL; 980 } 981 982 /* Release the other register set memory maps */ 983 if (isc->tll_mem_res) { 984 bus_release_resource(dev, SYS_RES_MEMORY, 0, isc->tll_mem_res); 985 isc->tll_mem_res = NULL; 986 } 987 if (isc->uhh_mem_res) { 988 bus_release_resource(dev, SYS_RES_MEMORY, 0, isc->uhh_mem_res); 989 isc->uhh_mem_res = NULL; 990 } 991 992 usb_bus_mem_free_all(&sc->sc_bus, &ehci_iterate_hw_softc); 993 994 omap_ehci_fini(isc); 995 996 return (0); 997 } 998 999 static device_method_t ehci_methods[] = { 1000 /* Device interface */ 1001 DEVMETHOD(device_probe, omap_ehci_probe), 1002 DEVMETHOD(device_attach, omap_ehci_attach), 1003 DEVMETHOD(device_detach, omap_ehci_detach), 1004 DEVMETHOD(device_suspend, omap_ehci_suspend), 1005 DEVMETHOD(device_resume, omap_ehci_resume), 1006 DEVMETHOD(device_shutdown, omap_ehci_shutdown), 1007 1008 /* Bus interface */ 1009 DEVMETHOD(bus_print_child, bus_generic_print_child), 1010 1011 {0, 0} 1012 }; 1013 1014 static driver_t ehci_driver = { 1015 "ehci", 1016 ehci_methods, 1017 sizeof(struct omap_ehci_softc), 1018 }; 1019 1020 static devclass_t ehci_devclass; 1021 1022 DRIVER_MODULE(ehci, simplebus, ehci_driver, ehci_devclass, 0, 0); 1023