1 /*- 2 * SPDX-License-Identifier: BSD-2-Clause 3 * 4 * Copyright (c) 2012 Olivier Houchard. All rights reserved. 5 * 6 * Redistribution and use in source and binary forms, with or without 7 * modification, are permitted provided that the following conditions 8 * are met: 9 * 1. Redistributions of source code must retain the above copyright 10 * notice, this list of conditions and the following disclaimer. 11 * 2. Redistributions in binary form must reproduce the above copyright 12 * notice, this list of conditions and the following disclaimer in the 13 * documentation and/or other materials provided with the distribution. 14 * 15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25 */ 26 27 /* 28 */ 29 30 #ifndef OMAP4_SMC_H_ 31 #define OMAP4_SMC_H_ 32 /* Define the various function IDs used by the OMAP4 */ 33 #define L2CACHE_WRITE_DEBUG_REG 0x100 34 #define L2CACHE_CLEAN_INV_RANG 0x101 35 #define L2CACHE_WRITE_CTRL_REG 0x102 36 #define READ_AUX_CORE_REGS 0x103 37 #define MODIFY_AUX_CORE_0 0x104 38 #define WRITE_AUX_CORE_1 0x105 39 #define READ_WKG_CTRL_REG 0x106 40 #define CLEAR_WKG_CTRL_REG 0x107 41 #define SET_POWER_STATUS_REG 0x108 42 #define WRITE_AUXCTRL_REG 0x109 43 #define LOCKDOWN_TLB 0x10a 44 #define SELECT_TLB_ENTRY_FOR_WRITE 0x10b 45 #define READ_TLB_VA_ENTRY 0x10c 46 #define WRITE_TLB_VA_ENTRY 0x10d 47 #define READ_TLB_PA_ENTRY 0x10e 48 #define WRITE_TLB_PA_ENTRY 0x10f 49 #define READ_TLB_ATTR_ENTRY 0x110 50 #define WRITE_TLB_ATTR_ENTRY 0x111 51 #define WRITE_LATENCY_CTRL_REG 0x112 52 #define WRITE_PREFETCH_CTRL_REG 0x113 53 #endif /* OMAP4_SMC_H_ */ 54