1960dff03SOleksandr Tymoshenko /*-
2960dff03SOleksandr Tymoshenko * Copyright (c) 2015 Oleksandr Tymoshenko <gonzo@freebsd.org>
3960dff03SOleksandr Tymoshenko * All rights reserved.
4960dff03SOleksandr Tymoshenko *
5960dff03SOleksandr Tymoshenko * Redistribution and use in source and binary forms, with or without
6960dff03SOleksandr Tymoshenko * modification, are permitted provided that the following conditions
7960dff03SOleksandr Tymoshenko * are met:
8960dff03SOleksandr Tymoshenko * 1. Redistributions of source code must retain the above copyright
9960dff03SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer.
10960dff03SOleksandr Tymoshenko * 2. Redistributions in binary form must reproduce the above copyright
11960dff03SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer in the
12960dff03SOleksandr Tymoshenko * documentation and/or other materials provided with the distribution.
13960dff03SOleksandr Tymoshenko *
14960dff03SOleksandr Tymoshenko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15960dff03SOleksandr Tymoshenko * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16960dff03SOleksandr Tymoshenko * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17960dff03SOleksandr Tymoshenko * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18960dff03SOleksandr Tymoshenko * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19960dff03SOleksandr Tymoshenko * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20960dff03SOleksandr Tymoshenko * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21960dff03SOleksandr Tymoshenko * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22960dff03SOleksandr Tymoshenko * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23960dff03SOleksandr Tymoshenko * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24960dff03SOleksandr Tymoshenko * SUCH DAMAGE.
25960dff03SOleksandr Tymoshenko */
26960dff03SOleksandr Tymoshenko
27960dff03SOleksandr Tymoshenko #include <sys/cdefs.h>
28960dff03SOleksandr Tymoshenko /*
29960dff03SOleksandr Tymoshenko * NXP TDA19988 HDMI encoder
30960dff03SOleksandr Tymoshenko */
31960dff03SOleksandr Tymoshenko #include <sys/param.h>
32960dff03SOleksandr Tymoshenko #include <sys/systm.h>
33960dff03SOleksandr Tymoshenko #include <sys/kernel.h>
34960dff03SOleksandr Tymoshenko #include <sys/module.h>
35960dff03SOleksandr Tymoshenko #include <sys/clock.h>
36e12be321SConrad Meyer #include <sys/eventhandler.h>
37960dff03SOleksandr Tymoshenko #include <sys/time.h>
38960dff03SOleksandr Tymoshenko #include <sys/bus.h>
39960dff03SOleksandr Tymoshenko #include <sys/resource.h>
40960dff03SOleksandr Tymoshenko #include <sys/rman.h>
41960dff03SOleksandr Tymoshenko #include <sys/types.h>
42960dff03SOleksandr Tymoshenko #include <sys/systm.h>
43960dff03SOleksandr Tymoshenko
44960dff03SOleksandr Tymoshenko #include <dev/iicbus/iicbus.h>
45960dff03SOleksandr Tymoshenko #include <dev/iicbus/iiconf.h>
46960dff03SOleksandr Tymoshenko
47960dff03SOleksandr Tymoshenko #include <dev/ofw/openfirm.h>
48960dff03SOleksandr Tymoshenko #include <dev/ofw/ofw_bus.h>
49960dff03SOleksandr Tymoshenko #include <dev/ofw/ofw_bus_subr.h>
50960dff03SOleksandr Tymoshenko
51960dff03SOleksandr Tymoshenko #include <dev/videomode/videomode.h>
52960dff03SOleksandr Tymoshenko #include <dev/videomode/edidvar.h>
53960dff03SOleksandr Tymoshenko
54960dff03SOleksandr Tymoshenko #include "iicbus_if.h"
55*00e84f52SEmmanuel Vadot #include "crtc_if.h"
56960dff03SOleksandr Tymoshenko
57960dff03SOleksandr Tymoshenko #define MKREG(page, addr) (((page) << 8) | (addr))
58960dff03SOleksandr Tymoshenko
59960dff03SOleksandr Tymoshenko #define REGPAGE(reg) (((reg) >> 8) & 0xff)
60960dff03SOleksandr Tymoshenko #define REGADDR(reg) ((reg) & 0xff)
61960dff03SOleksandr Tymoshenko
62960dff03SOleksandr Tymoshenko #define TDA_VERSION MKREG(0x00, 0x00)
63960dff03SOleksandr Tymoshenko #define TDA_MAIN_CNTRL0 MKREG(0x00, 0x01)
64960dff03SOleksandr Tymoshenko #define MAIN_CNTRL0_SR (1 << 0)
65960dff03SOleksandr Tymoshenko #define TDA_VERSION_MSB MKREG(0x00, 0x02)
66960dff03SOleksandr Tymoshenko #define TDA_SOFTRESET MKREG(0x00, 0x0a)
67960dff03SOleksandr Tymoshenko #define SOFTRESET_I2C (1 << 1)
68960dff03SOleksandr Tymoshenko #define SOFTRESET_AUDIO (1 << 0)
69960dff03SOleksandr Tymoshenko #define TDA_DDC_CTRL MKREG(0x00, 0x0b)
70960dff03SOleksandr Tymoshenko #define DDC_ENABLE 0
71960dff03SOleksandr Tymoshenko #define TDA_CCLK MKREG(0x00, 0x0c)
72960dff03SOleksandr Tymoshenko #define CCLK_ENABLE 1
73960dff03SOleksandr Tymoshenko #define TDA_INT_FLAGS_2 MKREG(0x00, 0x11)
74960dff03SOleksandr Tymoshenko #define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
75960dff03SOleksandr Tymoshenko
76960dff03SOleksandr Tymoshenko #define TDA_VIP_CNTRL_0 MKREG(0x00, 0x20)
77960dff03SOleksandr Tymoshenko #define TDA_VIP_CNTRL_1 MKREG(0x00, 0x21)
78960dff03SOleksandr Tymoshenko #define TDA_VIP_CNTRL_2 MKREG(0x00, 0x22)
79960dff03SOleksandr Tymoshenko #define TDA_VIP_CNTRL_3 MKREG(0x00, 0x23)
80960dff03SOleksandr Tymoshenko #define VIP_CNTRL_3_SYNC_HS (2 << 4)
81960dff03SOleksandr Tymoshenko #define VIP_CNTRL_3_V_TGL (1 << 2)
82960dff03SOleksandr Tymoshenko #define VIP_CNTRL_3_H_TGL (1 << 1)
83960dff03SOleksandr Tymoshenko
84960dff03SOleksandr Tymoshenko #define TDA_VIP_CNTRL_4 MKREG(0x00, 0x24)
85960dff03SOleksandr Tymoshenko #define VIP_CNTRL_4_BLANKIT_NDE (0 << 2)
86960dff03SOleksandr Tymoshenko #define VIP_CNTRL_4_BLANKIT_HS_VS (1 << 2)
87960dff03SOleksandr Tymoshenko #define VIP_CNTRL_4_BLANKIT_NHS_VS (2 << 2)
88960dff03SOleksandr Tymoshenko #define VIP_CNTRL_4_BLANKIT_HE_VE (3 << 2)
89960dff03SOleksandr Tymoshenko #define VIP_CNTRL_4_BLC_NONE (0 << 0)
90960dff03SOleksandr Tymoshenko #define VIP_CNTRL_4_BLC_RGB444 (1 << 0)
91960dff03SOleksandr Tymoshenko #define VIP_CNTRL_4_BLC_YUV444 (2 << 0)
92960dff03SOleksandr Tymoshenko #define VIP_CNTRL_4_BLC_YUV422 (3 << 0)
93960dff03SOleksandr Tymoshenko #define TDA_VIP_CNTRL_5 MKREG(0x00, 0x25)
94960dff03SOleksandr Tymoshenko #define VIP_CNTRL_5_SP_CNT(n) (((n) & 3) << 1)
95960dff03SOleksandr Tymoshenko #define TDA_MUX_VP_VIP_OUT MKREG(0x00, 0x27)
96960dff03SOleksandr Tymoshenko #define TDA_MAT_CONTRL MKREG(0x00, 0x80)
97960dff03SOleksandr Tymoshenko #define MAT_CONTRL_MAT_BP (1 << 2)
98960dff03SOleksandr Tymoshenko #define TDA_VIDFORMAT MKREG(0x00, 0xa0)
99960dff03SOleksandr Tymoshenko #define TDA_REFPIX_MSB MKREG(0x00, 0xa1)
100960dff03SOleksandr Tymoshenko #define TDA_REFPIX_LSB MKREG(0x00, 0xa2)
101960dff03SOleksandr Tymoshenko #define TDA_REFLINE_MSB MKREG(0x00, 0xa3)
102960dff03SOleksandr Tymoshenko #define TDA_REFLINE_LSB MKREG(0x00, 0xa4)
103960dff03SOleksandr Tymoshenko #define TDA_NPIX_MSB MKREG(0x00, 0xa5)
104960dff03SOleksandr Tymoshenko #define TDA_NPIX_LSB MKREG(0x00, 0xa6)
105960dff03SOleksandr Tymoshenko #define TDA_NLINE_MSB MKREG(0x00, 0xa7)
106960dff03SOleksandr Tymoshenko #define TDA_NLINE_LSB MKREG(0x00, 0xa8)
107960dff03SOleksandr Tymoshenko #define TDA_VS_LINE_STRT_1_MSB MKREG(0x00, 0xa9)
108960dff03SOleksandr Tymoshenko #define TDA_VS_LINE_STRT_1_LSB MKREG(0x00, 0xaa)
109960dff03SOleksandr Tymoshenko #define TDA_VS_PIX_STRT_1_MSB MKREG(0x00, 0xab)
110960dff03SOleksandr Tymoshenko #define TDA_VS_PIX_STRT_1_LSB MKREG(0x00, 0xac)
111960dff03SOleksandr Tymoshenko #define TDA_VS_LINE_END_1_MSB MKREG(0x00, 0xad)
112960dff03SOleksandr Tymoshenko #define TDA_VS_LINE_END_1_LSB MKREG(0x00, 0xae)
113960dff03SOleksandr Tymoshenko #define TDA_VS_PIX_END_1_MSB MKREG(0x00, 0xaf)
114960dff03SOleksandr Tymoshenko #define TDA_VS_PIX_END_1_LSB MKREG(0x00, 0xb0)
115960dff03SOleksandr Tymoshenko #define TDA_VS_LINE_STRT_2_MSB MKREG(0x00, 0xb1)
116960dff03SOleksandr Tymoshenko #define TDA_VS_LINE_STRT_2_LSB MKREG(0x00, 0xb2)
117960dff03SOleksandr Tymoshenko #define TDA_VS_PIX_STRT_2_MSB MKREG(0x00, 0xb3)
118960dff03SOleksandr Tymoshenko #define TDA_VS_PIX_STRT_2_LSB MKREG(0x00, 0xb4)
119960dff03SOleksandr Tymoshenko #define TDA_VS_LINE_END_2_MSB MKREG(0x00, 0xb5)
120960dff03SOleksandr Tymoshenko #define TDA_VS_LINE_END_2_LSB MKREG(0x00, 0xb6)
121960dff03SOleksandr Tymoshenko #define TDA_VS_PIX_END_2_MSB MKREG(0x00, 0xb7)
122960dff03SOleksandr Tymoshenko #define TDA_VS_PIX_END_2_LSB MKREG(0x00, 0xb8)
123960dff03SOleksandr Tymoshenko #define TDA_HS_PIX_START_MSB MKREG(0x00, 0xb9)
124960dff03SOleksandr Tymoshenko #define TDA_HS_PIX_START_LSB MKREG(0x00, 0xba)
125960dff03SOleksandr Tymoshenko #define TDA_HS_PIX_STOP_MSB MKREG(0x00, 0xbb)
126960dff03SOleksandr Tymoshenko #define TDA_HS_PIX_STOP_LSB MKREG(0x00, 0xbc)
127960dff03SOleksandr Tymoshenko #define TDA_VWIN_START_1_MSB MKREG(0x00, 0xbd)
128960dff03SOleksandr Tymoshenko #define TDA_VWIN_START_1_LSB MKREG(0x00, 0xbe)
129960dff03SOleksandr Tymoshenko #define TDA_VWIN_END_1_MSB MKREG(0x00, 0xbf)
130960dff03SOleksandr Tymoshenko #define TDA_VWIN_END_1_LSB MKREG(0x00, 0xc0)
131960dff03SOleksandr Tymoshenko #define TDA_VWIN_START_2_MSB MKREG(0x00, 0xc1)
132960dff03SOleksandr Tymoshenko #define TDA_VWIN_START_2_LSB MKREG(0x00, 0xc2)
133960dff03SOleksandr Tymoshenko #define TDA_VWIN_END_2_MSB MKREG(0x00, 0xc3)
134960dff03SOleksandr Tymoshenko #define TDA_VWIN_END_2_LSB MKREG(0x00, 0xc4)
135960dff03SOleksandr Tymoshenko #define TDA_DE_START_MSB MKREG(0x00, 0xc5)
136960dff03SOleksandr Tymoshenko #define TDA_DE_START_LSB MKREG(0x00, 0xc6)
137960dff03SOleksandr Tymoshenko #define TDA_DE_STOP_MSB MKREG(0x00, 0xc7)
138960dff03SOleksandr Tymoshenko #define TDA_DE_STOP_LSB MKREG(0x00, 0xc8)
139960dff03SOleksandr Tymoshenko
140960dff03SOleksandr Tymoshenko #define TDA_TBG_CNTRL_0 MKREG(0x00, 0xca)
141960dff03SOleksandr Tymoshenko #define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
142960dff03SOleksandr Tymoshenko #define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
143960dff03SOleksandr Tymoshenko
144960dff03SOleksandr Tymoshenko #define TDA_TBG_CNTRL_1 MKREG(0x00, 0xcb)
145960dff03SOleksandr Tymoshenko #define TBG_CNTRL_1_DWIN_DIS (1 << 6)
146960dff03SOleksandr Tymoshenko #define TBG_CNTRL_1_TGL_EN (1 << 2)
147960dff03SOleksandr Tymoshenko #define TBG_CNTRL_1_V_TGL (1 << 1)
148960dff03SOleksandr Tymoshenko #define TBG_CNTRL_1_H_TGL (1 << 0)
149960dff03SOleksandr Tymoshenko
150960dff03SOleksandr Tymoshenko #define TDA_HVF_CNTRL_0 MKREG(0x00, 0xe4)
151960dff03SOleksandr Tymoshenko #define HVF_CNTRL_0_PREFIL_NONE (0 << 2)
152960dff03SOleksandr Tymoshenko #define HVF_CNTRL_0_INTPOL_BYPASS (0 << 0)
153960dff03SOleksandr Tymoshenko #define TDA_HVF_CNTRL_1 MKREG(0x00, 0xe5)
154960dff03SOleksandr Tymoshenko #define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
155960dff03SOleksandr Tymoshenko #define HVF_CNTRL_1_VQR_FULL HVF_CNTRL_1_VQR(0)
156960dff03SOleksandr Tymoshenko #define TDA_ENABLE_SPACE MKREG(0x00, 0xd6)
157960dff03SOleksandr Tymoshenko #define TDA_RPT_CNTRL MKREG(0x00, 0xf0)
158960dff03SOleksandr Tymoshenko
159960dff03SOleksandr Tymoshenko #define TDA_PLL_SERIAL_1 MKREG(0x02, 0x00)
160960dff03SOleksandr Tymoshenko #define PLL_SERIAL_1_SRL_MAN_IP (1 << 6)
161960dff03SOleksandr Tymoshenko #define TDA_PLL_SERIAL_2 MKREG(0x02, 0x01)
162960dff03SOleksandr Tymoshenko #define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
163960dff03SOleksandr Tymoshenko #define PLL_SERIAL_2_SRL_NOSC(x) (((x) & 0x3) << 0)
164960dff03SOleksandr Tymoshenko #define TDA_PLL_SERIAL_3 MKREG(0x02, 0x02)
165960dff03SOleksandr Tymoshenko #define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
166960dff03SOleksandr Tymoshenko #define PLL_SERIAL_3_SRL_DE (1 << 2)
167960dff03SOleksandr Tymoshenko #define PLL_SERIAL_3_SRL_CCIR (1 << 0)
168960dff03SOleksandr Tymoshenko #define TDA_SERIALIZER MKREG(0x02, 0x03)
169960dff03SOleksandr Tymoshenko #define TDA_BUFFER_OUT MKREG(0x02, 0x04)
170960dff03SOleksandr Tymoshenko #define TDA_PLL_SCG1 MKREG(0x02, 0x05)
171960dff03SOleksandr Tymoshenko #define TDA_PLL_SCG2 MKREG(0x02, 0x06)
172960dff03SOleksandr Tymoshenko #define TDA_PLL_SCGN1 MKREG(0x02, 0x07)
173960dff03SOleksandr Tymoshenko #define TDA_PLL_SCGN2 MKREG(0x02, 0x08)
174960dff03SOleksandr Tymoshenko #define TDA_PLL_SCGR1 MKREG(0x02, 0x09)
175960dff03SOleksandr Tymoshenko #define TDA_PLL_SCGR2 MKREG(0x02, 0x0a)
176960dff03SOleksandr Tymoshenko
177960dff03SOleksandr Tymoshenko #define TDA_SEL_CLK MKREG(0x02, 0x11)
178960dff03SOleksandr Tymoshenko #define SEL_CLK_ENA_SC_CLK (1 << 3)
179960dff03SOleksandr Tymoshenko #define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
180960dff03SOleksandr Tymoshenko #define SEL_CLK_SEL_CLK1 (1 << 0)
181960dff03SOleksandr Tymoshenko #define TDA_ANA_GENERAL MKREG(0x02, 0x12)
182960dff03SOleksandr Tymoshenko
183960dff03SOleksandr Tymoshenko #define TDA_EDID_DATA0 MKREG(0x09, 0x00)
184960dff03SOleksandr Tymoshenko #define TDA_EDID_CTRL MKREG(0x09, 0xfa)
185960dff03SOleksandr Tymoshenko #define TDA_DDC_ADDR MKREG(0x09, 0xfb)
186960dff03SOleksandr Tymoshenko #define TDA_DDC_OFFS MKREG(0x09, 0xfc)
187960dff03SOleksandr Tymoshenko #define TDA_DDC_SEGM_ADDR MKREG(0x09, 0xfd)
188960dff03SOleksandr Tymoshenko #define TDA_DDC_SEGM MKREG(0x09, 0xfe)
189960dff03SOleksandr Tymoshenko
190960dff03SOleksandr Tymoshenko #define TDA_IF_VSP MKREG(0x10, 0x20)
191960dff03SOleksandr Tymoshenko #define TDA_IF_AVI MKREG(0x10, 0x40)
192960dff03SOleksandr Tymoshenko #define TDA_IF_SPD MKREG(0x10, 0x60)
193960dff03SOleksandr Tymoshenko #define TDA_IF_AUD MKREG(0x10, 0x80)
194960dff03SOleksandr Tymoshenko #define TDA_IF_MPS MKREG(0x10, 0xa0)
195960dff03SOleksandr Tymoshenko
196960dff03SOleksandr Tymoshenko #define TDA_ENC_CNTRL MKREG(0x11, 0x0d)
197960dff03SOleksandr Tymoshenko #define ENC_CNTRL_DVI_MODE (0 << 2)
198960dff03SOleksandr Tymoshenko #define ENC_CNTRL_HDMI_MODE (1 << 2)
199960dff03SOleksandr Tymoshenko #define TDA_DIP_IF_FLAGS MKREG(0x11, 0x0f)
200960dff03SOleksandr Tymoshenko #define DIP_IF_FLAGS_IF5 (1 << 5)
201960dff03SOleksandr Tymoshenko #define DIP_IF_FLAGS_IF4 (1 << 4)
202960dff03SOleksandr Tymoshenko #define DIP_IF_FLAGS_IF3 (1 << 3)
203960dff03SOleksandr Tymoshenko #define DIP_IF_FLAGS_IF2 (1 << 2) /* AVI IF on page 10h */
204960dff03SOleksandr Tymoshenko #define DIP_IF_FLAGS_IF1 (1 << 1)
205960dff03SOleksandr Tymoshenko
206960dff03SOleksandr Tymoshenko #define TDA_TX3 MKREG(0x12, 0x9a)
207960dff03SOleksandr Tymoshenko #define TDA_TX4 MKREG(0x12, 0x9b)
208960dff03SOleksandr Tymoshenko #define TX4_PD_RAM (1 << 1)
209960dff03SOleksandr Tymoshenko #define TDA_HDCP_TX33 MKREG(0x12, 0xb8)
210960dff03SOleksandr Tymoshenko #define HDCP_TX33_HDMI (1 << 1)
211960dff03SOleksandr Tymoshenko
212960dff03SOleksandr Tymoshenko #define TDA_CURPAGE_ADDR 0xff
213960dff03SOleksandr Tymoshenko
214960dff03SOleksandr Tymoshenko #define TDA_CEC_ENAMODS 0xff
215960dff03SOleksandr Tymoshenko #define ENAMODS_RXSENS (1 << 2)
216960dff03SOleksandr Tymoshenko #define ENAMODS_HDMI (1 << 1)
217960dff03SOleksandr Tymoshenko #define TDA_CEC_FRO_IM_CLK_CTRL 0xfb
218960dff03SOleksandr Tymoshenko #define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
219960dff03SOleksandr Tymoshenko #define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
220960dff03SOleksandr Tymoshenko
221960dff03SOleksandr Tymoshenko /* EDID reading */
222960dff03SOleksandr Tymoshenko #define EDID_LENGTH 0x80
223960dff03SOleksandr Tymoshenko #define MAX_READ_ATTEMPTS 100
224960dff03SOleksandr Tymoshenko
225960dff03SOleksandr Tymoshenko /* EDID fields */
226960dff03SOleksandr Tymoshenko #define EDID_MODES0 35
227960dff03SOleksandr Tymoshenko #define EDID_MODES1 36
228960dff03SOleksandr Tymoshenko #define EDID_TIMING_START 38
229960dff03SOleksandr Tymoshenko #define EDID_TIMING_END 54
230960dff03SOleksandr Tymoshenko #define EDID_TIMING_X(v) (((v) + 31) * 8)
231960dff03SOleksandr Tymoshenko #define EDID_FREQ(v) (((v) & 0x3f) + 60)
232960dff03SOleksandr Tymoshenko #define EDID_RATIO(v) (((v) >> 6) & 0x3)
233960dff03SOleksandr Tymoshenko #define EDID_RATIO_10x16 0
234960dff03SOleksandr Tymoshenko #define EDID_RATIO_3x4 1
235960dff03SOleksandr Tymoshenko #define EDID_RATIO_4x5 2
236960dff03SOleksandr Tymoshenko #define EDID_RATIO_9x16 3
237960dff03SOleksandr Tymoshenko
238960dff03SOleksandr Tymoshenko #define TDA19988 0x0301
239960dff03SOleksandr Tymoshenko
240960dff03SOleksandr Tymoshenko struct tda19988_softc {
241960dff03SOleksandr Tymoshenko device_t sc_dev;
242960dff03SOleksandr Tymoshenko uint32_t sc_addr;
243960dff03SOleksandr Tymoshenko uint32_t sc_cec_addr;
244960dff03SOleksandr Tymoshenko uint16_t sc_version;
245960dff03SOleksandr Tymoshenko int sc_current_page;
246960dff03SOleksandr Tymoshenko uint8_t *sc_edid;
247960dff03SOleksandr Tymoshenko uint32_t sc_edid_len;
248960dff03SOleksandr Tymoshenko };
249960dff03SOleksandr Tymoshenko
250960dff03SOleksandr Tymoshenko static int
tda19988_set_page(struct tda19988_softc * sc,uint8_t page)251960dff03SOleksandr Tymoshenko tda19988_set_page(struct tda19988_softc *sc, uint8_t page)
252960dff03SOleksandr Tymoshenko {
253960dff03SOleksandr Tymoshenko uint8_t addr = TDA_CURPAGE_ADDR;
254960dff03SOleksandr Tymoshenko uint8_t cmd[2];
255960dff03SOleksandr Tymoshenko int result;
256960dff03SOleksandr Tymoshenko struct iic_msg msg[] = {
257960dff03SOleksandr Tymoshenko { sc->sc_addr, IIC_M_WR, 2, cmd },
258960dff03SOleksandr Tymoshenko };
259960dff03SOleksandr Tymoshenko
260960dff03SOleksandr Tymoshenko cmd[0] = addr;
261960dff03SOleksandr Tymoshenko cmd[1] = page;
262960dff03SOleksandr Tymoshenko
263960dff03SOleksandr Tymoshenko result = (iicbus_transfer(sc->sc_dev, msg, 1));
264960dff03SOleksandr Tymoshenko if (result)
265960dff03SOleksandr Tymoshenko printf("tda19988_set_page failed: %d\n", result);
266960dff03SOleksandr Tymoshenko else
267960dff03SOleksandr Tymoshenko sc->sc_current_page = page;
268960dff03SOleksandr Tymoshenko
269960dff03SOleksandr Tymoshenko return (result);
270960dff03SOleksandr Tymoshenko }
271960dff03SOleksandr Tymoshenko
272960dff03SOleksandr Tymoshenko static int
tda19988_cec_read(struct tda19988_softc * sc,uint8_t addr,uint8_t * data)273960dff03SOleksandr Tymoshenko tda19988_cec_read(struct tda19988_softc *sc, uint8_t addr, uint8_t *data)
274960dff03SOleksandr Tymoshenko {
275960dff03SOleksandr Tymoshenko int result;
276960dff03SOleksandr Tymoshenko struct iic_msg msg[] = {
277960dff03SOleksandr Tymoshenko { sc->sc_cec_addr, IIC_M_WR, 1, &addr },
278960dff03SOleksandr Tymoshenko { sc->sc_cec_addr, IIC_M_RD, 1, data },
279960dff03SOleksandr Tymoshenko };
280960dff03SOleksandr Tymoshenko
281960dff03SOleksandr Tymoshenko result = iicbus_transfer(sc->sc_dev, msg, 2);
282960dff03SOleksandr Tymoshenko if (result)
283960dff03SOleksandr Tymoshenko printf("tda19988_cec_read failed: %d\n", result);
284960dff03SOleksandr Tymoshenko return (result);
285960dff03SOleksandr Tymoshenko }
286960dff03SOleksandr Tymoshenko
287960dff03SOleksandr Tymoshenko static int
tda19988_cec_write(struct tda19988_softc * sc,uint8_t address,uint8_t data)288960dff03SOleksandr Tymoshenko tda19988_cec_write(struct tda19988_softc *sc, uint8_t address, uint8_t data)
289960dff03SOleksandr Tymoshenko {
290960dff03SOleksandr Tymoshenko uint8_t cmd[2];
291960dff03SOleksandr Tymoshenko int result;
292960dff03SOleksandr Tymoshenko struct iic_msg msg[] = {
293960dff03SOleksandr Tymoshenko { sc->sc_cec_addr, IIC_M_WR, 2, cmd },
294960dff03SOleksandr Tymoshenko };
295960dff03SOleksandr Tymoshenko
296960dff03SOleksandr Tymoshenko cmd[0] = address;
297960dff03SOleksandr Tymoshenko cmd[1] = data;
298960dff03SOleksandr Tymoshenko
299960dff03SOleksandr Tymoshenko result = iicbus_transfer(sc->sc_dev, msg, 1);
300960dff03SOleksandr Tymoshenko if (result)
301960dff03SOleksandr Tymoshenko printf("tda19988_cec_write failed: %d\n", result);
302960dff03SOleksandr Tymoshenko return (result);
303960dff03SOleksandr Tymoshenko }
304960dff03SOleksandr Tymoshenko
305960dff03SOleksandr Tymoshenko static int
tda19988_block_read(struct tda19988_softc * sc,uint16_t addr,uint8_t * data,int len)306960dff03SOleksandr Tymoshenko tda19988_block_read(struct tda19988_softc *sc, uint16_t addr, uint8_t *data, int len)
307960dff03SOleksandr Tymoshenko {
308960dff03SOleksandr Tymoshenko uint8_t reg;
309960dff03SOleksandr Tymoshenko int result;
310960dff03SOleksandr Tymoshenko struct iic_msg msg[] = {
311960dff03SOleksandr Tymoshenko { sc->sc_addr, IIC_M_WR, 1, ® },
312960dff03SOleksandr Tymoshenko { sc->sc_addr, IIC_M_RD, len, data },
313960dff03SOleksandr Tymoshenko };
314960dff03SOleksandr Tymoshenko
315960dff03SOleksandr Tymoshenko reg = REGADDR(addr);
316960dff03SOleksandr Tymoshenko
317960dff03SOleksandr Tymoshenko if (sc->sc_current_page != REGPAGE(addr))
318960dff03SOleksandr Tymoshenko tda19988_set_page(sc, REGPAGE(addr));
319960dff03SOleksandr Tymoshenko
320960dff03SOleksandr Tymoshenko result = (iicbus_transfer(sc->sc_dev, msg, 2));
321960dff03SOleksandr Tymoshenko if (result)
322960dff03SOleksandr Tymoshenko device_printf(sc->sc_dev, "tda19988_block_read failed: %d\n", result);
323960dff03SOleksandr Tymoshenko return (result);
324960dff03SOleksandr Tymoshenko }
325960dff03SOleksandr Tymoshenko
326960dff03SOleksandr Tymoshenko static int
tda19988_reg_read(struct tda19988_softc * sc,uint16_t addr,uint8_t * data)327960dff03SOleksandr Tymoshenko tda19988_reg_read(struct tda19988_softc *sc, uint16_t addr, uint8_t *data)
328960dff03SOleksandr Tymoshenko {
329960dff03SOleksandr Tymoshenko uint8_t reg;
330960dff03SOleksandr Tymoshenko int result;
331960dff03SOleksandr Tymoshenko struct iic_msg msg[] = {
332960dff03SOleksandr Tymoshenko { sc->sc_addr, IIC_M_WR, 1, ® },
333960dff03SOleksandr Tymoshenko { sc->sc_addr, IIC_M_RD, 1, data },
334960dff03SOleksandr Tymoshenko };
335960dff03SOleksandr Tymoshenko
336960dff03SOleksandr Tymoshenko reg = REGADDR(addr);
337960dff03SOleksandr Tymoshenko
338960dff03SOleksandr Tymoshenko if (sc->sc_current_page != REGPAGE(addr))
339960dff03SOleksandr Tymoshenko tda19988_set_page(sc, REGPAGE(addr));
340960dff03SOleksandr Tymoshenko
341960dff03SOleksandr Tymoshenko result = (iicbus_transfer(sc->sc_dev, msg, 2));
342960dff03SOleksandr Tymoshenko if (result)
343960dff03SOleksandr Tymoshenko device_printf(sc->sc_dev, "tda19988_reg_read failed: %d\n", result);
344960dff03SOleksandr Tymoshenko return (result);
345960dff03SOleksandr Tymoshenko }
346960dff03SOleksandr Tymoshenko
347960dff03SOleksandr Tymoshenko static int
tda19988_reg_write(struct tda19988_softc * sc,uint16_t address,uint8_t data)348960dff03SOleksandr Tymoshenko tda19988_reg_write(struct tda19988_softc *sc, uint16_t address, uint8_t data)
349960dff03SOleksandr Tymoshenko {
350960dff03SOleksandr Tymoshenko uint8_t cmd[2];
351960dff03SOleksandr Tymoshenko int result;
352960dff03SOleksandr Tymoshenko struct iic_msg msg[] = {
353960dff03SOleksandr Tymoshenko { sc->sc_addr, IIC_M_WR, 2, cmd },
354960dff03SOleksandr Tymoshenko };
355960dff03SOleksandr Tymoshenko
356960dff03SOleksandr Tymoshenko cmd[0] = REGADDR(address);
357960dff03SOleksandr Tymoshenko cmd[1] = data;
358960dff03SOleksandr Tymoshenko
359960dff03SOleksandr Tymoshenko if (sc->sc_current_page != REGPAGE(address))
360960dff03SOleksandr Tymoshenko tda19988_set_page(sc, REGPAGE(address));
361960dff03SOleksandr Tymoshenko
362960dff03SOleksandr Tymoshenko result = iicbus_transfer(sc->sc_dev, msg, 1);
363960dff03SOleksandr Tymoshenko if (result)
364960dff03SOleksandr Tymoshenko device_printf(sc->sc_dev, "tda19988_reg_write failed: %d\n", result);
365960dff03SOleksandr Tymoshenko
366960dff03SOleksandr Tymoshenko return (result);
367960dff03SOleksandr Tymoshenko }
368960dff03SOleksandr Tymoshenko
369960dff03SOleksandr Tymoshenko static int
tda19988_reg_write2(struct tda19988_softc * sc,uint16_t address,uint16_t data)370960dff03SOleksandr Tymoshenko tda19988_reg_write2(struct tda19988_softc *sc, uint16_t address, uint16_t data)
371960dff03SOleksandr Tymoshenko {
372960dff03SOleksandr Tymoshenko uint8_t cmd[3];
373960dff03SOleksandr Tymoshenko int result;
374960dff03SOleksandr Tymoshenko struct iic_msg msg[] = {
375960dff03SOleksandr Tymoshenko { sc->sc_addr, IIC_M_WR, 3, cmd },
376960dff03SOleksandr Tymoshenko };
377960dff03SOleksandr Tymoshenko
378960dff03SOleksandr Tymoshenko cmd[0] = REGADDR(address);
379960dff03SOleksandr Tymoshenko cmd[1] = (data >> 8);
380960dff03SOleksandr Tymoshenko cmd[2] = (data & 0xff);
381960dff03SOleksandr Tymoshenko
382960dff03SOleksandr Tymoshenko if (sc->sc_current_page != REGPAGE(address))
383960dff03SOleksandr Tymoshenko tda19988_set_page(sc, REGPAGE(address));
384960dff03SOleksandr Tymoshenko
385960dff03SOleksandr Tymoshenko result = iicbus_transfer(sc->sc_dev, msg, 1);
386960dff03SOleksandr Tymoshenko if (result)
387960dff03SOleksandr Tymoshenko device_printf(sc->sc_dev, "tda19988_reg_write2 failed: %d\n", result);
388960dff03SOleksandr Tymoshenko
389960dff03SOleksandr Tymoshenko return (result);
390960dff03SOleksandr Tymoshenko }
391960dff03SOleksandr Tymoshenko
392960dff03SOleksandr Tymoshenko static void
tda19988_reg_set(struct tda19988_softc * sc,uint16_t addr,uint8_t flags)393960dff03SOleksandr Tymoshenko tda19988_reg_set(struct tda19988_softc *sc, uint16_t addr, uint8_t flags)
394960dff03SOleksandr Tymoshenko {
395960dff03SOleksandr Tymoshenko uint8_t data;
396960dff03SOleksandr Tymoshenko
397960dff03SOleksandr Tymoshenko tda19988_reg_read(sc, addr, &data);
398960dff03SOleksandr Tymoshenko data |= flags;
399960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, addr, data);
400960dff03SOleksandr Tymoshenko }
401960dff03SOleksandr Tymoshenko
402960dff03SOleksandr Tymoshenko static void
tda19988_reg_clear(struct tda19988_softc * sc,uint16_t addr,uint8_t flags)403960dff03SOleksandr Tymoshenko tda19988_reg_clear(struct tda19988_softc *sc, uint16_t addr, uint8_t flags)
404960dff03SOleksandr Tymoshenko {
405960dff03SOleksandr Tymoshenko uint8_t data;
406960dff03SOleksandr Tymoshenko
407960dff03SOleksandr Tymoshenko tda19988_reg_read(sc, addr, &data);
408960dff03SOleksandr Tymoshenko data &= ~flags;
409960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, addr, data);
410960dff03SOleksandr Tymoshenko }
411960dff03SOleksandr Tymoshenko
412960dff03SOleksandr Tymoshenko static int
tda19988_probe(device_t dev)413960dff03SOleksandr Tymoshenko tda19988_probe(device_t dev)
414960dff03SOleksandr Tymoshenko {
415960dff03SOleksandr Tymoshenko
416960dff03SOleksandr Tymoshenko if (!ofw_bus_is_compatible(dev, "nxp,tda998x"))
417960dff03SOleksandr Tymoshenko return (ENXIO);
418960dff03SOleksandr Tymoshenko
419960dff03SOleksandr Tymoshenko return (BUS_PROBE_DEFAULT);
420960dff03SOleksandr Tymoshenko }
421960dff03SOleksandr Tymoshenko
422960dff03SOleksandr Tymoshenko static void
tda19988_init_encoder(struct tda19988_softc * sc,const struct videomode * mode)423960dff03SOleksandr Tymoshenko tda19988_init_encoder(struct tda19988_softc *sc, const struct videomode *mode)
424960dff03SOleksandr Tymoshenko {
425960dff03SOleksandr Tymoshenko uint16_t ref_pix, ref_line, n_pix, n_line;
426960dff03SOleksandr Tymoshenko uint16_t hs_pix_start, hs_pix_stop;
427960dff03SOleksandr Tymoshenko uint16_t vs1_pix_start, vs1_pix_stop;
428960dff03SOleksandr Tymoshenko uint16_t vs1_line_start, vs1_line_end;
429960dff03SOleksandr Tymoshenko uint16_t vs2_pix_start, vs2_pix_stop;
430960dff03SOleksandr Tymoshenko uint16_t vs2_line_start, vs2_line_end;
431960dff03SOleksandr Tymoshenko uint16_t vwin1_line_start, vwin1_line_end;
432960dff03SOleksandr Tymoshenko uint16_t vwin2_line_start, vwin2_line_end;
433960dff03SOleksandr Tymoshenko uint16_t de_start, de_stop;
434960dff03SOleksandr Tymoshenko uint8_t reg, div;
435960dff03SOleksandr Tymoshenko
436960dff03SOleksandr Tymoshenko n_pix = mode->htotal;
437960dff03SOleksandr Tymoshenko n_line = mode->vtotal;
438960dff03SOleksandr Tymoshenko
439960dff03SOleksandr Tymoshenko hs_pix_stop = mode->hsync_end - mode->hdisplay;
440960dff03SOleksandr Tymoshenko hs_pix_start = mode->hsync_start - mode->hdisplay;
441960dff03SOleksandr Tymoshenko
442960dff03SOleksandr Tymoshenko de_stop = mode->htotal;
443960dff03SOleksandr Tymoshenko de_start = mode->htotal - mode->hdisplay;
444960dff03SOleksandr Tymoshenko ref_pix = hs_pix_start + 3;
445960dff03SOleksandr Tymoshenko
446960dff03SOleksandr Tymoshenko if (mode->flags & VID_HSKEW)
447960dff03SOleksandr Tymoshenko ref_pix += mode->hskew;
448960dff03SOleksandr Tymoshenko
449960dff03SOleksandr Tymoshenko if ((mode->flags & VID_INTERLACE) == 0) {
450960dff03SOleksandr Tymoshenko ref_line = 1 + mode->vsync_start - mode->vdisplay;
451960dff03SOleksandr Tymoshenko vwin1_line_start = mode->vtotal - mode->vdisplay - 1;
452960dff03SOleksandr Tymoshenko vwin1_line_end = vwin1_line_start + mode->vdisplay;
453960dff03SOleksandr Tymoshenko
454960dff03SOleksandr Tymoshenko vs1_pix_start = vs1_pix_stop = hs_pix_start;
455960dff03SOleksandr Tymoshenko vs1_line_start = mode->vsync_start - mode->vdisplay;
456960dff03SOleksandr Tymoshenko vs1_line_end = vs1_line_start + mode->vsync_end - mode->vsync_start;
457960dff03SOleksandr Tymoshenko
458960dff03SOleksandr Tymoshenko vwin2_line_start = vwin2_line_end = 0;
459960dff03SOleksandr Tymoshenko vs2_pix_start = vs2_pix_stop = 0;
460960dff03SOleksandr Tymoshenko vs2_line_start = vs2_line_end = 0;
461960dff03SOleksandr Tymoshenko } else {
462960dff03SOleksandr Tymoshenko ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
463960dff03SOleksandr Tymoshenko vwin1_line_start = (mode->vtotal - mode->vdisplay)/2;
464960dff03SOleksandr Tymoshenko vwin1_line_end = vwin1_line_start + mode->vdisplay/2;
465960dff03SOleksandr Tymoshenko
466960dff03SOleksandr Tymoshenko vs1_pix_start = vs1_pix_stop = hs_pix_start;
467960dff03SOleksandr Tymoshenko vs1_line_start = (mode->vsync_start - mode->vdisplay)/2;
468960dff03SOleksandr Tymoshenko vs1_line_end = vs1_line_start + (mode->vsync_end - mode->vsync_start)/2;
469960dff03SOleksandr Tymoshenko
470960dff03SOleksandr Tymoshenko vwin2_line_start = vwin1_line_start + mode->vtotal/2;
471960dff03SOleksandr Tymoshenko vwin2_line_end = vwin2_line_start + mode->vdisplay/2;
472960dff03SOleksandr Tymoshenko
473960dff03SOleksandr Tymoshenko vs2_pix_start = vs2_pix_stop = hs_pix_start + mode->htotal/2;
474960dff03SOleksandr Tymoshenko vs2_line_start = vs1_line_start + mode->vtotal/2 ;
475960dff03SOleksandr Tymoshenko vs2_line_end = vs2_line_start + (mode->vsync_end - mode->vsync_start)/2;
476960dff03SOleksandr Tymoshenko }
477960dff03SOleksandr Tymoshenko
478960dff03SOleksandr Tymoshenko div = 148500 / mode->dot_clock;
479960dff03SOleksandr Tymoshenko if (div != 0) {
480960dff03SOleksandr Tymoshenko div--;
481960dff03SOleksandr Tymoshenko if (div > 3)
482960dff03SOleksandr Tymoshenko div = 3;
483960dff03SOleksandr Tymoshenko }
484960dff03SOleksandr Tymoshenko
485960dff03SOleksandr Tymoshenko /* set HDMI HDCP mode off */
486960dff03SOleksandr Tymoshenko tda19988_reg_set(sc, TDA_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
487960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_HDCP_TX33, HDCP_TX33_HDMI);
488960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_ENC_CNTRL, ENC_CNTRL_DVI_MODE);
489960dff03SOleksandr Tymoshenko
490960dff03SOleksandr Tymoshenko /* no pre-filter or interpolator */
491960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_HVF_CNTRL_0,
492960dff03SOleksandr Tymoshenko HVF_CNTRL_0_INTPOL_BYPASS | HVF_CNTRL_0_PREFIL_NONE);
493960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
494960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_VIP_CNTRL_4,
495960dff03SOleksandr Tymoshenko VIP_CNTRL_4_BLANKIT_NDE | VIP_CNTRL_4_BLC_NONE);
496960dff03SOleksandr Tymoshenko
497960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR);
498960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IP);
499960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_PLL_SERIAL_3, PLL_SERIAL_3_SRL_DE);
500960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_SERIALIZER, 0);
501960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_HVF_CNTRL_1, HVF_CNTRL_1_VQR_FULL);
502960dff03SOleksandr Tymoshenko
503960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_RPT_CNTRL, 0);
504960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
505960dff03SOleksandr Tymoshenko SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
506960dff03SOleksandr Tymoshenko
507960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
508960dff03SOleksandr Tymoshenko PLL_SERIAL_2_SRL_PR(0));
509960dff03SOleksandr Tymoshenko
510960dff03SOleksandr Tymoshenko tda19988_reg_set(sc, TDA_MAT_CONTRL, MAT_CONTRL_MAT_BP);
511960dff03SOleksandr Tymoshenko
512960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_ANA_GENERAL, 0x09);
513960dff03SOleksandr Tymoshenko
514960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_MTHD);
515960dff03SOleksandr Tymoshenko
516960dff03SOleksandr Tymoshenko /*
517960dff03SOleksandr Tymoshenko * Sync on rising HSYNC/VSYNC
518960dff03SOleksandr Tymoshenko */
519960dff03SOleksandr Tymoshenko reg = VIP_CNTRL_3_SYNC_HS;
520960dff03SOleksandr Tymoshenko if (mode->flags & VID_NHSYNC)
521960dff03SOleksandr Tymoshenko reg |= VIP_CNTRL_3_H_TGL;
522960dff03SOleksandr Tymoshenko if (mode->flags & VID_NVSYNC)
523960dff03SOleksandr Tymoshenko reg |= VIP_CNTRL_3_V_TGL;
524960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_VIP_CNTRL_3, reg);
525960dff03SOleksandr Tymoshenko
526960dff03SOleksandr Tymoshenko reg = TBG_CNTRL_1_TGL_EN;
527960dff03SOleksandr Tymoshenko if (mode->flags & VID_NHSYNC)
528960dff03SOleksandr Tymoshenko reg |= TBG_CNTRL_1_H_TGL;
529960dff03SOleksandr Tymoshenko if (mode->flags & VID_NVSYNC)
530960dff03SOleksandr Tymoshenko reg |= TBG_CNTRL_1_V_TGL;
531960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_TBG_CNTRL_1, reg);
532960dff03SOleksandr Tymoshenko
533960dff03SOleksandr Tymoshenko /* Program timing */
534960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_VIDFORMAT, 0x00);
535960dff03SOleksandr Tymoshenko
536960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_REFPIX_MSB, ref_pix);
537960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_REFLINE_MSB, ref_line);
538960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_NPIX_MSB, n_pix);
539960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_NLINE_MSB, n_line);
540960dff03SOleksandr Tymoshenko
541960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VS_LINE_STRT_1_MSB, vs1_line_start);
542960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VS_PIX_STRT_1_MSB, vs1_pix_start);
543960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VS_LINE_END_1_MSB, vs1_line_end);
544960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VS_PIX_END_1_MSB, vs1_pix_stop);
545960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VS_LINE_STRT_2_MSB, vs2_line_start);
546960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VS_PIX_STRT_2_MSB, vs2_pix_start);
547960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VS_LINE_END_2_MSB, vs2_line_end);
548960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VS_PIX_END_2_MSB, vs2_pix_stop);
549960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_HS_PIX_START_MSB, hs_pix_start);
550960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_HS_PIX_STOP_MSB, hs_pix_stop);
551960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VWIN_START_1_MSB, vwin1_line_start);
552960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VWIN_END_1_MSB, vwin1_line_end);
553960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VWIN_START_2_MSB, vwin2_line_start);
554960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_VWIN_END_2_MSB, vwin2_line_end);
555960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_DE_START_MSB, de_start);
556960dff03SOleksandr Tymoshenko tda19988_reg_write2(sc, TDA_DE_STOP_MSB, de_stop);
557960dff03SOleksandr Tymoshenko
558960dff03SOleksandr Tymoshenko if (sc->sc_version == TDA19988)
559960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_ENABLE_SPACE, 0x00);
560960dff03SOleksandr Tymoshenko
561960dff03SOleksandr Tymoshenko /* must be last register set */
562960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_TBG_CNTRL_0, TBG_CNTRL_0_SYNC_ONCE);
563960dff03SOleksandr Tymoshenko }
564960dff03SOleksandr Tymoshenko
565960dff03SOleksandr Tymoshenko static int
tda19988_read_edid_block(struct tda19988_softc * sc,uint8_t * buf,int block)566960dff03SOleksandr Tymoshenko tda19988_read_edid_block(struct tda19988_softc *sc, uint8_t *buf, int block)
567960dff03SOleksandr Tymoshenko {
568960dff03SOleksandr Tymoshenko int attempt, err;
569960dff03SOleksandr Tymoshenko uint8_t data;
570960dff03SOleksandr Tymoshenko
571960dff03SOleksandr Tymoshenko err = 0;
572960dff03SOleksandr Tymoshenko
573960dff03SOleksandr Tymoshenko tda19988_reg_set(sc, TDA_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
574960dff03SOleksandr Tymoshenko
575960dff03SOleksandr Tymoshenko /* Block 0 */
576960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_DDC_ADDR, 0xa0);
577960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_DDC_OFFS, (block % 2) ? 128 : 0);
578960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_DDC_SEGM_ADDR, 0x60);
579960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_DDC_SEGM, block / 2);
580960dff03SOleksandr Tymoshenko
581960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_EDID_CTRL, 1);
582960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_EDID_CTRL, 0);
583960dff03SOleksandr Tymoshenko
584960dff03SOleksandr Tymoshenko data = 0;
585960dff03SOleksandr Tymoshenko for (attempt = 0; attempt < MAX_READ_ATTEMPTS; attempt++) {
586960dff03SOleksandr Tymoshenko tda19988_reg_read(sc, TDA_INT_FLAGS_2, &data);
587960dff03SOleksandr Tymoshenko if (data & INT_FLAGS_2_EDID_BLK_RD)
588960dff03SOleksandr Tymoshenko break;
589960dff03SOleksandr Tymoshenko pause("EDID", 1);
590960dff03SOleksandr Tymoshenko }
591960dff03SOleksandr Tymoshenko
592960dff03SOleksandr Tymoshenko if (attempt == MAX_READ_ATTEMPTS) {
593960dff03SOleksandr Tymoshenko err = -1;
594960dff03SOleksandr Tymoshenko goto done;
595960dff03SOleksandr Tymoshenko }
596960dff03SOleksandr Tymoshenko
597960dff03SOleksandr Tymoshenko if (tda19988_block_read(sc, TDA_EDID_DATA0, buf, EDID_LENGTH) != 0) {
598960dff03SOleksandr Tymoshenko err = -1;
599960dff03SOleksandr Tymoshenko goto done;
600960dff03SOleksandr Tymoshenko }
601960dff03SOleksandr Tymoshenko
602960dff03SOleksandr Tymoshenko done:
603960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
604960dff03SOleksandr Tymoshenko
605960dff03SOleksandr Tymoshenko return (err);
606960dff03SOleksandr Tymoshenko }
607960dff03SOleksandr Tymoshenko
608960dff03SOleksandr Tymoshenko static int
tda19988_read_edid(struct tda19988_softc * sc)609960dff03SOleksandr Tymoshenko tda19988_read_edid(struct tda19988_softc *sc)
610960dff03SOleksandr Tymoshenko {
611960dff03SOleksandr Tymoshenko int err;
612960dff03SOleksandr Tymoshenko int blocks, i;
613960dff03SOleksandr Tymoshenko uint8_t *buf;
614960dff03SOleksandr Tymoshenko
615960dff03SOleksandr Tymoshenko err = 0;
616960dff03SOleksandr Tymoshenko if (sc->sc_version == TDA19988)
617960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_TX4, TX4_PD_RAM);
618960dff03SOleksandr Tymoshenko
619960dff03SOleksandr Tymoshenko err = tda19988_read_edid_block(sc, sc->sc_edid, 0);
620960dff03SOleksandr Tymoshenko if (err)
621960dff03SOleksandr Tymoshenko goto done;
622960dff03SOleksandr Tymoshenko
623960dff03SOleksandr Tymoshenko blocks = sc->sc_edid[0x7e];
624960dff03SOleksandr Tymoshenko if (blocks > 0) {
625960dff03SOleksandr Tymoshenko sc->sc_edid = realloc(sc->sc_edid,
626960dff03SOleksandr Tymoshenko EDID_LENGTH*(blocks+1), M_DEVBUF, M_WAITOK);
627960dff03SOleksandr Tymoshenko sc->sc_edid_len = EDID_LENGTH*(blocks+1);
628960dff03SOleksandr Tymoshenko for (i = 0; i < blocks; i++) {
629960dff03SOleksandr Tymoshenko /* TODO: check validity */
630960dff03SOleksandr Tymoshenko buf = sc->sc_edid + EDID_LENGTH*(i+1);
631960dff03SOleksandr Tymoshenko err = tda19988_read_edid_block(sc, buf, i);
632960dff03SOleksandr Tymoshenko if (err)
633960dff03SOleksandr Tymoshenko goto done;
634960dff03SOleksandr Tymoshenko }
635960dff03SOleksandr Tymoshenko }
636960dff03SOleksandr Tymoshenko
6376f79d9e9SOleksandr Tymoshenko EVENTHANDLER_INVOKE(hdmi_event, sc->sc_dev, HDMI_EVENT_CONNECTED);
638960dff03SOleksandr Tymoshenko done:
639960dff03SOleksandr Tymoshenko if (sc->sc_version == TDA19988)
640960dff03SOleksandr Tymoshenko tda19988_reg_set(sc, TDA_TX4, TX4_PD_RAM);
641960dff03SOleksandr Tymoshenko
642960dff03SOleksandr Tymoshenko return (err);
643960dff03SOleksandr Tymoshenko }
644960dff03SOleksandr Tymoshenko
645960dff03SOleksandr Tymoshenko static void
tda19988_start(struct tda19988_softc * sc)6462a002a05SIan Lepore tda19988_start(struct tda19988_softc *sc)
647960dff03SOleksandr Tymoshenko {
6482a002a05SIan Lepore device_t dev;
649960dff03SOleksandr Tymoshenko uint8_t data;
650960dff03SOleksandr Tymoshenko uint16_t version;
651960dff03SOleksandr Tymoshenko
6522a002a05SIan Lepore dev = sc->sc_dev;
653960dff03SOleksandr Tymoshenko
654960dff03SOleksandr Tymoshenko tda19988_cec_write(sc, TDA_CEC_ENAMODS, ENAMODS_RXSENS | ENAMODS_HDMI);
655960dff03SOleksandr Tymoshenko DELAY(1000);
656960dff03SOleksandr Tymoshenko tda19988_cec_read(sc, 0xfe, &data);
657960dff03SOleksandr Tymoshenko
658960dff03SOleksandr Tymoshenko /* Reset core */
659960dff03SOleksandr Tymoshenko tda19988_reg_set(sc, TDA_SOFTRESET, 3);
660960dff03SOleksandr Tymoshenko DELAY(100);
661960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_SOFTRESET, 3);
662960dff03SOleksandr Tymoshenko DELAY(100);
663960dff03SOleksandr Tymoshenko
664960dff03SOleksandr Tymoshenko /* reset transmitter: */
665960dff03SOleksandr Tymoshenko tda19988_reg_set(sc, TDA_MAIN_CNTRL0, MAIN_CNTRL0_SR);
666960dff03SOleksandr Tymoshenko tda19988_reg_clear(sc, TDA_MAIN_CNTRL0, MAIN_CNTRL0_SR);
667960dff03SOleksandr Tymoshenko
668960dff03SOleksandr Tymoshenko /* PLL registers common configuration */
669960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SERIAL_1, 0x00);
670960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
671960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SERIAL_3, 0x00);
672960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_SERIALIZER, 0x00);
673960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_BUFFER_OUT, 0x00);
674960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SCG1, 0x00);
675960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
676960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SCGN1, 0xfa);
677960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SCGN2, 0x00);
678960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SCGR1, 0x5b);
679960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SCGR2, 0x00);
680960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_PLL_SCG2, 0x10);
681960dff03SOleksandr Tymoshenko
682960dff03SOleksandr Tymoshenko /* Write the default value MUX register */
683960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_MUX_VP_VIP_OUT, 0x24);
684960dff03SOleksandr Tymoshenko
685960dff03SOleksandr Tymoshenko version = 0;
686960dff03SOleksandr Tymoshenko tda19988_reg_read(sc, TDA_VERSION, &data);
687960dff03SOleksandr Tymoshenko version |= data;
688960dff03SOleksandr Tymoshenko tda19988_reg_read(sc, TDA_VERSION_MSB, &data);
689960dff03SOleksandr Tymoshenko version |= (data << 8);
690960dff03SOleksandr Tymoshenko
691960dff03SOleksandr Tymoshenko /* Clear feature bits */
692960dff03SOleksandr Tymoshenko sc->sc_version = version & ~0x30;
693960dff03SOleksandr Tymoshenko switch (sc->sc_version) {
694960dff03SOleksandr Tymoshenko case TDA19988:
695960dff03SOleksandr Tymoshenko device_printf(dev, "TDA19988\n");
696960dff03SOleksandr Tymoshenko break;
697960dff03SOleksandr Tymoshenko default:
698960dff03SOleksandr Tymoshenko device_printf(dev, "Unknown device: %04x\n", sc->sc_version);
6992a002a05SIan Lepore return;
700960dff03SOleksandr Tymoshenko }
701960dff03SOleksandr Tymoshenko
702960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_DDC_CTRL, DDC_ENABLE);
703960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_TX3, 39);
704960dff03SOleksandr Tymoshenko
705960dff03SOleksandr Tymoshenko tda19988_cec_write(sc, TDA_CEC_FRO_IM_CLK_CTRL,
706960dff03SOleksandr Tymoshenko CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
707960dff03SOleksandr Tymoshenko
708960dff03SOleksandr Tymoshenko if (tda19988_read_edid(sc) < 0) {
709960dff03SOleksandr Tymoshenko device_printf(dev, "failed to read EDID\n");
7102a002a05SIan Lepore return;
711960dff03SOleksandr Tymoshenko }
712960dff03SOleksandr Tymoshenko
713960dff03SOleksandr Tymoshenko /* Default values for RGB 4:4:4 mapping */
714960dff03SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_VIP_CNTRL_0, 0x23);
7154f5f0f28SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_VIP_CNTRL_1, 0x01);
7164f5f0f28SOleksandr Tymoshenko tda19988_reg_write(sc, TDA_VIP_CNTRL_2, 0x45);
717960dff03SOleksandr Tymoshenko }
718960dff03SOleksandr Tymoshenko
719960dff03SOleksandr Tymoshenko static int
tda19988_attach(device_t dev)720960dff03SOleksandr Tymoshenko tda19988_attach(device_t dev)
721960dff03SOleksandr Tymoshenko {
722960dff03SOleksandr Tymoshenko struct tda19988_softc *sc;
723960dff03SOleksandr Tymoshenko phandle_t node;
724960dff03SOleksandr Tymoshenko
725960dff03SOleksandr Tymoshenko sc = device_get_softc(dev);
726960dff03SOleksandr Tymoshenko
727960dff03SOleksandr Tymoshenko sc->sc_dev = dev;
7289a2bb688SIan Lepore sc->sc_addr = iicbus_get_addr(dev);
729960dff03SOleksandr Tymoshenko sc->sc_cec_addr = (0x34 << 1); /* hardcoded */
730960dff03SOleksandr Tymoshenko sc->sc_edid = malloc(EDID_LENGTH, M_DEVBUF, M_WAITOK | M_ZERO);
731960dff03SOleksandr Tymoshenko sc->sc_edid_len = EDID_LENGTH;
732960dff03SOleksandr Tymoshenko
733960dff03SOleksandr Tymoshenko device_set_desc(dev, "NXP TDA19988 HDMI transmitter");
734960dff03SOleksandr Tymoshenko
735960dff03SOleksandr Tymoshenko node = ofw_bus_get_node(dev);
736960dff03SOleksandr Tymoshenko OF_device_register_xref(OF_xref_from_node(node), dev);
737960dff03SOleksandr Tymoshenko
7382a002a05SIan Lepore tda19988_start(sc);
7392a002a05SIan Lepore
740960dff03SOleksandr Tymoshenko return (0);
741960dff03SOleksandr Tymoshenko }
742960dff03SOleksandr Tymoshenko
743960dff03SOleksandr Tymoshenko static int
tda19988_detach(device_t dev)744960dff03SOleksandr Tymoshenko tda19988_detach(device_t dev)
745960dff03SOleksandr Tymoshenko {
746960dff03SOleksandr Tymoshenko
747960dff03SOleksandr Tymoshenko /* XXX: Do not let unload drive */
748960dff03SOleksandr Tymoshenko return (EBUSY);
749960dff03SOleksandr Tymoshenko }
750960dff03SOleksandr Tymoshenko
751960dff03SOleksandr Tymoshenko static int
tda19988_get_edid(device_t dev,uint8_t ** edid,uint32_t * edid_len)752960dff03SOleksandr Tymoshenko tda19988_get_edid(device_t dev, uint8_t **edid, uint32_t *edid_len)
753960dff03SOleksandr Tymoshenko {
754960dff03SOleksandr Tymoshenko struct tda19988_softc *sc;
755960dff03SOleksandr Tymoshenko
756960dff03SOleksandr Tymoshenko sc = device_get_softc(dev);
757960dff03SOleksandr Tymoshenko
758960dff03SOleksandr Tymoshenko if (sc->sc_edid) {
759960dff03SOleksandr Tymoshenko *edid = sc->sc_edid;
760960dff03SOleksandr Tymoshenko *edid_len = sc->sc_edid_len;
761960dff03SOleksandr Tymoshenko } else
762960dff03SOleksandr Tymoshenko return (ENXIO);
763960dff03SOleksandr Tymoshenko
764960dff03SOleksandr Tymoshenko return (0);
765960dff03SOleksandr Tymoshenko }
766960dff03SOleksandr Tymoshenko
767960dff03SOleksandr Tymoshenko static int
tda19988_set_videomode(device_t dev,const struct videomode * mode)768960dff03SOleksandr Tymoshenko tda19988_set_videomode(device_t dev, const struct videomode *mode)
769960dff03SOleksandr Tymoshenko {
770960dff03SOleksandr Tymoshenko struct tda19988_softc *sc;
771960dff03SOleksandr Tymoshenko
772960dff03SOleksandr Tymoshenko sc = device_get_softc(dev);
773960dff03SOleksandr Tymoshenko
774960dff03SOleksandr Tymoshenko tda19988_init_encoder(sc, mode);
775960dff03SOleksandr Tymoshenko
776960dff03SOleksandr Tymoshenko return (0);
777960dff03SOleksandr Tymoshenko }
778960dff03SOleksandr Tymoshenko
779960dff03SOleksandr Tymoshenko static device_method_t tda_methods[] = {
780960dff03SOleksandr Tymoshenko DEVMETHOD(device_probe, tda19988_probe),
781960dff03SOleksandr Tymoshenko DEVMETHOD(device_attach, tda19988_attach),
782960dff03SOleksandr Tymoshenko DEVMETHOD(device_detach, tda19988_detach),
783960dff03SOleksandr Tymoshenko
784*00e84f52SEmmanuel Vadot /* CRTC methods */
785*00e84f52SEmmanuel Vadot DEVMETHOD(crtc_get_edid, tda19988_get_edid),
786*00e84f52SEmmanuel Vadot DEVMETHOD(crtc_set_videomode, tda19988_set_videomode),
787960dff03SOleksandr Tymoshenko {0, 0},
788960dff03SOleksandr Tymoshenko };
789960dff03SOleksandr Tymoshenko
790960dff03SOleksandr Tymoshenko static driver_t tda_driver = {
791960dff03SOleksandr Tymoshenko "tda",
792960dff03SOleksandr Tymoshenko tda_methods,
793960dff03SOleksandr Tymoshenko sizeof(struct tda19988_softc),
794960dff03SOleksandr Tymoshenko };
795960dff03SOleksandr Tymoshenko
7968537e671SJohn Baldwin DRIVER_MODULE(tda, iicbus, tda_driver, 0, 0);
797960dff03SOleksandr Tymoshenko MODULE_VERSION(tda, 1);
798960dff03SOleksandr Tymoshenko MODULE_DEPEND(tda, iicbus, 1, 1, 1);
799