xref: /freebsd/sys/arm/nvidia/tegra_mc.c (revision b9cbd68d1cbbb21eade18182a797d5fa7d0dc110)
147a232c6SMichal Meloun /*-
247a232c6SMichal Meloun  * Copyright (c) 2016 Michal Meloun <mmel@FreeBSD.org>
347a232c6SMichal Meloun  * All rights reserved.
447a232c6SMichal Meloun  *
547a232c6SMichal Meloun  * Redistribution and use in source and binary forms, with or without
647a232c6SMichal Meloun  * modification, are permitted provided that the following conditions
747a232c6SMichal Meloun  * are met:
847a232c6SMichal Meloun  * 1. Redistributions of source code must retain the above copyright
947a232c6SMichal Meloun  *    notice, this list of conditions and the following disclaimer.
1047a232c6SMichal Meloun  * 2. Redistributions in binary form must reproduce the above copyright
1147a232c6SMichal Meloun  *    notice, this list of conditions and the following disclaimer in the
1247a232c6SMichal Meloun  *    documentation and/or other materials provided with the distribution.
1347a232c6SMichal Meloun  *
1447a232c6SMichal Meloun  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1547a232c6SMichal Meloun  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1647a232c6SMichal Meloun  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1747a232c6SMichal Meloun  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1847a232c6SMichal Meloun  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
1947a232c6SMichal Meloun  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2047a232c6SMichal Meloun  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2147a232c6SMichal Meloun  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2247a232c6SMichal Meloun  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2347a232c6SMichal Meloun  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2447a232c6SMichal Meloun  * SUCH DAMAGE.
2547a232c6SMichal Meloun  */
2647a232c6SMichal Meloun 
2747a232c6SMichal Meloun #include <sys/cdefs.h>
2847a232c6SMichal Meloun __FBSDID("$FreeBSD$");
2947a232c6SMichal Meloun 
3047a232c6SMichal Meloun /*
3147a232c6SMichal Meloun  * Memory controller driver for Tegra SoCs.
3247a232c6SMichal Meloun  */
3347a232c6SMichal Meloun #include <sys/param.h>
3447a232c6SMichal Meloun #include <sys/systm.h>
3547a232c6SMichal Meloun #include <sys/bus.h>
3647a232c6SMichal Meloun #include <sys/kernel.h>
3747a232c6SMichal Meloun #include <sys/limits.h>
3847a232c6SMichal Meloun #include <sys/lock.h>
3947a232c6SMichal Meloun #include <sys/mutex.h>
4047a232c6SMichal Meloun #include <sys/module.h>
4147a232c6SMichal Meloun #include <sys/resource.h>
4247a232c6SMichal Meloun 
4347a232c6SMichal Meloun #include <machine/bus.h>
4447a232c6SMichal Meloun #include <machine/resource.h>
4547a232c6SMichal Meloun #include <sys/rman.h>
4647a232c6SMichal Meloun 
4747a232c6SMichal Meloun #include <dev/extres/clk/clk.h>
4847a232c6SMichal Meloun #include <dev/ofw/ofw_bus.h>
4947a232c6SMichal Meloun #include <dev/ofw/ofw_bus_subr.h>
5047a232c6SMichal Meloun 
5147a232c6SMichal Meloun #include "clock_if.h"
5247a232c6SMichal Meloun 
5347a232c6SMichal Meloun #define	MC_INTSTATUS			0x000
5447a232c6SMichal Meloun #define	MC_INTMASK			0x004
5547a232c6SMichal Meloun #define	 MC_INT_DECERR_MTS			(1 << 16)
5647a232c6SMichal Meloun #define	 MC_INT_SECERR_SEC			(1 << 13)
5747a232c6SMichal Meloun #define	 MC_INT_DECERR_VPR			(1 << 12)
5847a232c6SMichal Meloun #define	 MC_INT_INVALID_APB_ASID_UPDATE		(1 << 11)
5947a232c6SMichal Meloun #define	 MC_INT_INVALID_SMMU_PAGE		(1 << 10)
6047a232c6SMichal Meloun #define	 MC_INT_ARBITRATION_EMEM		(1 << 9)
6147a232c6SMichal Meloun #define	 MC_INT_SECURITY_VIOLATION		(1 << 8)
6247a232c6SMichal Meloun #define	 MC_INT_DECERR_EMEM			(1 << 6)
6347a232c6SMichal Meloun #define	 MC_INT_INT_MASK	(MC_INT_DECERR_MTS |			\
6447a232c6SMichal Meloun 				 MC_INT_SECERR_SEC |			\
6547a232c6SMichal Meloun 				 MC_INT_DECERR_VPR |			\
6647a232c6SMichal Meloun 				 MC_INT_INVALID_APB_ASID_UPDATE |	\
6747a232c6SMichal Meloun 				 MC_INT_INVALID_SMMU_PAGE |		\
6847a232c6SMichal Meloun 				 MC_INT_ARBITRATION_EMEM |		\
6947a232c6SMichal Meloun 				 MC_INT_SECURITY_VIOLATION |		\
7047a232c6SMichal Meloun 				 MC_INT_DECERR_EMEM)
7147a232c6SMichal Meloun 
7247a232c6SMichal Meloun #define	MC_ERR_STATUS			0x008
7347a232c6SMichal Meloun #define	 MC_ERR_TYPE(x)				(((x) >> 28) & 0x7)
7447a232c6SMichal Meloun #define	 MC_ERR_TYPE_DECERR_EMEM		2
7547a232c6SMichal Meloun #define	 MC_ERR_TYPE_SECURITY_TRUSTZONE		3
7647a232c6SMichal Meloun #define	 MC_ERR_TYPE_SECURITY_CARVEOUT		4
7747a232c6SMichal Meloun #define	 MC_ERR_TYPE_INVALID_SMMU_PAGE		6
7847a232c6SMichal Meloun #define	 MC_ERR_INVALID_SMMU_PAGE_READABLE 	(1 << 27)
7947a232c6SMichal Meloun #define	 MC_ERR_INVALID_SMMU_PAGE_WRITABLE	(1 << 26)
8047a232c6SMichal Meloun #define	 MC_ERR_INVALID_SMMU_PAGE_NONSECURE	(1 << 25)
8147a232c6SMichal Meloun #define	 MC_ERR_ADR_HI(x)			(((x) >> 20) & 0x3)
8247a232c6SMichal Meloun #define	 MC_ERR_SWAP				(1 << 18)
8347a232c6SMichal Meloun #define	 MC_ERR_SECURITY			(1 << 17)
8447a232c6SMichal Meloun #define	 MC_ERR_RW				(1 << 16)
8547a232c6SMichal Meloun #define	 MC_ERR_ADR1(x)				(((x) >> 12) & 0x7)
8647a232c6SMichal Meloun #define	 MC_ERR_ID(x)				(((x) >> 0) & 07F)
8747a232c6SMichal Meloun 
8847a232c6SMichal Meloun #define	MC_ERR_ADDR			0x00C
8947a232c6SMichal Meloun #define	MC_EMEM_CFG			0x050
9047a232c6SMichal Meloun #define	MC_EMEM_ADR_CFG			0x054
9147a232c6SMichal Meloun #define	 MC_EMEM_NUMDEV(x)			(((x) >> 0 ) & 0x1)
9247a232c6SMichal Meloun 
9347a232c6SMichal Meloun #define	MC_EMEM_ADR_CFG_DEV0		0x058
9447a232c6SMichal Meloun #define	MC_EMEM_ADR_CFG_DEV1		0x05C
9547a232c6SMichal Meloun #define	 EMEM_DEV_DEVSIZE(x)			(((x) >> 16) & 0xF)
9647a232c6SMichal Meloun #define	 EMEM_DEV_BANKWIDTH(x)			(((x) >>  8) & 0x3)
9747a232c6SMichal Meloun #define	 EMEM_DEV_COLWIDTH(x)			(((x) >>  8) & 0x3)
9847a232c6SMichal Meloun 
9947a232c6SMichal Meloun #define	WR4(_sc, _r, _v)	bus_write_4((_sc)->mem_res, (_r), (_v))
10047a232c6SMichal Meloun #define	RD4(_sc, _r)		bus_read_4((_sc)->mem_res, (_r))
10147a232c6SMichal Meloun 
10247a232c6SMichal Meloun #define	LOCK(_sc)		mtx_lock(&(_sc)->mtx)
10347a232c6SMichal Meloun #define	UNLOCK(_sc)		mtx_unlock(&(_sc)->mtx)
10447a232c6SMichal Meloun #define	SLEEP(_sc, timeout)	mtx_sleep(sc, &sc->mtx, 0, "tegra_mc", timeout);
10547a232c6SMichal Meloun #define	LOCK_INIT(_sc)							\
10647a232c6SMichal Meloun 	mtx_init(&_sc->mtx, device_get_nameunit(_sc->dev), "tegra_mc", MTX_DEF)
10747a232c6SMichal Meloun #define	LOCK_DESTROY(_sc)	mtx_destroy(&_sc->mtx)
10847a232c6SMichal Meloun #define	ASSERT_LOCKED(_sc)	mtx_assert(&_sc->mtx, MA_OWNED)
10947a232c6SMichal Meloun #define	ASSERT_UNLOCKED(_sc)	mtx_assert(&_sc->mtx, MA_NOTOWNED)
11047a232c6SMichal Meloun 
11147a232c6SMichal Meloun static struct ofw_compat_data compat_data[] = {
11247a232c6SMichal Meloun 	{"nvidia,tegra124-mc",	1},
113*b9cbd68dSMichal Meloun 	{"nvidia,tegra210-mc",	1},
11447a232c6SMichal Meloun 	{NULL,			0}
11547a232c6SMichal Meloun };
11647a232c6SMichal Meloun 
11747a232c6SMichal Meloun struct tegra_mc_softc {
11847a232c6SMichal Meloun 	device_t		dev;
11947a232c6SMichal Meloun 	struct mtx		mtx;
12047a232c6SMichal Meloun 
12147a232c6SMichal Meloun 	struct resource		*mem_res;
12247a232c6SMichal Meloun 	struct resource		*irq_res;
12347a232c6SMichal Meloun 	void			*irq_h;
12447a232c6SMichal Meloun 
12547a232c6SMichal Meloun 	clk_t			clk;
12647a232c6SMichal Meloun };
12747a232c6SMichal Meloun 
12847a232c6SMichal Meloun static char *smmu_err_tbl[16] = {
12947a232c6SMichal Meloun 	"reserved",		/*  0 */
13047a232c6SMichal Meloun 	"reserved",		/*  1 */
13147a232c6SMichal Meloun 	"DRAM decode",		/*  2 */
13247a232c6SMichal Meloun 	"Trustzome Security",	/*  3 */
13347a232c6SMichal Meloun 	"Security carveout",	/*  4 */
13447a232c6SMichal Meloun 	"reserved",		/*  5 */
13547a232c6SMichal Meloun 	"Invalid SMMU page",	/*  6 */
13647a232c6SMichal Meloun 	"reserved",		/*  7 */
13747a232c6SMichal Meloun };
13847a232c6SMichal Meloun 
13947a232c6SMichal Meloun static void
14047a232c6SMichal Meloun tegra_mc_intr(void *arg)
14147a232c6SMichal Meloun {
14247a232c6SMichal Meloun 	struct tegra_mc_softc *sc;
14347a232c6SMichal Meloun 	uint32_t stat, err;
14447a232c6SMichal Meloun 	uint64_t addr;
14547a232c6SMichal Meloun 
14647a232c6SMichal Meloun 	sc = (struct tegra_mc_softc *)arg;
14747a232c6SMichal Meloun 
14847a232c6SMichal Meloun 	stat = RD4(sc, MC_INTSTATUS);
14947a232c6SMichal Meloun 	if ((stat & MC_INT_INT_MASK) == 0) {
15047a232c6SMichal Meloun 		WR4(sc, MC_INTSTATUS, stat);
15147a232c6SMichal Meloun 		return;
15247a232c6SMichal Meloun 	}
15347a232c6SMichal Meloun 
15447a232c6SMichal Meloun 	device_printf(sc->dev, "Memory Controller Interrupt:\n");
15547a232c6SMichal Meloun 	if (stat & MC_INT_DECERR_MTS)
15647a232c6SMichal Meloun 		printf(" - MTS carveout violation\n");
15747a232c6SMichal Meloun 	if (stat & MC_INT_SECERR_SEC)
15847a232c6SMichal Meloun 		printf(" - SEC carveout violation\n");
15947a232c6SMichal Meloun 	if (stat & MC_INT_DECERR_VPR)
16047a232c6SMichal Meloun 		printf(" - VPR requirements violated\n");
16147a232c6SMichal Meloun 	if (stat & MC_INT_INVALID_APB_ASID_UPDATE)
16247a232c6SMichal Meloun 		printf(" - ivalid APB ASID update\n");
16347a232c6SMichal Meloun 	if (stat & MC_INT_INVALID_SMMU_PAGE)
16447a232c6SMichal Meloun 		printf(" - SMMU address translation error\n");
16547a232c6SMichal Meloun 	if (stat & MC_INT_ARBITRATION_EMEM)
16647a232c6SMichal Meloun 		printf(" - arbitration deadlock-prevention threshold hit\n");
16747a232c6SMichal Meloun 	if (stat & MC_INT_SECURITY_VIOLATION)
16847a232c6SMichal Meloun 		printf(" - SMMU address translation security error\n");
16947a232c6SMichal Meloun 	if (stat & MC_INT_DECERR_EMEM)
17047a232c6SMichal Meloun 		printf(" - SMMU address decode error\n");
17147a232c6SMichal Meloun 
17247a232c6SMichal Meloun 	if ((stat & (MC_INT_INVALID_SMMU_PAGE | MC_INT_SECURITY_VIOLATION |
17347a232c6SMichal Meloun 	   MC_INT_DECERR_EMEM)) != 0) {
17447a232c6SMichal Meloun 		err = RD4(sc, MC_ERR_STATUS);
17547a232c6SMichal Meloun 		addr = RD4(sc, MC_ERR_STATUS);
17647a232c6SMichal Meloun 		addr |= (uint64_t)(MC_ERR_ADR_HI(err)) << 32;
177*b9cbd68dSMichal Meloun 		printf(" at 0x%012jX [%s %s %s]  - %s error.\n",
178*b9cbd68dSMichal Meloun 		    (uintmax_t)addr,
17947a232c6SMichal Meloun 		    stat & MC_ERR_SWAP ? "Swap, " : "",
18047a232c6SMichal Meloun 		    stat & MC_ERR_SECURITY ? "Sec, " : "",
18147a232c6SMichal Meloun 		    stat & MC_ERR_RW ? "Write" : "Read",
18247a232c6SMichal Meloun 		    smmu_err_tbl[MC_ERR_TYPE(err)]);
18347a232c6SMichal Meloun 	}
18447a232c6SMichal Meloun 	WR4(sc, MC_INTSTATUS, stat);
18547a232c6SMichal Meloun }
18647a232c6SMichal Meloun 
18747a232c6SMichal Meloun static void
18847a232c6SMichal Meloun tegra_mc_init_hw(struct tegra_mc_softc *sc)
18947a232c6SMichal Meloun {
19047a232c6SMichal Meloun 
19147a232c6SMichal Meloun 	/* Disable and acknowledge all interrupts */
19247a232c6SMichal Meloun 	WR4(sc, MC_INTMASK, 0);
19347a232c6SMichal Meloun 	WR4(sc, MC_INTSTATUS, MC_INT_INT_MASK);
19447a232c6SMichal Meloun }
19547a232c6SMichal Meloun 
19647a232c6SMichal Meloun static int
19747a232c6SMichal Meloun tegra_mc_probe(device_t dev)
19847a232c6SMichal Meloun {
19947a232c6SMichal Meloun 	if (!ofw_bus_status_okay(dev))
20047a232c6SMichal Meloun 		return (ENXIO);
20147a232c6SMichal Meloun 
20247a232c6SMichal Meloun 	if (ofw_bus_search_compatible(dev, compat_data)->ocd_data == 0)
20347a232c6SMichal Meloun 		return (ENXIO);
20447a232c6SMichal Meloun 	device_set_desc(dev, "Tegra Memory Controller");
20547a232c6SMichal Meloun 	return (BUS_PROBE_DEFAULT);
20647a232c6SMichal Meloun }
20747a232c6SMichal Meloun 
20847a232c6SMichal Meloun static int
20947a232c6SMichal Meloun tegra_mc_attach(device_t dev)
21047a232c6SMichal Meloun {
21147a232c6SMichal Meloun 	int rv, rid;
21247a232c6SMichal Meloun 	struct tegra_mc_softc *sc;
21347a232c6SMichal Meloun 
21447a232c6SMichal Meloun 	sc = device_get_softc(dev);
21547a232c6SMichal Meloun 	sc->dev = dev;
21647a232c6SMichal Meloun 
21747a232c6SMichal Meloun 	LOCK_INIT(sc);
21847a232c6SMichal Meloun 
21947a232c6SMichal Meloun 	/* Get the memory resource for the register mapping. */
22047a232c6SMichal Meloun 	rid = 0;
22147a232c6SMichal Meloun 	sc->mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
22247a232c6SMichal Meloun 	    RF_ACTIVE);
22347a232c6SMichal Meloun 	if (sc->mem_res == NULL) {
22447a232c6SMichal Meloun 		device_printf(dev, "Cannot map registers.\n");
22547a232c6SMichal Meloun 		rv = ENXIO;
22647a232c6SMichal Meloun 		goto fail;
22747a232c6SMichal Meloun 	}
22847a232c6SMichal Meloun 
22947a232c6SMichal Meloun 	/* Allocate our IRQ resource. */
23047a232c6SMichal Meloun 	rid = 0;
23147a232c6SMichal Meloun 	sc->irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
23247a232c6SMichal Meloun 	    RF_ACTIVE);
23347a232c6SMichal Meloun 	if (sc->irq_res == NULL) {
23447a232c6SMichal Meloun 		device_printf(dev, "Cannot allocate interrupt.\n");
23547a232c6SMichal Meloun 		rv = ENXIO;
23647a232c6SMichal Meloun 		goto fail;
23747a232c6SMichal Meloun 	}
23847a232c6SMichal Meloun 
23947a232c6SMichal Meloun 	/* OFW resources. */
24047a232c6SMichal Meloun 	rv = clk_get_by_ofw_name(dev, 0, "mc", &sc->clk);
24147a232c6SMichal Meloun 	if (rv != 0) {
24247a232c6SMichal Meloun 		device_printf(dev, "Cannot get mc clock: %d\n", rv);
24347a232c6SMichal Meloun 		goto fail;
24447a232c6SMichal Meloun 	}
24547a232c6SMichal Meloun 	rv = clk_enable(sc->clk);
24647a232c6SMichal Meloun 	if (rv != 0) {
24747a232c6SMichal Meloun 		device_printf(dev, "Cannot enable clock: %d\n", rv);
24847a232c6SMichal Meloun 		goto fail;
24947a232c6SMichal Meloun 	}
25047a232c6SMichal Meloun 
25147a232c6SMichal Meloun 	/* Init hardware. */
25247a232c6SMichal Meloun 	tegra_mc_init_hw(sc);
25347a232c6SMichal Meloun 
25447a232c6SMichal Meloun 	/* Setup  interrupt */
25547a232c6SMichal Meloun 	rv = bus_setup_intr(dev, sc->irq_res, INTR_TYPE_MISC | INTR_MPSAFE,
25647a232c6SMichal Meloun 	    NULL, tegra_mc_intr, sc, &sc->irq_h);
25747a232c6SMichal Meloun 	if (rv) {
25847a232c6SMichal Meloun 		device_printf(dev, "Cannot setup interrupt.\n");
25947a232c6SMichal Meloun 		goto fail;
26047a232c6SMichal Meloun 	}
26147a232c6SMichal Meloun 
26247a232c6SMichal Meloun 	/* Enable Interrupts */
26347a232c6SMichal Meloun 	WR4(sc, MC_INTMASK, MC_INT_INT_MASK);
26447a232c6SMichal Meloun 
26547a232c6SMichal Meloun 	return (bus_generic_attach(dev));
26647a232c6SMichal Meloun 
26747a232c6SMichal Meloun fail:
26847a232c6SMichal Meloun 	if (sc->clk != NULL)
26947a232c6SMichal Meloun 		clk_release(sc->clk);
27047a232c6SMichal Meloun 	if (sc->irq_h != NULL)
27147a232c6SMichal Meloun 		bus_teardown_intr(dev, sc->irq_res, sc->irq_h);
27247a232c6SMichal Meloun 	if (sc->irq_res != NULL)
27347a232c6SMichal Meloun 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->irq_res);
27447a232c6SMichal Meloun 	if (sc->mem_res != NULL)
27547a232c6SMichal Meloun 		bus_release_resource(dev, SYS_RES_MEMORY, 0, sc->mem_res);
27647a232c6SMichal Meloun 	LOCK_DESTROY(sc);
27747a232c6SMichal Meloun 
27847a232c6SMichal Meloun 	return (rv);
27947a232c6SMichal Meloun }
28047a232c6SMichal Meloun 
28147a232c6SMichal Meloun static int
28247a232c6SMichal Meloun tegra_mc_detach(device_t dev)
28347a232c6SMichal Meloun {
28447a232c6SMichal Meloun 	struct tegra_mc_softc *sc;
28547a232c6SMichal Meloun 
28647a232c6SMichal Meloun 	sc = device_get_softc(dev);
28747a232c6SMichal Meloun 	if (sc->irq_h != NULL)
28847a232c6SMichal Meloun 		bus_teardown_intr(dev, sc->irq_res, sc->irq_h);
28947a232c6SMichal Meloun 	if (sc->irq_res != NULL)
29047a232c6SMichal Meloun 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->irq_res);
29147a232c6SMichal Meloun 	if (sc->mem_res != NULL)
29247a232c6SMichal Meloun 		bus_release_resource(dev, SYS_RES_MEMORY, 0, sc->mem_res);
29347a232c6SMichal Meloun 
29447a232c6SMichal Meloun 	LOCK_DESTROY(sc);
29547a232c6SMichal Meloun 	return (bus_generic_detach(dev));
29647a232c6SMichal Meloun }
29747a232c6SMichal Meloun 
29847a232c6SMichal Meloun static device_method_t tegra_mc_methods[] = {
29947a232c6SMichal Meloun 	/* Device interface */
30047a232c6SMichal Meloun 	DEVMETHOD(device_probe,		tegra_mc_probe),
30147a232c6SMichal Meloun 	DEVMETHOD(device_attach,	tegra_mc_attach),
30247a232c6SMichal Meloun 	DEVMETHOD(device_detach,	tegra_mc_detach),
30347a232c6SMichal Meloun 
30447a232c6SMichal Meloun 	DEVMETHOD_END
30547a232c6SMichal Meloun };
30647a232c6SMichal Meloun 
30747a232c6SMichal Meloun static devclass_t tegra_mc_devclass;
30847a232c6SMichal Meloun static DEFINE_CLASS_0(mc, tegra_mc_driver, tegra_mc_methods,
30947a232c6SMichal Meloun     sizeof(struct tegra_mc_softc));
31047a232c6SMichal Meloun DRIVER_MODULE(tegra_mc, simplebus, tegra_mc_driver, tegra_mc_devclass,
31147a232c6SMichal Meloun     NULL, NULL);
312