xref: /freebsd/sys/arm/nvidia/tegra124/tegra124_mp.c (revision fdafd315ad0d0f28a11b9fb4476a9ab059c62b92)
1ef2ee5d0SMichal Meloun /*-
2ef2ee5d0SMichal Meloun  * Copyright (c) 2016 Michal Meloun <mmel@FreeBSD.org>
3ef2ee5d0SMichal Meloun  * All rights reserved.
4ef2ee5d0SMichal Meloun  *
5ef2ee5d0SMichal Meloun  * Redistribution and use in source and binary forms, with or without
6ef2ee5d0SMichal Meloun  * modification, are permitted provided that the following conditions
7ef2ee5d0SMichal Meloun  * are met:
8ef2ee5d0SMichal Meloun  * 1. Redistributions of source code must retain the above copyright
9ef2ee5d0SMichal Meloun  *    notice, this list of conditions and the following disclaimer.
10ef2ee5d0SMichal Meloun  * 2. Redistributions in binary form must reproduce the above copyright
11ef2ee5d0SMichal Meloun  *    notice, this list of conditions and the following disclaimer in the
12ef2ee5d0SMichal Meloun  *    documentation and/or other materials provided with the distribution.
13ef2ee5d0SMichal Meloun  *
14ef2ee5d0SMichal Meloun  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
15ef2ee5d0SMichal Meloun  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
16ef2ee5d0SMichal Meloun  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
17ef2ee5d0SMichal Meloun  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18ef2ee5d0SMichal Meloun  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
19ef2ee5d0SMichal Meloun  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
20ef2ee5d0SMichal Meloun  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
21ef2ee5d0SMichal Meloun  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
22ef2ee5d0SMichal Meloun  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
23ef2ee5d0SMichal Meloun  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
24ef2ee5d0SMichal Meloun  */
25ef2ee5d0SMichal Meloun 
26ef2ee5d0SMichal Meloun #include <sys/param.h>
27ef2ee5d0SMichal Meloun #include <sys/systm.h>
28ef2ee5d0SMichal Meloun #include <sys/bus.h>
29ef2ee5d0SMichal Meloun #include <sys/kernel.h>
30ef2ee5d0SMichal Meloun #include <sys/lock.h>
31ef2ee5d0SMichal Meloun #include <sys/mutex.h>
32ef2ee5d0SMichal Meloun #include <sys/smp.h>
33ef2ee5d0SMichal Meloun 
34ef2ee5d0SMichal Meloun #include <vm/vm.h>
35ef2ee5d0SMichal Meloun #include <vm/pmap.h>
36ef2ee5d0SMichal Meloun 
37ef2ee5d0SMichal Meloun #include <machine/cpu.h>
38ef2ee5d0SMichal Meloun #include <machine/intr.h>
39ef2ee5d0SMichal Meloun #include <machine/fdt.h>
40ef2ee5d0SMichal Meloun #include <machine/smp.h>
41ef2ee5d0SMichal Meloun #include <machine/platformvar.h>
42ef2ee5d0SMichal Meloun #include <machine/pmap.h>
43ef2ee5d0SMichal Meloun 
44ef2ee5d0SMichal Meloun #include <arm/nvidia/tegra124/tegra124_mp.h>
45ef2ee5d0SMichal Meloun 
46ef2ee5d0SMichal Meloun #define	PMC_PHYSBASE			0x7000e400
47ef2ee5d0SMichal Meloun #define	PMC_SIZE			0x400
48ef2ee5d0SMichal Meloun #define	PMC_CONTROL_REG			0x0
49ef2ee5d0SMichal Meloun #define	PMC_PWRGATE_TOGGLE		0x30
50ef2ee5d0SMichal Meloun #define	 PCM_PWRGATE_TOGGLE_START	(1 << 8)
51ef2ee5d0SMichal Meloun #define	PMC_PWRGATE_STATUS		0x38
52ef2ee5d0SMichal Meloun 
53ef2ee5d0SMichal Meloun #define	TEGRA_EXCEPTION_VECTORS_BASE	0x6000F000 /* exception vectors */
54ef2ee5d0SMichal Meloun #define	TEGRA_EXCEPTION_VECTORS_SIZE	1024
55ef2ee5d0SMichal Meloun #define	 TEGRA_EXCEPTION_VECTOR_ENTRY	0x100
56ef2ee5d0SMichal Meloun 
57ef2ee5d0SMichal Meloun void
tegra124_mp_setmaxid(platform_t plat)58ef2ee5d0SMichal Meloun tegra124_mp_setmaxid(platform_t plat)
59ef2ee5d0SMichal Meloun {
60ef2ee5d0SMichal Meloun 	int ncpu;
61ef2ee5d0SMichal Meloun 
62ef2ee5d0SMichal Meloun 	/* If we've already set the global vars don't bother to do it again. */
63ef2ee5d0SMichal Meloun 	if (mp_ncpus != 0)
64ef2ee5d0SMichal Meloun 		return;
65ef2ee5d0SMichal Meloun 
66ef2ee5d0SMichal Meloun 	/* Read current CP15 Cache Size ID Register */
67ef2ee5d0SMichal Meloun 	ncpu = cp15_l2ctlr_get();
68ef2ee5d0SMichal Meloun 	ncpu = CPUV7_L2CTLR_NPROC(ncpu);
69ef2ee5d0SMichal Meloun 
70ef2ee5d0SMichal Meloun 	mp_ncpus = ncpu;
71ef2ee5d0SMichal Meloun 	mp_maxid = ncpu - 1;
72ef2ee5d0SMichal Meloun }
73ef2ee5d0SMichal Meloun 
74ef2ee5d0SMichal Meloun void
tegra124_mp_start_ap(platform_t plat)75ef2ee5d0SMichal Meloun tegra124_mp_start_ap(platform_t plat)
76ef2ee5d0SMichal Meloun {
77ef2ee5d0SMichal Meloun 	bus_space_handle_t pmc;
78ef2ee5d0SMichal Meloun 	bus_space_handle_t exvec;
79ef2ee5d0SMichal Meloun 	int i;
80ef2ee5d0SMichal Meloun 	uint32_t val;
81ef2ee5d0SMichal Meloun 	uint32_t mask;
82ef2ee5d0SMichal Meloun 
83ef2ee5d0SMichal Meloun 	if (bus_space_map(fdtbus_bs_tag, PMC_PHYSBASE, PMC_SIZE, 0, &pmc) != 0)
84ef2ee5d0SMichal Meloun 		panic("Couldn't map the PMC\n");
85ef2ee5d0SMichal Meloun 	if (bus_space_map(fdtbus_bs_tag, TEGRA_EXCEPTION_VECTORS_BASE,
86ef2ee5d0SMichal Meloun 	    TEGRA_EXCEPTION_VECTORS_SIZE, 0, &exvec) != 0)
87ef2ee5d0SMichal Meloun 		panic("Couldn't map the exception vectors\n");
88ef2ee5d0SMichal Meloun 
89ef2ee5d0SMichal Meloun 	bus_space_write_4(fdtbus_bs_tag, exvec , TEGRA_EXCEPTION_VECTOR_ENTRY,
90ef2ee5d0SMichal Meloun 			  pmap_kextract((vm_offset_t)mpentry));
91ef2ee5d0SMichal Meloun 	bus_space_read_4(fdtbus_bs_tag, exvec , TEGRA_EXCEPTION_VECTOR_ENTRY);
92ef2ee5d0SMichal Meloun 
93ef2ee5d0SMichal Meloun 	/* Wait until POWERGATE is ready (max 20 APB cycles). */
94ef2ee5d0SMichal Meloun 	do {
95ef2ee5d0SMichal Meloun 		val = bus_space_read_4(fdtbus_bs_tag, pmc,
96ef2ee5d0SMichal Meloun 		    PMC_PWRGATE_TOGGLE);
97ef2ee5d0SMichal Meloun 	} while ((val & PCM_PWRGATE_TOGGLE_START) != 0);
98ef2ee5d0SMichal Meloun 
99ef2ee5d0SMichal Meloun 	for (i = 1; i < mp_ncpus; i++) {
100ef2ee5d0SMichal Meloun 		val = bus_space_read_4(fdtbus_bs_tag, pmc, PMC_PWRGATE_STATUS);
101ef2ee5d0SMichal Meloun 		mask = 1 << (i + 8);	/* cpu mask */
102ef2ee5d0SMichal Meloun 		if ((val & mask) == 0) {
103ef2ee5d0SMichal Meloun 			/* Wait until POWERGATE is ready (max 20 APB cycles). */
104ef2ee5d0SMichal Meloun 			do {
105ef2ee5d0SMichal Meloun 				val = bus_space_read_4(fdtbus_bs_tag, pmc,
106ef2ee5d0SMichal Meloun 				PMC_PWRGATE_TOGGLE);
107ef2ee5d0SMichal Meloun 			} while ((val & PCM_PWRGATE_TOGGLE_START) != 0);
108ef2ee5d0SMichal Meloun 			bus_space_write_4(fdtbus_bs_tag, pmc,
109ef2ee5d0SMichal Meloun 			    PMC_PWRGATE_TOGGLE,
110ef2ee5d0SMichal Meloun 			    PCM_PWRGATE_TOGGLE_START | (8 + i));
111ef2ee5d0SMichal Meloun 
112ef2ee5d0SMichal Meloun 			/* Wait until CPU is powered */
113ef2ee5d0SMichal Meloun 			do {
114ef2ee5d0SMichal Meloun 				val = bus_space_read_4(fdtbus_bs_tag, pmc,
115ef2ee5d0SMichal Meloun 				    PMC_PWRGATE_STATUS);
116ef2ee5d0SMichal Meloun 			} while ((val & mask) == 0);
117ef2ee5d0SMichal Meloun 		}
118ef2ee5d0SMichal Meloun 	}
119*7cc70732SMichal Meloun 	dsb();
120*7cc70732SMichal Meloun 	sev();
121ef2ee5d0SMichal Meloun 	bus_space_unmap(fdtbus_bs_tag, pmc, PMC_SIZE);
122ef2ee5d0SMichal Meloun 	bus_space_unmap(fdtbus_bs_tag, exvec, TEGRA_EXCEPTION_VECTORS_SIZE);
123ef2ee5d0SMichal Meloun }
124