1ef2ee5d0SMichal Meloun /*-
2ef2ee5d0SMichal Meloun * Copyright (c) 2016 Michal Meloun <mmel@FreeBSD.org>
3ef2ee5d0SMichal Meloun * All rights reserved.
4ef2ee5d0SMichal Meloun *
5ef2ee5d0SMichal Meloun * Redistribution and use in source and binary forms, with or without
6ef2ee5d0SMichal Meloun * modification, are permitted provided that the following conditions
7ef2ee5d0SMichal Meloun * are met:
8ef2ee5d0SMichal Meloun * 1. Redistributions of source code must retain the above copyright
9ef2ee5d0SMichal Meloun * notice, this list of conditions and the following disclaimer.
10ef2ee5d0SMichal Meloun * 2. Redistributions in binary form must reproduce the above copyright
11ef2ee5d0SMichal Meloun * notice, this list of conditions and the following disclaimer in the
12ef2ee5d0SMichal Meloun * documentation and/or other materials provided with the distribution.
13ef2ee5d0SMichal Meloun *
14ef2ee5d0SMichal Meloun * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15ef2ee5d0SMichal Meloun * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16ef2ee5d0SMichal Meloun * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17ef2ee5d0SMichal Meloun * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18ef2ee5d0SMichal Meloun * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19ef2ee5d0SMichal Meloun * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20ef2ee5d0SMichal Meloun * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21ef2ee5d0SMichal Meloun * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22ef2ee5d0SMichal Meloun * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23ef2ee5d0SMichal Meloun * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24ef2ee5d0SMichal Meloun * SUCH DAMAGE.
25ef2ee5d0SMichal Meloun */
26ef2ee5d0SMichal Meloun
27ef2ee5d0SMichal Meloun #include <sys/param.h>
28ef2ee5d0SMichal Meloun #include <sys/systm.h>
29ef2ee5d0SMichal Meloun #include <sys/bus.h>
30ef2ee5d0SMichal Meloun #include <sys/lock.h>
31ef2ee5d0SMichal Meloun #include <sys/mutex.h>
32ef2ee5d0SMichal Meloun #include <sys/rman.h>
33ef2ee5d0SMichal Meloun
34ef2ee5d0SMichal Meloun #include <machine/bus.h>
35ef2ee5d0SMichal Meloun
36*be82b3a0SEmmanuel Vadot #include <dev/clk/clk.h>
37ef2ee5d0SMichal Meloun
388a7a4683SEmmanuel Vadot #include <dt-bindings/clock/tegra124-car.h>
39ef2ee5d0SMichal Meloun #include "tegra124_car.h"
40ef2ee5d0SMichal Meloun
41ef2ee5d0SMichal Meloun /* Flags */
42ef2ee5d0SMichal Meloun #define SMF_HAVE_DIVIDER_2 1
43ef2ee5d0SMichal Meloun
44ef2ee5d0SMichal Meloun struct super_mux_def {
45ef2ee5d0SMichal Meloun struct clknode_init_def clkdef;
46ef2ee5d0SMichal Meloun uint32_t base_reg;
47ef2ee5d0SMichal Meloun uint32_t flags;
48ef2ee5d0SMichal Meloun int src_pllx;
49ef2ee5d0SMichal Meloun int src_div2;
50ef2ee5d0SMichal Meloun };
51ef2ee5d0SMichal Meloun
52ef2ee5d0SMichal Meloun #define PLIST(x) static const char *x[]
53ef2ee5d0SMichal Meloun #define SM(_id, cn, pl, r, x, d, f) \
54ef2ee5d0SMichal Meloun { \
55ef2ee5d0SMichal Meloun .clkdef.id = _id, \
56ef2ee5d0SMichal Meloun .clkdef.name = cn, \
57ef2ee5d0SMichal Meloun .clkdef.parent_names = pl, \
58ef2ee5d0SMichal Meloun .clkdef.parent_cnt = nitems(pl), \
59ef2ee5d0SMichal Meloun .clkdef.flags = CLK_NODE_STATIC_STRINGS, \
60ef2ee5d0SMichal Meloun .base_reg = r, \
61ef2ee5d0SMichal Meloun .src_pllx = x, \
62ef2ee5d0SMichal Meloun .src_div2 = d, \
63ef2ee5d0SMichal Meloun .flags = f, \
64ef2ee5d0SMichal Meloun }
65ef2ee5d0SMichal Meloun
66ef2ee5d0SMichal Meloun PLIST(cclk_g_parents) = {
67ef2ee5d0SMichal Meloun "clk_m", "pllC_out0", "clk_s", "pllM_out0",
68ef2ee5d0SMichal Meloun "pllP_out0", "pllP_out4", "pllC2_out0", "pllC3_out0",
69ef2ee5d0SMichal Meloun "pllX_out", NULL, NULL, NULL,
70ef2ee5d0SMichal Meloun NULL, NULL, NULL,NULL, // "dfllCPU_out0"
71ef2ee5d0SMichal Meloun };
72ef2ee5d0SMichal Meloun
73ef2ee5d0SMichal Meloun PLIST(cclk_lp_parents) = {
74ef2ee5d0SMichal Meloun "clk_m", "pllC_out0", "clk_s", "pllM_out0",
75ef2ee5d0SMichal Meloun "pllP_out0", "pllP_out4", "pllC2_out0", "pllC3_out0",
76ef2ee5d0SMichal Meloun "pllX_out", NULL, NULL, NULL,
77ef2ee5d0SMichal Meloun NULL, NULL, NULL, NULL,
78ef2ee5d0SMichal Meloun "pllX_out0"
79ef2ee5d0SMichal Meloun };
80ef2ee5d0SMichal Meloun
81ef2ee5d0SMichal Meloun PLIST(sclk_parents) = {
82ef2ee5d0SMichal Meloun "clk_m", "pllC_out1", "pllP_out4", "pllP_out0",
83ef2ee5d0SMichal Meloun "pllP_out2", "pllC_out0", "clk_s", "pllM_out1",
84ef2ee5d0SMichal Meloun };
85ef2ee5d0SMichal Meloun
86ef2ee5d0SMichal Meloun static struct super_mux_def super_mux_def[] = {
87ef2ee5d0SMichal Meloun SM(TEGRA124_CLK_CCLK_G, "cclk_g", cclk_g_parents, CCLKG_BURST_POLICY, 0, 0, 0),
88ef2ee5d0SMichal Meloun SM(TEGRA124_CLK_CCLK_LP, "cclk_lp", cclk_lp_parents, CCLKLP_BURST_POLICY, 8, 16, SMF_HAVE_DIVIDER_2),
89ef2ee5d0SMichal Meloun SM(TEGRA124_CLK_SCLK, "sclk", sclk_parents, SCLK_BURST_POLICY, 0, 0, 0),
90ef2ee5d0SMichal Meloun };
91ef2ee5d0SMichal Meloun
92ef2ee5d0SMichal Meloun static int super_mux_init(struct clknode *clk, device_t dev);
93ef2ee5d0SMichal Meloun static int super_mux_set_mux(struct clknode *clk, int idx);
94ef2ee5d0SMichal Meloun
95ef2ee5d0SMichal Meloun struct super_mux_sc {
96ef2ee5d0SMichal Meloun device_t clkdev;
97ef2ee5d0SMichal Meloun uint32_t base_reg;
98ef2ee5d0SMichal Meloun int src_pllx;
99ef2ee5d0SMichal Meloun int src_div2;
100ef2ee5d0SMichal Meloun uint32_t flags;
101ef2ee5d0SMichal Meloun
102ef2ee5d0SMichal Meloun int mux;
103ef2ee5d0SMichal Meloun };
104ef2ee5d0SMichal Meloun
105ef2ee5d0SMichal Meloun static clknode_method_t super_mux_methods[] = {
106ef2ee5d0SMichal Meloun /* Device interface */
107ef2ee5d0SMichal Meloun CLKNODEMETHOD(clknode_init, super_mux_init),
108ef2ee5d0SMichal Meloun CLKNODEMETHOD(clknode_set_mux, super_mux_set_mux),
109ef2ee5d0SMichal Meloun CLKNODEMETHOD_END
110ef2ee5d0SMichal Meloun };
111ef2ee5d0SMichal Meloun DEFINE_CLASS_1(tegra124_super_mux, tegra124_super_mux_class, super_mux_methods,
112ef2ee5d0SMichal Meloun sizeof(struct super_mux_sc), clknode_class);
113ef2ee5d0SMichal Meloun
114ef2ee5d0SMichal Meloun /* Mux status. */
115ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_STDBY 0
116ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_IDLE 1
117ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_RUN 2
118ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_IRQ 3
119ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_FIQ 4
120ef2ee5d0SMichal Meloun
121ef2ee5d0SMichal Meloun /* Mux register bits. */
122ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_BIT_SHIFT 28
123ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_BIT_MASK 0xF
124ef2ee5d0SMichal Meloun /* State is Priority encoded */
125ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_BIT_STDBY 0x00
126ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_BIT_IDLE 0x01
127ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_BIT_RUN 0x02
128ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_BIT_IRQ 0x04
129ef2ee5d0SMichal Meloun #define SUPER_MUX_STATE_BIT_FIQ 0x08
130ef2ee5d0SMichal Meloun
131ef2ee5d0SMichal Meloun #define SUPER_MUX_MUX_WIDTH 4
132ef2ee5d0SMichal Meloun #define SUPER_MUX_LP_DIV2_BYPASS (1 << 16)
133ef2ee5d0SMichal Meloun
134ef2ee5d0SMichal Meloun static uint32_t
super_mux_get_state(uint32_t reg)135ef2ee5d0SMichal Meloun super_mux_get_state(uint32_t reg)
136ef2ee5d0SMichal Meloun {
137ef2ee5d0SMichal Meloun reg = (reg >> SUPER_MUX_STATE_BIT_SHIFT) & SUPER_MUX_STATE_BIT_MASK;
138ef2ee5d0SMichal Meloun if (reg & SUPER_MUX_STATE_BIT_FIQ)
139ef2ee5d0SMichal Meloun return (SUPER_MUX_STATE_FIQ);
140ef2ee5d0SMichal Meloun if (reg & SUPER_MUX_STATE_BIT_IRQ)
141ef2ee5d0SMichal Meloun return (SUPER_MUX_STATE_IRQ);
142ef2ee5d0SMichal Meloun if (reg & SUPER_MUX_STATE_BIT_RUN)
143ef2ee5d0SMichal Meloun return (SUPER_MUX_STATE_RUN);
144ef2ee5d0SMichal Meloun if (reg & SUPER_MUX_STATE_BIT_IDLE)
145ef2ee5d0SMichal Meloun return (SUPER_MUX_STATE_IDLE);
146ef2ee5d0SMichal Meloun return (SUPER_MUX_STATE_STDBY);
147ef2ee5d0SMichal Meloun }
148ef2ee5d0SMichal Meloun
149ef2ee5d0SMichal Meloun static int
super_mux_init(struct clknode * clk,device_t dev)150ef2ee5d0SMichal Meloun super_mux_init(struct clknode *clk, device_t dev)
151ef2ee5d0SMichal Meloun {
152ef2ee5d0SMichal Meloun struct super_mux_sc *sc;
153ef2ee5d0SMichal Meloun uint32_t reg;
154ef2ee5d0SMichal Meloun int shift, state;
155ef2ee5d0SMichal Meloun
156ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk);
157ef2ee5d0SMichal Meloun
158ef2ee5d0SMichal Meloun DEVICE_LOCK(sc);
159ef2ee5d0SMichal Meloun RD4(sc, sc->base_reg, ®);
160ef2ee5d0SMichal Meloun DEVICE_UNLOCK(sc);
161ef2ee5d0SMichal Meloun state = super_mux_get_state(reg);
162ef2ee5d0SMichal Meloun
163ef2ee5d0SMichal Meloun if ((state != SUPER_MUX_STATE_RUN) &&
164ef2ee5d0SMichal Meloun (state != SUPER_MUX_STATE_IDLE)) {
165ef2ee5d0SMichal Meloun panic("Unexpected super mux state: %u", state);
166ef2ee5d0SMichal Meloun }
167ef2ee5d0SMichal Meloun
168ef2ee5d0SMichal Meloun shift = state * SUPER_MUX_MUX_WIDTH;
169ef2ee5d0SMichal Meloun
170ef2ee5d0SMichal Meloun sc->mux = (reg >> shift) & ((1 << SUPER_MUX_MUX_WIDTH) - 1);
171ef2ee5d0SMichal Meloun
172ef2ee5d0SMichal Meloun /*
173ef2ee5d0SMichal Meloun * CCLKLP uses PLLX/2 as source if LP_DIV2_BYPASS isn't set
174ef2ee5d0SMichal Meloun * and source mux is set to PLLX.
175ef2ee5d0SMichal Meloun */
176ef2ee5d0SMichal Meloun if (sc->flags & SMF_HAVE_DIVIDER_2) {
177ef2ee5d0SMichal Meloun if (((reg & SUPER_MUX_LP_DIV2_BYPASS) == 0) &&
178ef2ee5d0SMichal Meloun (sc->mux == sc->src_pllx))
179ef2ee5d0SMichal Meloun sc->mux = sc->src_div2;
180ef2ee5d0SMichal Meloun }
181ef2ee5d0SMichal Meloun clknode_init_parent_idx(clk, sc->mux);
182ef2ee5d0SMichal Meloun
183ef2ee5d0SMichal Meloun return(0);
184ef2ee5d0SMichal Meloun }
185ef2ee5d0SMichal Meloun
186ef2ee5d0SMichal Meloun static int
super_mux_set_mux(struct clknode * clk,int idx)187ef2ee5d0SMichal Meloun super_mux_set_mux(struct clknode *clk, int idx)
188ef2ee5d0SMichal Meloun {
189ef2ee5d0SMichal Meloun
190ef2ee5d0SMichal Meloun struct super_mux_sc *sc;
191ef2ee5d0SMichal Meloun int shift, state;
192ef2ee5d0SMichal Meloun uint32_t reg, dummy;
193ef2ee5d0SMichal Meloun
194ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk);
195ef2ee5d0SMichal Meloun
196ef2ee5d0SMichal Meloun DEVICE_LOCK(sc);
197ef2ee5d0SMichal Meloun RD4(sc, sc->base_reg, ®);
198ef2ee5d0SMichal Meloun state = super_mux_get_state(reg);
199ef2ee5d0SMichal Meloun
200ef2ee5d0SMichal Meloun if ((state != SUPER_MUX_STATE_RUN) &&
201ef2ee5d0SMichal Meloun (state != SUPER_MUX_STATE_IDLE)) {
202ef2ee5d0SMichal Meloun panic("Unexpected super mux state: %u", state);
203ef2ee5d0SMichal Meloun }
204b7997839SMichal Meloun shift = (state - 1) * SUPER_MUX_MUX_WIDTH;
205ef2ee5d0SMichal Meloun sc->mux = idx;
206ef2ee5d0SMichal Meloun if (sc->flags & SMF_HAVE_DIVIDER_2) {
207ef2ee5d0SMichal Meloun if (idx == sc->src_div2) {
208ef2ee5d0SMichal Meloun idx = sc->src_pllx;
209ef2ee5d0SMichal Meloun reg &= ~SUPER_MUX_LP_DIV2_BYPASS;
210ef2ee5d0SMichal Meloun WR4(sc, sc->base_reg, reg);
211ef2ee5d0SMichal Meloun RD4(sc, sc->base_reg, &dummy);
212ef2ee5d0SMichal Meloun } else if (idx == sc->src_pllx) {
213ef2ee5d0SMichal Meloun reg = SUPER_MUX_LP_DIV2_BYPASS;
214ef2ee5d0SMichal Meloun WR4(sc, sc->base_reg, reg);
215ef2ee5d0SMichal Meloun RD4(sc, sc->base_reg, &dummy);
216ef2ee5d0SMichal Meloun }
217ef2ee5d0SMichal Meloun }
218ef2ee5d0SMichal Meloun reg &= ~(((1 << SUPER_MUX_MUX_WIDTH) - 1) << shift);
219ef2ee5d0SMichal Meloun reg |= idx << shift;
220b7997839SMichal Meloun
221ef2ee5d0SMichal Meloun WR4(sc, sc->base_reg, reg);
222ef2ee5d0SMichal Meloun RD4(sc, sc->base_reg, &dummy);
223ef2ee5d0SMichal Meloun DEVICE_UNLOCK(sc);
224ef2ee5d0SMichal Meloun
225ef2ee5d0SMichal Meloun return(0);
226ef2ee5d0SMichal Meloun }
227ef2ee5d0SMichal Meloun
228ef2ee5d0SMichal Meloun static int
super_mux_register(struct clkdom * clkdom,struct super_mux_def * clkdef)229ef2ee5d0SMichal Meloun super_mux_register(struct clkdom *clkdom, struct super_mux_def *clkdef)
230ef2ee5d0SMichal Meloun {
231ef2ee5d0SMichal Meloun struct clknode *clk;
232ef2ee5d0SMichal Meloun struct super_mux_sc *sc;
233ef2ee5d0SMichal Meloun
234ef2ee5d0SMichal Meloun clk = clknode_create(clkdom, &tegra124_super_mux_class,
235ef2ee5d0SMichal Meloun &clkdef->clkdef);
236ef2ee5d0SMichal Meloun if (clk == NULL)
237ef2ee5d0SMichal Meloun return (1);
238ef2ee5d0SMichal Meloun
239ef2ee5d0SMichal Meloun sc = clknode_get_softc(clk);
240ef2ee5d0SMichal Meloun sc->clkdev = clknode_get_device(clk);
241ef2ee5d0SMichal Meloun sc->base_reg = clkdef->base_reg;
242ef2ee5d0SMichal Meloun sc->src_pllx = clkdef->src_pllx;
243ef2ee5d0SMichal Meloun sc->src_div2 = clkdef->src_div2;
244ef2ee5d0SMichal Meloun sc->flags = clkdef->flags;
245ef2ee5d0SMichal Meloun
246ef2ee5d0SMichal Meloun clknode_register(clkdom, clk);
247ef2ee5d0SMichal Meloun return (0);
248ef2ee5d0SMichal Meloun }
249ef2ee5d0SMichal Meloun
250ef2ee5d0SMichal Meloun void
tegra124_super_mux_clock(struct tegra124_car_softc * sc)251ef2ee5d0SMichal Meloun tegra124_super_mux_clock(struct tegra124_car_softc *sc)
252ef2ee5d0SMichal Meloun {
253ef2ee5d0SMichal Meloun int i, rv;
254ef2ee5d0SMichal Meloun
255ef2ee5d0SMichal Meloun for (i = 0; i < nitems(super_mux_def); i++) {
256ef2ee5d0SMichal Meloun rv = super_mux_register(sc->clkdom, &super_mux_def[i]);
257ef2ee5d0SMichal Meloun if (rv != 0)
258ef2ee5d0SMichal Meloun panic("super_mux_register failed");
259ef2ee5d0SMichal Meloun }
260ef2ee5d0SMichal Meloun
261ef2ee5d0SMichal Meloun }
262