xref: /freebsd/sys/arm/mv/timer.c (revision af3dc4a7ca7fdfbe1790f34b83024557a35d11f2)
1373bbe25SRafal Jaworowski /*-
2*af3dc4a7SPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3*af3dc4a7SPedro F. Giffuni  *
4373bbe25SRafal Jaworowski  * Copyright (c) 2006 Benno Rice.
5373bbe25SRafal Jaworowski  * Copyright (C) 2007-2008 MARVELL INTERNATIONAL LTD.
6373bbe25SRafal Jaworowski  * All rights reserved.
7373bbe25SRafal Jaworowski  *
8373bbe25SRafal Jaworowski  * Adapted to Marvell SoC by Semihalf.
9373bbe25SRafal Jaworowski  *
10373bbe25SRafal Jaworowski  * Redistribution and use in source and binary forms, with or without
11373bbe25SRafal Jaworowski  * modification, are permitted provided that the following conditions
12373bbe25SRafal Jaworowski  * are met:
13373bbe25SRafal Jaworowski  * 1. Redistributions of source code must retain the above copyright
14373bbe25SRafal Jaworowski  *    notice, this list of conditions and the following disclaimer.
15373bbe25SRafal Jaworowski  * 2. Redistributions in binary form must reproduce the above copyright
16373bbe25SRafal Jaworowski  *    notice, this list of conditions and the following disclaimer in the
17373bbe25SRafal Jaworowski  *    documentation and/or other materials provided with the distribution.
18373bbe25SRafal Jaworowski  *
19373bbe25SRafal Jaworowski  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20373bbe25SRafal Jaworowski  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21373bbe25SRafal Jaworowski  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22373bbe25SRafal Jaworowski  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23373bbe25SRafal Jaworowski  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
24373bbe25SRafal Jaworowski  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
25373bbe25SRafal Jaworowski  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
26373bbe25SRafal Jaworowski  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27373bbe25SRafal Jaworowski  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
28373bbe25SRafal Jaworowski  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29373bbe25SRafal Jaworowski  *
30373bbe25SRafal Jaworowski  * from: FreeBSD: //depot/projects/arm/src/sys/arm/xscale/pxa2x0/pxa2x0_timer.c, rev 1
31373bbe25SRafal Jaworowski  */
32373bbe25SRafal Jaworowski 
33373bbe25SRafal Jaworowski #include <sys/cdefs.h>
34373bbe25SRafal Jaworowski __FBSDID("$FreeBSD$");
35373bbe25SRafal Jaworowski 
36373bbe25SRafal Jaworowski #include <sys/param.h>
37373bbe25SRafal Jaworowski #include <sys/systm.h>
38373bbe25SRafal Jaworowski #include <sys/bus.h>
39373bbe25SRafal Jaworowski #include <sys/kernel.h>
40373bbe25SRafal Jaworowski #include <sys/module.h>
41373bbe25SRafal Jaworowski #include <sys/malloc.h>
42373bbe25SRafal Jaworowski #include <sys/rman.h>
43e9f0d565SAlexander Motin #include <sys/timeet.h>
44373bbe25SRafal Jaworowski #include <sys/timetc.h>
45373bbe25SRafal Jaworowski #include <sys/watchdog.h>
46373bbe25SRafal Jaworowski #include <machine/bus.h>
47373bbe25SRafal Jaworowski #include <machine/cpu.h>
48373bbe25SRafal Jaworowski #include <machine/intr.h>
49373bbe25SRafal Jaworowski 
50373bbe25SRafal Jaworowski #include <arm/mv/mvreg.h>
51373bbe25SRafal Jaworowski #include <arm/mv/mvvar.h>
52373bbe25SRafal Jaworowski 
53db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h>
54db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h>
55db5ef4fcSRafal Jaworowski 
56373bbe25SRafal Jaworowski #define INITIAL_TIMECOUNTER	(0xffffffff)
57373bbe25SRafal Jaworowski #define MAX_WATCHDOG_TICKS	(0xffffffff)
58373bbe25SRafal Jaworowski 
59786e3feaSZbigniew Bodek #define	MV_TMR	0x1
60786e3feaSZbigniew Bodek #define	MV_WDT	0x2
61786e3feaSZbigniew Bodek #define	MV_NONE	0x0
62786e3feaSZbigniew Bodek 
63f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
64046b51bfSGrzegorz Bernacki #define MV_CLOCK_SRC		25000000	/* Timers' 25MHz mode */
6516694521SOleksandr Tymoshenko #else
6616694521SOleksandr Tymoshenko #define MV_CLOCK_SRC		get_tclk()
6716694521SOleksandr Tymoshenko #endif
6816694521SOleksandr Tymoshenko 
69786e3feaSZbigniew Bodek #if defined(SOC_MV_ARMADA38X)
70786e3feaSZbigniew Bodek #define	WATCHDOG_TIMER	4
71786e3feaSZbigniew Bodek #else
72786e3feaSZbigniew Bodek #define	WATCHDOG_TIMER	2
73786e3feaSZbigniew Bodek #endif
74786e3feaSZbigniew Bodek 
75373bbe25SRafal Jaworowski struct mv_timer_softc {
76373bbe25SRafal Jaworowski 	struct resource	*	timer_res[2];
77373bbe25SRafal Jaworowski 	bus_space_tag_t		timer_bst;
78373bbe25SRafal Jaworowski 	bus_space_handle_t	timer_bsh;
79373bbe25SRafal Jaworowski 	struct mtx		timer_mtx;
80e9f0d565SAlexander Motin 	struct eventtimer	et;
81a695f1c9SZbigniew Bodek 	boolean_t		has_wdt;
82373bbe25SRafal Jaworowski };
83373bbe25SRafal Jaworowski 
84373bbe25SRafal Jaworowski static struct resource_spec mv_timer_spec[] = {
85373bbe25SRafal Jaworowski 	{ SYS_RES_MEMORY,	0,	RF_ACTIVE },
86786e3feaSZbigniew Bodek 	{ SYS_RES_IRQ,		0,	RF_ACTIVE | RF_OPTIONAL },
87373bbe25SRafal Jaworowski 	{ -1, 0 }
88373bbe25SRafal Jaworowski };
89373bbe25SRafal Jaworowski 
90786e3feaSZbigniew Bodek /* Interrupt is not required by MV_WDT devices */
91786e3feaSZbigniew Bodek static struct ofw_compat_data mv_timer_compat[] = {
92786e3feaSZbigniew Bodek 	{"mrvl,timer",			MV_TMR | MV_WDT },
93786e3feaSZbigniew Bodek 	{"marvell,armada-380-wdt",	MV_WDT },
94786e3feaSZbigniew Bodek 	{NULL,				MV_NONE }
95786e3feaSZbigniew Bodek };
96786e3feaSZbigniew Bodek 
97373bbe25SRafal Jaworowski static struct mv_timer_softc *timer_softc = NULL;
98373bbe25SRafal Jaworowski static int timers_initialized = 0;
99373bbe25SRafal Jaworowski 
100373bbe25SRafal Jaworowski static int	mv_timer_probe(device_t);
101373bbe25SRafal Jaworowski static int	mv_timer_attach(device_t);
102373bbe25SRafal Jaworowski 
103373bbe25SRafal Jaworowski static int	mv_hardclock(void *);
104373bbe25SRafal Jaworowski static unsigned mv_timer_get_timecount(struct timecounter *);
105373bbe25SRafal Jaworowski 
106373bbe25SRafal Jaworowski static uint32_t	mv_get_timer_control(void);
107373bbe25SRafal Jaworowski static void	mv_set_timer_control(uint32_t);
108373bbe25SRafal Jaworowski static uint32_t	mv_get_timer(uint32_t);
109373bbe25SRafal Jaworowski static void	mv_set_timer(uint32_t, uint32_t);
110373bbe25SRafal Jaworowski static void	mv_set_timer_rel(uint32_t, uint32_t);
111373bbe25SRafal Jaworowski static void	mv_watchdog_enable(void);
112373bbe25SRafal Jaworowski static void	mv_watchdog_disable(void);
113373bbe25SRafal Jaworowski static void	mv_watchdog_event(void *, unsigned int, int *);
114e9f0d565SAlexander Motin static int	mv_timer_start(struct eventtimer *et,
115fdc5dd2dSAlexander Motin     sbintime_t first, sbintime_t period);
116e9f0d565SAlexander Motin static int	mv_timer_stop(struct eventtimer *et);
117e9f0d565SAlexander Motin static void	mv_setup_timers(void);
118373bbe25SRafal Jaworowski 
119373bbe25SRafal Jaworowski static struct timecounter mv_timer_timecounter = {
120373bbe25SRafal Jaworowski 	.tc_get_timecount = mv_timer_get_timecount,
121e9f0d565SAlexander Motin 	.tc_name = "CPUTimer1",
122373bbe25SRafal Jaworowski 	.tc_frequency = 0,	/* This is assigned on the fly in the init sequence */
123373bbe25SRafal Jaworowski 	.tc_counter_mask = ~0u,
124373bbe25SRafal Jaworowski 	.tc_quality = 1000,
125373bbe25SRafal Jaworowski };
126373bbe25SRafal Jaworowski 
127373bbe25SRafal Jaworowski static int
128373bbe25SRafal Jaworowski mv_timer_probe(device_t dev)
129373bbe25SRafal Jaworowski {
130373bbe25SRafal Jaworowski 
131add35ed5SIan Lepore 	if (!ofw_bus_status_okay(dev))
132add35ed5SIan Lepore 		return (ENXIO);
133add35ed5SIan Lepore 
134786e3feaSZbigniew Bodek 	if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data == MV_NONE)
135db5ef4fcSRafal Jaworowski 		return (ENXIO);
136db5ef4fcSRafal Jaworowski 
137373bbe25SRafal Jaworowski 	device_set_desc(dev, "Marvell CPU Timer");
138373bbe25SRafal Jaworowski 	return (0);
139373bbe25SRafal Jaworowski }
140373bbe25SRafal Jaworowski 
141373bbe25SRafal Jaworowski static int
142373bbe25SRafal Jaworowski mv_timer_attach(device_t dev)
143373bbe25SRafal Jaworowski {
144373bbe25SRafal Jaworowski 	int	error;
145373bbe25SRafal Jaworowski 	void	*ihl;
146373bbe25SRafal Jaworowski 	struct	mv_timer_softc *sc;
147f8742b0dSZbigniew Bodek #if !defined(SOC_MV_ARMADAXP) && !defined(SOC_MV_ARMADA38X)
148e9f0d565SAlexander Motin 	uint32_t irq_cause, irq_mask;
14916694521SOleksandr Tymoshenko #endif
150373bbe25SRafal Jaworowski 
151373bbe25SRafal Jaworowski 	if (timer_softc != NULL)
152373bbe25SRafal Jaworowski 		return (ENXIO);
153373bbe25SRafal Jaworowski 
154373bbe25SRafal Jaworowski 	sc = (struct mv_timer_softc *)device_get_softc(dev);
155373bbe25SRafal Jaworowski 	timer_softc = sc;
156373bbe25SRafal Jaworowski 
157373bbe25SRafal Jaworowski 	error = bus_alloc_resources(dev, mv_timer_spec, sc->timer_res);
158373bbe25SRafal Jaworowski 	if (error) {
159373bbe25SRafal Jaworowski 		device_printf(dev, "could not allocate resources\n");
160373bbe25SRafal Jaworowski 		return (ENXIO);
161373bbe25SRafal Jaworowski 	}
162373bbe25SRafal Jaworowski 
163373bbe25SRafal Jaworowski 	sc->timer_bst = rman_get_bustag(sc->timer_res[0]);
164373bbe25SRafal Jaworowski 	sc->timer_bsh = rman_get_bushandle(sc->timer_res[0]);
165373bbe25SRafal Jaworowski 
166a695f1c9SZbigniew Bodek 	sc->has_wdt = ofw_bus_has_prop(dev, "mrvl,has-wdt") ||
167a695f1c9SZbigniew Bodek 	    ofw_bus_is_compatible(dev, "marvell,armada-380-wdt");
168a695f1c9SZbigniew Bodek 
169373bbe25SRafal Jaworowski 	mtx_init(&timer_softc->timer_mtx, "watchdog", NULL, MTX_DEF);
170a695f1c9SZbigniew Bodek 
171a695f1c9SZbigniew Bodek 	if (sc->has_wdt) {
172373bbe25SRafal Jaworowski 		mv_watchdog_disable();
173373bbe25SRafal Jaworowski 		EVENTHANDLER_REGISTER(watchdog_list, mv_watchdog_event, sc, 0);
174a695f1c9SZbigniew Bodek 	}
175373bbe25SRafal Jaworowski 
176786e3feaSZbigniew Bodek 	if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data
177786e3feaSZbigniew Bodek 	    == MV_WDT) {
178786e3feaSZbigniew Bodek 		/* Don't set timers for wdt-only entry. */
179786e3feaSZbigniew Bodek 		device_printf(dev, "only watchdog attached\n");
180786e3feaSZbigniew Bodek 		return (0);
181786e3feaSZbigniew Bodek 	} else if (sc->timer_res[1] == NULL) {
182786e3feaSZbigniew Bodek 		device_printf(dev, "no interrupt resource\n");
183786e3feaSZbigniew Bodek 		bus_release_resources(dev, mv_timer_spec, sc->timer_res);
184786e3feaSZbigniew Bodek 		return (ENXIO);
185786e3feaSZbigniew Bodek 	}
186786e3feaSZbigniew Bodek 
187373bbe25SRafal Jaworowski 	if (bus_setup_intr(dev, sc->timer_res[1], INTR_TYPE_CLK,
188e9f0d565SAlexander Motin 	    mv_hardclock, NULL, sc, &ihl) != 0) {
189373bbe25SRafal Jaworowski 		bus_release_resources(dev, mv_timer_spec, sc->timer_res);
190e9f0d565SAlexander Motin 		device_printf(dev, "Could not setup interrupt.\n");
191373bbe25SRafal Jaworowski 		return (ENXIO);
192373bbe25SRafal Jaworowski 	}
193373bbe25SRafal Jaworowski 
194e9f0d565SAlexander Motin 	mv_setup_timers();
195f8742b0dSZbigniew Bodek #if !defined(SOC_MV_ARMADAXP) && !defined(SOC_MV_ARMADA38X)
196e9f0d565SAlexander Motin 	irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE);
19716694521SOleksandr Tymoshenko         irq_cause &= IRQ_TIMER0_CLR;
19816694521SOleksandr Tymoshenko 
199e9f0d565SAlexander Motin 	write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause);
200e9f0d565SAlexander Motin 	irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK);
201e9f0d565SAlexander Motin 	irq_mask |= IRQ_TIMER0_MASK;
202292e1140SMarcel Moolenaar 	irq_mask &= ~IRQ_TIMER1_MASK;
203e9f0d565SAlexander Motin 	write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask);
20416694521SOleksandr Tymoshenko #endif
205e9f0d565SAlexander Motin 	sc->et.et_name = "CPUTimer0";
206e9f0d565SAlexander Motin 	sc->et.et_flags = ET_FLAGS_PERIODIC | ET_FLAGS_ONESHOT;
207e9f0d565SAlexander Motin 	sc->et.et_quality = 1000;
20816694521SOleksandr Tymoshenko 
20916694521SOleksandr Tymoshenko 	sc->et.et_frequency = MV_CLOCK_SRC;
210fdc5dd2dSAlexander Motin 	sc->et.et_min_period = (0x00000002LLU << 32) / sc->et.et_frequency;
211fdc5dd2dSAlexander Motin 	sc->et.et_max_period = (0xfffffffeLLU << 32) / sc->et.et_frequency;
212e9f0d565SAlexander Motin 	sc->et.et_start = mv_timer_start;
213e9f0d565SAlexander Motin 	sc->et.et_stop = mv_timer_stop;
214e9f0d565SAlexander Motin 	sc->et.et_priv = sc;
215e9f0d565SAlexander Motin 	et_register(&sc->et);
21616694521SOleksandr Tymoshenko 	mv_timer_timecounter.tc_frequency = MV_CLOCK_SRC;
217e9f0d565SAlexander Motin 	tc_init(&mv_timer_timecounter);
218373bbe25SRafal Jaworowski 
219373bbe25SRafal Jaworowski 	return (0);
220373bbe25SRafal Jaworowski }
221373bbe25SRafal Jaworowski 
222373bbe25SRafal Jaworowski static int
223373bbe25SRafal Jaworowski mv_hardclock(void *arg)
224373bbe25SRafal Jaworowski {
225e9f0d565SAlexander Motin 	struct	mv_timer_softc *sc;
226373bbe25SRafal Jaworowski 	uint32_t irq_cause;
227373bbe25SRafal Jaworowski 
228373bbe25SRafal Jaworowski 	irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE);
22916694521SOleksandr Tymoshenko 	irq_cause &= IRQ_TIMER0_CLR;
230373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause);
231373bbe25SRafal Jaworowski 
232afc1cdb9SAlexander Motin 	sc = (struct mv_timer_softc *)arg;
233afc1cdb9SAlexander Motin 	if (sc->et.et_active)
234afc1cdb9SAlexander Motin 		sc->et.et_event_cb(&sc->et, sc->et.et_arg);
235afc1cdb9SAlexander Motin 
236373bbe25SRafal Jaworowski 	return (FILTER_HANDLED);
237373bbe25SRafal Jaworowski }
238373bbe25SRafal Jaworowski 
239373bbe25SRafal Jaworowski static device_method_t mv_timer_methods[] = {
240373bbe25SRafal Jaworowski 	DEVMETHOD(device_probe, mv_timer_probe),
241373bbe25SRafal Jaworowski 	DEVMETHOD(device_attach, mv_timer_attach),
242373bbe25SRafal Jaworowski 
243373bbe25SRafal Jaworowski 	{ 0, 0 }
244373bbe25SRafal Jaworowski };
245373bbe25SRafal Jaworowski 
246373bbe25SRafal Jaworowski static driver_t mv_timer_driver = {
247373bbe25SRafal Jaworowski 	"timer",
248373bbe25SRafal Jaworowski 	mv_timer_methods,
249373bbe25SRafal Jaworowski 	sizeof(struct mv_timer_softc),
250373bbe25SRafal Jaworowski };
251373bbe25SRafal Jaworowski 
252373bbe25SRafal Jaworowski static devclass_t mv_timer_devclass;
253373bbe25SRafal Jaworowski 
254db5ef4fcSRafal Jaworowski DRIVER_MODULE(timer, simplebus, mv_timer_driver, mv_timer_devclass, 0, 0);
255373bbe25SRafal Jaworowski 
256373bbe25SRafal Jaworowski static unsigned
257373bbe25SRafal Jaworowski mv_timer_get_timecount(struct timecounter *tc)
258373bbe25SRafal Jaworowski {
259373bbe25SRafal Jaworowski 
260373bbe25SRafal Jaworowski 	return (INITIAL_TIMECOUNTER - mv_get_timer(1));
261373bbe25SRafal Jaworowski }
262373bbe25SRafal Jaworowski 
263373bbe25SRafal Jaworowski void
264373bbe25SRafal Jaworowski DELAY(int usec)
265373bbe25SRafal Jaworowski {
266373bbe25SRafal Jaworowski 	uint32_t	val, val_temp;
267373bbe25SRafal Jaworowski 	int32_t		nticks;
268373bbe25SRafal Jaworowski 
269373bbe25SRafal Jaworowski 	if (!timers_initialized) {
270373bbe25SRafal Jaworowski 		for (; usec > 0; usec--)
271373bbe25SRafal Jaworowski 			for (val = 100; val > 0; val--)
272292e1140SMarcel Moolenaar 				__asm __volatile("nop" ::: "memory");
273373bbe25SRafal Jaworowski 		return;
274373bbe25SRafal Jaworowski 	}
275373bbe25SRafal Jaworowski 
276373bbe25SRafal Jaworowski 	val = mv_get_timer(1);
27716694521SOleksandr Tymoshenko 	nticks = ((MV_CLOCK_SRC / 1000000 + 1) * usec);
278373bbe25SRafal Jaworowski 
279373bbe25SRafal Jaworowski 	while (nticks > 0) {
280373bbe25SRafal Jaworowski 		val_temp = mv_get_timer(1);
281373bbe25SRafal Jaworowski 		if (val > val_temp)
282373bbe25SRafal Jaworowski 			nticks -= (val - val_temp);
283373bbe25SRafal Jaworowski 		else
284373bbe25SRafal Jaworowski 			nticks -= (val + (INITIAL_TIMECOUNTER - val_temp));
285373bbe25SRafal Jaworowski 
286373bbe25SRafal Jaworowski 		val = val_temp;
287373bbe25SRafal Jaworowski 	}
288373bbe25SRafal Jaworowski }
289373bbe25SRafal Jaworowski 
290373bbe25SRafal Jaworowski static uint32_t
291373bbe25SRafal Jaworowski mv_get_timer_control(void)
292373bbe25SRafal Jaworowski {
293373bbe25SRafal Jaworowski 
294373bbe25SRafal Jaworowski 	return (bus_space_read_4(timer_softc->timer_bst,
295373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER_CONTROL));
296373bbe25SRafal Jaworowski }
297373bbe25SRafal Jaworowski 
298373bbe25SRafal Jaworowski static void
299373bbe25SRafal Jaworowski mv_set_timer_control(uint32_t val)
300373bbe25SRafal Jaworowski {
301373bbe25SRafal Jaworowski 
302373bbe25SRafal Jaworowski 	bus_space_write_4(timer_softc->timer_bst,
303373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER_CONTROL, val);
304373bbe25SRafal Jaworowski }
305373bbe25SRafal Jaworowski 
306373bbe25SRafal Jaworowski static uint32_t
307373bbe25SRafal Jaworowski mv_get_timer(uint32_t timer)
308373bbe25SRafal Jaworowski {
309373bbe25SRafal Jaworowski 
310373bbe25SRafal Jaworowski 	return (bus_space_read_4(timer_softc->timer_bst,
311373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8));
312373bbe25SRafal Jaworowski }
313373bbe25SRafal Jaworowski 
314373bbe25SRafal Jaworowski static void
315373bbe25SRafal Jaworowski mv_set_timer(uint32_t timer, uint32_t val)
316373bbe25SRafal Jaworowski {
317373bbe25SRafal Jaworowski 
318373bbe25SRafal Jaworowski 	bus_space_write_4(timer_softc->timer_bst,
319373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8, val);
320373bbe25SRafal Jaworowski }
321373bbe25SRafal Jaworowski 
322373bbe25SRafal Jaworowski static void
323373bbe25SRafal Jaworowski mv_set_timer_rel(uint32_t timer, uint32_t val)
324373bbe25SRafal Jaworowski {
325373bbe25SRafal Jaworowski 
326373bbe25SRafal Jaworowski 	bus_space_write_4(timer_softc->timer_bst,
327373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER0_REL + timer * 0x8, val);
328373bbe25SRafal Jaworowski }
329373bbe25SRafal Jaworowski 
330373bbe25SRafal Jaworowski static void
331373bbe25SRafal Jaworowski mv_watchdog_enable(void)
332373bbe25SRafal Jaworowski {
33316694521SOleksandr Tymoshenko 	uint32_t val, irq_cause;
334f8742b0dSZbigniew Bodek #if !defined(SOC_MV_ARMADAXP) && !defined(SOC_MV_ARMADA38X)
33516694521SOleksandr Tymoshenko 	uint32_t irq_mask;
33616694521SOleksandr Tymoshenko #endif
337373bbe25SRafal Jaworowski 
338373bbe25SRafal Jaworowski 	irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE);
33916694521SOleksandr Tymoshenko 	irq_cause &= IRQ_TIMER_WD_CLR;
340373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause);
341373bbe25SRafal Jaworowski 
342f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
343d65cdf4bSGrzegorz Bernacki 	val = read_cpu_mp_clocks(WD_RSTOUTn_MASK);
344d65cdf4bSGrzegorz Bernacki 	val |= (WD_GLOBAL_MASK | WD_CPU0_MASK);
345d65cdf4bSGrzegorz Bernacki 	write_cpu_mp_clocks(WD_RSTOUTn_MASK, val);
346786e3feaSZbigniew Bodek 
347786e3feaSZbigniew Bodek 	val = read_cpu_misc(RSTOUTn_MASK);
348786e3feaSZbigniew Bodek 	val &= ~RSTOUTn_MASK_WD;
349786e3feaSZbigniew Bodek 	write_cpu_misc(RSTOUTn_MASK, val);
350d65cdf4bSGrzegorz Bernacki #else
351373bbe25SRafal Jaworowski 	irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK);
352373bbe25SRafal Jaworowski 	irq_mask |= IRQ_TIMER_WD_MASK;
353373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask);
354373bbe25SRafal Jaworowski 
355373bbe25SRafal Jaworowski 	val = read_cpu_ctrl(RSTOUTn_MASK);
356373bbe25SRafal Jaworowski 	val |= WD_RST_OUT_EN;
357373bbe25SRafal Jaworowski 	write_cpu_ctrl(RSTOUTn_MASK, val);
358d65cdf4bSGrzegorz Bernacki #endif
359373bbe25SRafal Jaworowski 
360373bbe25SRafal Jaworowski 	val = mv_get_timer_control();
361786e3feaSZbigniew Bodek #if defined(SOC_MV_ARMADA38X)
362786e3feaSZbigniew Bodek 	val |= CPU_TIMER_WD_EN | CPU_TIMER_WD_AUTO | CPU_TIMER_WD_25MHZ_EN;
363786e3feaSZbigniew Bodek #elif defined(SOC_MV_ARMADAXP)
364786e3feaSZbigniew Bodek 	val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO | CPU_TIMER_WD_25MHZ_EN;
365786e3feaSZbigniew Bodek #else
366786e3feaSZbigniew Bodek 	val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO;
367046b51bfSGrzegorz Bernacki #endif
368373bbe25SRafal Jaworowski 	mv_set_timer_control(val);
369373bbe25SRafal Jaworowski }
370373bbe25SRafal Jaworowski 
371373bbe25SRafal Jaworowski static void
372373bbe25SRafal Jaworowski mv_watchdog_disable(void)
373373bbe25SRafal Jaworowski {
37416694521SOleksandr Tymoshenko 	uint32_t val, irq_cause;
375f8742b0dSZbigniew Bodek #if !defined(SOC_MV_ARMADAXP) && !defined(SOC_MV_ARMADA38X)
37616694521SOleksandr Tymoshenko 	uint32_t irq_mask;
37716694521SOleksandr Tymoshenko #endif
378373bbe25SRafal Jaworowski 
379373bbe25SRafal Jaworowski 	val = mv_get_timer_control();
380786e3feaSZbigniew Bodek #if defined(SOC_MV_ARMADA38X)
381373bbe25SRafal Jaworowski 	val &= ~(CPU_TIMER_WD_EN | CPU_TIMER_WD_AUTO);
382786e3feaSZbigniew Bodek #else
383786e3feaSZbigniew Bodek 	val &= ~(CPU_TIMER2_EN | CPU_TIMER2_AUTO);
384786e3feaSZbigniew Bodek #endif
385373bbe25SRafal Jaworowski 	mv_set_timer_control(val);
386373bbe25SRafal Jaworowski 
387f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
388d65cdf4bSGrzegorz Bernacki 	val = read_cpu_mp_clocks(WD_RSTOUTn_MASK);
389d65cdf4bSGrzegorz Bernacki 	val &= ~(WD_GLOBAL_MASK | WD_CPU0_MASK);
390d65cdf4bSGrzegorz Bernacki 	write_cpu_mp_clocks(WD_RSTOUTn_MASK, val);
391786e3feaSZbigniew Bodek 
392786e3feaSZbigniew Bodek 	val = read_cpu_misc(RSTOUTn_MASK);
393786e3feaSZbigniew Bodek 	val |= RSTOUTn_MASK_WD;
394786e3feaSZbigniew Bodek 	write_cpu_misc(RSTOUTn_MASK, RSTOUTn_MASK_WD);
395d65cdf4bSGrzegorz Bernacki #else
396373bbe25SRafal Jaworowski 	val = read_cpu_ctrl(RSTOUTn_MASK);
397373bbe25SRafal Jaworowski 	val &= ~WD_RST_OUT_EN;
398373bbe25SRafal Jaworowski 	write_cpu_ctrl(RSTOUTn_MASK, val);
399373bbe25SRafal Jaworowski 
400373bbe25SRafal Jaworowski 	irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK);
401373bbe25SRafal Jaworowski 	irq_mask &= ~(IRQ_TIMER_WD_MASK);
402373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask);
40316694521SOleksandr Tymoshenko #endif
404373bbe25SRafal Jaworowski 
405373bbe25SRafal Jaworowski 	irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE);
40616694521SOleksandr Tymoshenko 	irq_cause &= IRQ_TIMER_WD_CLR;
407373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause);
408373bbe25SRafal Jaworowski }
409373bbe25SRafal Jaworowski 
410373bbe25SRafal Jaworowski 
411373bbe25SRafal Jaworowski /*
412373bbe25SRafal Jaworowski  * Watchdog event handler.
413373bbe25SRafal Jaworowski  */
414373bbe25SRafal Jaworowski static void
415373bbe25SRafal Jaworowski mv_watchdog_event(void *arg, unsigned int cmd, int *error)
416373bbe25SRafal Jaworowski {
417373bbe25SRafal Jaworowski 	uint64_t ns;
418373bbe25SRafal Jaworowski 	uint64_t ticks;
419373bbe25SRafal Jaworowski 
420373bbe25SRafal Jaworowski 	mtx_lock(&timer_softc->timer_mtx);
421373bbe25SRafal Jaworowski 	if (cmd == 0)
422373bbe25SRafal Jaworowski 		mv_watchdog_disable();
423373bbe25SRafal Jaworowski 	else {
424373bbe25SRafal Jaworowski 		/*
425373bbe25SRafal Jaworowski 		 * Watchdog timeout is in nanosecs, calculation according to
426373bbe25SRafal Jaworowski 		 * watchdog(9)
427373bbe25SRafal Jaworowski 		 */
428373bbe25SRafal Jaworowski 		ns = (uint64_t)1 << (cmd & WD_INTERVAL);
42916694521SOleksandr Tymoshenko 		ticks = (uint64_t)(ns * MV_CLOCK_SRC) / 1000000000;
430373bbe25SRafal Jaworowski 		if (ticks > MAX_WATCHDOG_TICKS)
431373bbe25SRafal Jaworowski 			mv_watchdog_disable();
432373bbe25SRafal Jaworowski 		else {
433786e3feaSZbigniew Bodek 			mv_set_timer(WATCHDOG_TIMER, ticks);
434373bbe25SRafal Jaworowski 			mv_watchdog_enable();
435373bbe25SRafal Jaworowski 			*error = 0;
436373bbe25SRafal Jaworowski 		}
437373bbe25SRafal Jaworowski 	}
438373bbe25SRafal Jaworowski 	mtx_unlock(&timer_softc->timer_mtx);
439373bbe25SRafal Jaworowski }
440373bbe25SRafal Jaworowski 
441e9f0d565SAlexander Motin static int
442fdc5dd2dSAlexander Motin mv_timer_start(struct eventtimer *et, sbintime_t first, sbintime_t period)
443e9f0d565SAlexander Motin {
444e9f0d565SAlexander Motin 	struct	mv_timer_softc *sc;
445e9f0d565SAlexander Motin 	uint32_t val, val1;
446e9f0d565SAlexander Motin 
447e9f0d565SAlexander Motin 	/* Calculate dividers. */
448e9f0d565SAlexander Motin 	sc = (struct mv_timer_softc *)et->et_priv;
449fdc5dd2dSAlexander Motin 	if (period != 0)
450fdc5dd2dSAlexander Motin 		val = ((uint32_t)sc->et.et_frequency * period) >> 32;
451fdc5dd2dSAlexander Motin 	else
452e9f0d565SAlexander Motin 		val = 0;
453fdc5dd2dSAlexander Motin 	if (first != 0)
454fdc5dd2dSAlexander Motin 		val1 = ((uint32_t)sc->et.et_frequency * first) >> 32;
455fdc5dd2dSAlexander Motin 	else
456e9f0d565SAlexander Motin 		val1 = val;
457e9f0d565SAlexander Motin 
458e9f0d565SAlexander Motin 	/* Apply configuration. */
459e9f0d565SAlexander Motin 	mv_set_timer_rel(0, val);
460e9f0d565SAlexander Motin 	mv_set_timer(0, val1);
461e9f0d565SAlexander Motin 	val = mv_get_timer_control();
462e9f0d565SAlexander Motin 	val |= CPU_TIMER0_EN;
463fdc5dd2dSAlexander Motin 	if (period != 0)
464e9f0d565SAlexander Motin 		val |= CPU_TIMER0_AUTO;
465afc1cdb9SAlexander Motin 	else
466afc1cdb9SAlexander Motin 		val &= ~CPU_TIMER0_AUTO;
467e9f0d565SAlexander Motin 	mv_set_timer_control(val);
468e9f0d565SAlexander Motin 	return (0);
469e9f0d565SAlexander Motin }
470e9f0d565SAlexander Motin 
471e9f0d565SAlexander Motin static int
472e9f0d565SAlexander Motin mv_timer_stop(struct eventtimer *et)
473373bbe25SRafal Jaworowski {
474373bbe25SRafal Jaworowski 	uint32_t val;
475373bbe25SRafal Jaworowski 
476373bbe25SRafal Jaworowski 	val = mv_get_timer_control();
477e9f0d565SAlexander Motin 	val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO);
478373bbe25SRafal Jaworowski 	mv_set_timer_control(val);
479e9f0d565SAlexander Motin 	return (0);
480373bbe25SRafal Jaworowski }
481373bbe25SRafal Jaworowski 
482373bbe25SRafal Jaworowski static void
483e9f0d565SAlexander Motin mv_setup_timers(void)
484373bbe25SRafal Jaworowski {
485373bbe25SRafal Jaworowski 	uint32_t val;
486373bbe25SRafal Jaworowski 
487373bbe25SRafal Jaworowski 	mv_set_timer_rel(1, INITIAL_TIMECOUNTER);
488373bbe25SRafal Jaworowski 	mv_set_timer(1, INITIAL_TIMECOUNTER);
489373bbe25SRafal Jaworowski 	val = mv_get_timer_control();
490e9f0d565SAlexander Motin 	val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO);
491373bbe25SRafal Jaworowski 	val |= CPU_TIMER1_EN | CPU_TIMER1_AUTO;
492f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
493046b51bfSGrzegorz Bernacki 	/* Enable 25MHz mode */
494046b51bfSGrzegorz Bernacki 	val |= CPU_TIMER0_25MHZ_EN | CPU_TIMER1_25MHZ_EN;
495046b51bfSGrzegorz Bernacki #endif
496373bbe25SRafal Jaworowski 	mv_set_timer_control(val);
497e9f0d565SAlexander Motin 	timers_initialized = 1;
498373bbe25SRafal Jaworowski }
499