xref: /freebsd/sys/arm/mv/timer.c (revision a695f1c97f24a2dfa26a66bed1958ea51a555cbe)
1373bbe25SRafal Jaworowski /*-
2373bbe25SRafal Jaworowski  * Copyright (c) 2006 Benno Rice.
3373bbe25SRafal Jaworowski  * Copyright (C) 2007-2008 MARVELL INTERNATIONAL LTD.
4373bbe25SRafal Jaworowski  * All rights reserved.
5373bbe25SRafal Jaworowski  *
6373bbe25SRafal Jaworowski  * Adapted to Marvell SoC by Semihalf.
7373bbe25SRafal Jaworowski  *
8373bbe25SRafal Jaworowski  * Redistribution and use in source and binary forms, with or without
9373bbe25SRafal Jaworowski  * modification, are permitted provided that the following conditions
10373bbe25SRafal Jaworowski  * are met:
11373bbe25SRafal Jaworowski  * 1. Redistributions of source code must retain the above copyright
12373bbe25SRafal Jaworowski  *    notice, this list of conditions and the following disclaimer.
13373bbe25SRafal Jaworowski  * 2. Redistributions in binary form must reproduce the above copyright
14373bbe25SRafal Jaworowski  *    notice, this list of conditions and the following disclaimer in the
15373bbe25SRafal Jaworowski  *    documentation and/or other materials provided with the distribution.
16373bbe25SRafal Jaworowski  *
17373bbe25SRafal Jaworowski  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
18373bbe25SRafal Jaworowski  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
19373bbe25SRafal Jaworowski  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
20373bbe25SRafal Jaworowski  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
21373bbe25SRafal Jaworowski  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
22373bbe25SRafal Jaworowski  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23373bbe25SRafal Jaworowski  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24373bbe25SRafal Jaworowski  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25373bbe25SRafal Jaworowski  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
26373bbe25SRafal Jaworowski  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27373bbe25SRafal Jaworowski  *
28373bbe25SRafal Jaworowski  * from: FreeBSD: //depot/projects/arm/src/sys/arm/xscale/pxa2x0/pxa2x0_timer.c, rev 1
29373bbe25SRafal Jaworowski  */
30373bbe25SRafal Jaworowski 
31373bbe25SRafal Jaworowski #include <sys/cdefs.h>
32373bbe25SRafal Jaworowski __FBSDID("$FreeBSD$");
33373bbe25SRafal Jaworowski 
34373bbe25SRafal Jaworowski #include <sys/param.h>
35373bbe25SRafal Jaworowski #include <sys/systm.h>
36373bbe25SRafal Jaworowski #include <sys/bus.h>
37373bbe25SRafal Jaworowski #include <sys/kernel.h>
38373bbe25SRafal Jaworowski #include <sys/module.h>
39373bbe25SRafal Jaworowski #include <sys/malloc.h>
40373bbe25SRafal Jaworowski #include <sys/rman.h>
41e9f0d565SAlexander Motin #include <sys/timeet.h>
42373bbe25SRafal Jaworowski #include <sys/timetc.h>
43373bbe25SRafal Jaworowski #include <sys/watchdog.h>
44373bbe25SRafal Jaworowski #include <machine/bus.h>
45373bbe25SRafal Jaworowski #include <machine/cpu.h>
46373bbe25SRafal Jaworowski #include <machine/intr.h>
47373bbe25SRafal Jaworowski 
48373bbe25SRafal Jaworowski #include <arm/mv/mvreg.h>
49373bbe25SRafal Jaworowski #include <arm/mv/mvvar.h>
50373bbe25SRafal Jaworowski 
51db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h>
52db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h>
53db5ef4fcSRafal Jaworowski 
54373bbe25SRafal Jaworowski #define INITIAL_TIMECOUNTER	(0xffffffff)
55373bbe25SRafal Jaworowski #define MAX_WATCHDOG_TICKS	(0xffffffff)
56373bbe25SRafal Jaworowski 
57786e3feaSZbigniew Bodek #define	MV_TMR	0x1
58786e3feaSZbigniew Bodek #define	MV_WDT	0x2
59786e3feaSZbigniew Bodek #define	MV_NONE	0x0
60786e3feaSZbigniew Bodek 
61f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
62046b51bfSGrzegorz Bernacki #define MV_CLOCK_SRC		25000000	/* Timers' 25MHz mode */
6316694521SOleksandr Tymoshenko #else
6416694521SOleksandr Tymoshenko #define MV_CLOCK_SRC		get_tclk()
6516694521SOleksandr Tymoshenko #endif
6616694521SOleksandr Tymoshenko 
67786e3feaSZbigniew Bodek #if defined(SOC_MV_ARMADA38X)
68786e3feaSZbigniew Bodek #define	WATCHDOG_TIMER	4
69786e3feaSZbigniew Bodek #else
70786e3feaSZbigniew Bodek #define	WATCHDOG_TIMER	2
71786e3feaSZbigniew Bodek #endif
72786e3feaSZbigniew Bodek 
73373bbe25SRafal Jaworowski struct mv_timer_softc {
74373bbe25SRafal Jaworowski 	struct resource	*	timer_res[2];
75373bbe25SRafal Jaworowski 	bus_space_tag_t		timer_bst;
76373bbe25SRafal Jaworowski 	bus_space_handle_t	timer_bsh;
77373bbe25SRafal Jaworowski 	struct mtx		timer_mtx;
78e9f0d565SAlexander Motin 	struct eventtimer	et;
79*a695f1c9SZbigniew Bodek 	boolean_t		has_wdt;
80373bbe25SRafal Jaworowski };
81373bbe25SRafal Jaworowski 
82373bbe25SRafal Jaworowski static struct resource_spec mv_timer_spec[] = {
83373bbe25SRafal Jaworowski 	{ SYS_RES_MEMORY,	0,	RF_ACTIVE },
84786e3feaSZbigniew Bodek 	{ SYS_RES_IRQ,		0,	RF_ACTIVE | RF_OPTIONAL },
85373bbe25SRafal Jaworowski 	{ -1, 0 }
86373bbe25SRafal Jaworowski };
87373bbe25SRafal Jaworowski 
88786e3feaSZbigniew Bodek /* Interrupt is not required by MV_WDT devices */
89786e3feaSZbigniew Bodek static struct ofw_compat_data mv_timer_compat[] = {
90786e3feaSZbigniew Bodek 	{"mrvl,timer",			MV_TMR | MV_WDT },
91786e3feaSZbigniew Bodek 	{"marvell,armada-380-wdt",	MV_WDT },
92786e3feaSZbigniew Bodek 	{NULL,				MV_NONE }
93786e3feaSZbigniew Bodek };
94786e3feaSZbigniew Bodek 
95373bbe25SRafal Jaworowski static struct mv_timer_softc *timer_softc = NULL;
96373bbe25SRafal Jaworowski static int timers_initialized = 0;
97373bbe25SRafal Jaworowski 
98373bbe25SRafal Jaworowski static int	mv_timer_probe(device_t);
99373bbe25SRafal Jaworowski static int	mv_timer_attach(device_t);
100373bbe25SRafal Jaworowski 
101373bbe25SRafal Jaworowski static int	mv_hardclock(void *);
102373bbe25SRafal Jaworowski static unsigned mv_timer_get_timecount(struct timecounter *);
103373bbe25SRafal Jaworowski 
104373bbe25SRafal Jaworowski static uint32_t	mv_get_timer_control(void);
105373bbe25SRafal Jaworowski static void	mv_set_timer_control(uint32_t);
106373bbe25SRafal Jaworowski static uint32_t	mv_get_timer(uint32_t);
107373bbe25SRafal Jaworowski static void	mv_set_timer(uint32_t, uint32_t);
108373bbe25SRafal Jaworowski static void	mv_set_timer_rel(uint32_t, uint32_t);
109373bbe25SRafal Jaworowski static void	mv_watchdog_enable(void);
110373bbe25SRafal Jaworowski static void	mv_watchdog_disable(void);
111373bbe25SRafal Jaworowski static void	mv_watchdog_event(void *, unsigned int, int *);
112e9f0d565SAlexander Motin static int	mv_timer_start(struct eventtimer *et,
113fdc5dd2dSAlexander Motin     sbintime_t first, sbintime_t period);
114e9f0d565SAlexander Motin static int	mv_timer_stop(struct eventtimer *et);
115e9f0d565SAlexander Motin static void	mv_setup_timers(void);
116373bbe25SRafal Jaworowski 
117373bbe25SRafal Jaworowski static struct timecounter mv_timer_timecounter = {
118373bbe25SRafal Jaworowski 	.tc_get_timecount = mv_timer_get_timecount,
119e9f0d565SAlexander Motin 	.tc_name = "CPUTimer1",
120373bbe25SRafal Jaworowski 	.tc_frequency = 0,	/* This is assigned on the fly in the init sequence */
121373bbe25SRafal Jaworowski 	.tc_counter_mask = ~0u,
122373bbe25SRafal Jaworowski 	.tc_quality = 1000,
123373bbe25SRafal Jaworowski };
124373bbe25SRafal Jaworowski 
125373bbe25SRafal Jaworowski static int
126373bbe25SRafal Jaworowski mv_timer_probe(device_t dev)
127373bbe25SRafal Jaworowski {
128373bbe25SRafal Jaworowski 
129add35ed5SIan Lepore 	if (!ofw_bus_status_okay(dev))
130add35ed5SIan Lepore 		return (ENXIO);
131add35ed5SIan Lepore 
132786e3feaSZbigniew Bodek 	if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data == MV_NONE)
133db5ef4fcSRafal Jaworowski 		return (ENXIO);
134db5ef4fcSRafal Jaworowski 
135373bbe25SRafal Jaworowski 	device_set_desc(dev, "Marvell CPU Timer");
136373bbe25SRafal Jaworowski 	return (0);
137373bbe25SRafal Jaworowski }
138373bbe25SRafal Jaworowski 
139373bbe25SRafal Jaworowski static int
140373bbe25SRafal Jaworowski mv_timer_attach(device_t dev)
141373bbe25SRafal Jaworowski {
142373bbe25SRafal Jaworowski 	int	error;
143373bbe25SRafal Jaworowski 	void	*ihl;
144373bbe25SRafal Jaworowski 	struct	mv_timer_softc *sc;
145f8742b0dSZbigniew Bodek #if !defined(SOC_MV_ARMADAXP) && !defined(SOC_MV_ARMADA38X)
146e9f0d565SAlexander Motin 	uint32_t irq_cause, irq_mask;
14716694521SOleksandr Tymoshenko #endif
148373bbe25SRafal Jaworowski 
149373bbe25SRafal Jaworowski 	if (timer_softc != NULL)
150373bbe25SRafal Jaworowski 		return (ENXIO);
151373bbe25SRafal Jaworowski 
152373bbe25SRafal Jaworowski 	sc = (struct mv_timer_softc *)device_get_softc(dev);
153373bbe25SRafal Jaworowski 	timer_softc = sc;
154373bbe25SRafal Jaworowski 
155373bbe25SRafal Jaworowski 	error = bus_alloc_resources(dev, mv_timer_spec, sc->timer_res);
156373bbe25SRafal Jaworowski 	if (error) {
157373bbe25SRafal Jaworowski 		device_printf(dev, "could not allocate resources\n");
158373bbe25SRafal Jaworowski 		return (ENXIO);
159373bbe25SRafal Jaworowski 	}
160373bbe25SRafal Jaworowski 
161373bbe25SRafal Jaworowski 	sc->timer_bst = rman_get_bustag(sc->timer_res[0]);
162373bbe25SRafal Jaworowski 	sc->timer_bsh = rman_get_bushandle(sc->timer_res[0]);
163373bbe25SRafal Jaworowski 
164*a695f1c9SZbigniew Bodek 	sc->has_wdt = ofw_bus_has_prop(dev, "mrvl,has-wdt") ||
165*a695f1c9SZbigniew Bodek 	    ofw_bus_is_compatible(dev, "marvell,armada-380-wdt");
166*a695f1c9SZbigniew Bodek 
167373bbe25SRafal Jaworowski 	mtx_init(&timer_softc->timer_mtx, "watchdog", NULL, MTX_DEF);
168*a695f1c9SZbigniew Bodek 
169*a695f1c9SZbigniew Bodek 	if (sc->has_wdt) {
170373bbe25SRafal Jaworowski 		mv_watchdog_disable();
171373bbe25SRafal Jaworowski 		EVENTHANDLER_REGISTER(watchdog_list, mv_watchdog_event, sc, 0);
172*a695f1c9SZbigniew Bodek 	}
173373bbe25SRafal Jaworowski 
174786e3feaSZbigniew Bodek 	if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data
175786e3feaSZbigniew Bodek 	    == MV_WDT) {
176786e3feaSZbigniew Bodek 		/* Don't set timers for wdt-only entry. */
177786e3feaSZbigniew Bodek 		device_printf(dev, "only watchdog attached\n");
178786e3feaSZbigniew Bodek 		return (0);
179786e3feaSZbigniew Bodek 	} else if (sc->timer_res[1] == NULL) {
180786e3feaSZbigniew Bodek 		device_printf(dev, "no interrupt resource\n");
181786e3feaSZbigniew Bodek 		bus_release_resources(dev, mv_timer_spec, sc->timer_res);
182786e3feaSZbigniew Bodek 		return (ENXIO);
183786e3feaSZbigniew Bodek 	}
184786e3feaSZbigniew Bodek 
185373bbe25SRafal Jaworowski 	if (bus_setup_intr(dev, sc->timer_res[1], INTR_TYPE_CLK,
186e9f0d565SAlexander Motin 	    mv_hardclock, NULL, sc, &ihl) != 0) {
187373bbe25SRafal Jaworowski 		bus_release_resources(dev, mv_timer_spec, sc->timer_res);
188e9f0d565SAlexander Motin 		device_printf(dev, "Could not setup interrupt.\n");
189373bbe25SRafal Jaworowski 		return (ENXIO);
190373bbe25SRafal Jaworowski 	}
191373bbe25SRafal Jaworowski 
192e9f0d565SAlexander Motin 	mv_setup_timers();
193f8742b0dSZbigniew Bodek #if !defined(SOC_MV_ARMADAXP) && !defined(SOC_MV_ARMADA38X)
194e9f0d565SAlexander Motin 	irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE);
19516694521SOleksandr Tymoshenko         irq_cause &= IRQ_TIMER0_CLR;
19616694521SOleksandr Tymoshenko 
197e9f0d565SAlexander Motin 	write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause);
198e9f0d565SAlexander Motin 	irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK);
199e9f0d565SAlexander Motin 	irq_mask |= IRQ_TIMER0_MASK;
200292e1140SMarcel Moolenaar 	irq_mask &= ~IRQ_TIMER1_MASK;
201e9f0d565SAlexander Motin 	write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask);
20216694521SOleksandr Tymoshenko #endif
203e9f0d565SAlexander Motin 	sc->et.et_name = "CPUTimer0";
204e9f0d565SAlexander Motin 	sc->et.et_flags = ET_FLAGS_PERIODIC | ET_FLAGS_ONESHOT;
205e9f0d565SAlexander Motin 	sc->et.et_quality = 1000;
20616694521SOleksandr Tymoshenko 
20716694521SOleksandr Tymoshenko 	sc->et.et_frequency = MV_CLOCK_SRC;
208fdc5dd2dSAlexander Motin 	sc->et.et_min_period = (0x00000002LLU << 32) / sc->et.et_frequency;
209fdc5dd2dSAlexander Motin 	sc->et.et_max_period = (0xfffffffeLLU << 32) / sc->et.et_frequency;
210e9f0d565SAlexander Motin 	sc->et.et_start = mv_timer_start;
211e9f0d565SAlexander Motin 	sc->et.et_stop = mv_timer_stop;
212e9f0d565SAlexander Motin 	sc->et.et_priv = sc;
213e9f0d565SAlexander Motin 	et_register(&sc->et);
21416694521SOleksandr Tymoshenko 	mv_timer_timecounter.tc_frequency = MV_CLOCK_SRC;
215e9f0d565SAlexander Motin 	tc_init(&mv_timer_timecounter);
216373bbe25SRafal Jaworowski 
217373bbe25SRafal Jaworowski 	return (0);
218373bbe25SRafal Jaworowski }
219373bbe25SRafal Jaworowski 
220373bbe25SRafal Jaworowski static int
221373bbe25SRafal Jaworowski mv_hardclock(void *arg)
222373bbe25SRafal Jaworowski {
223e9f0d565SAlexander Motin 	struct	mv_timer_softc *sc;
224373bbe25SRafal Jaworowski 	uint32_t irq_cause;
225373bbe25SRafal Jaworowski 
226373bbe25SRafal Jaworowski 	irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE);
22716694521SOleksandr Tymoshenko 	irq_cause &= IRQ_TIMER0_CLR;
228373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause);
229373bbe25SRafal Jaworowski 
230afc1cdb9SAlexander Motin 	sc = (struct mv_timer_softc *)arg;
231afc1cdb9SAlexander Motin 	if (sc->et.et_active)
232afc1cdb9SAlexander Motin 		sc->et.et_event_cb(&sc->et, sc->et.et_arg);
233afc1cdb9SAlexander Motin 
234373bbe25SRafal Jaworowski 	return (FILTER_HANDLED);
235373bbe25SRafal Jaworowski }
236373bbe25SRafal Jaworowski 
237373bbe25SRafal Jaworowski static device_method_t mv_timer_methods[] = {
238373bbe25SRafal Jaworowski 	DEVMETHOD(device_probe, mv_timer_probe),
239373bbe25SRafal Jaworowski 	DEVMETHOD(device_attach, mv_timer_attach),
240373bbe25SRafal Jaworowski 
241373bbe25SRafal Jaworowski 	{ 0, 0 }
242373bbe25SRafal Jaworowski };
243373bbe25SRafal Jaworowski 
244373bbe25SRafal Jaworowski static driver_t mv_timer_driver = {
245373bbe25SRafal Jaworowski 	"timer",
246373bbe25SRafal Jaworowski 	mv_timer_methods,
247373bbe25SRafal Jaworowski 	sizeof(struct mv_timer_softc),
248373bbe25SRafal Jaworowski };
249373bbe25SRafal Jaworowski 
250373bbe25SRafal Jaworowski static devclass_t mv_timer_devclass;
251373bbe25SRafal Jaworowski 
252db5ef4fcSRafal Jaworowski DRIVER_MODULE(timer, simplebus, mv_timer_driver, mv_timer_devclass, 0, 0);
253373bbe25SRafal Jaworowski 
254373bbe25SRafal Jaworowski static unsigned
255373bbe25SRafal Jaworowski mv_timer_get_timecount(struct timecounter *tc)
256373bbe25SRafal Jaworowski {
257373bbe25SRafal Jaworowski 
258373bbe25SRafal Jaworowski 	return (INITIAL_TIMECOUNTER - mv_get_timer(1));
259373bbe25SRafal Jaworowski }
260373bbe25SRafal Jaworowski 
261373bbe25SRafal Jaworowski void
262373bbe25SRafal Jaworowski DELAY(int usec)
263373bbe25SRafal Jaworowski {
264373bbe25SRafal Jaworowski 	uint32_t	val, val_temp;
265373bbe25SRafal Jaworowski 	int32_t		nticks;
266373bbe25SRafal Jaworowski 
267373bbe25SRafal Jaworowski 	if (!timers_initialized) {
268373bbe25SRafal Jaworowski 		for (; usec > 0; usec--)
269373bbe25SRafal Jaworowski 			for (val = 100; val > 0; val--)
270292e1140SMarcel Moolenaar 				__asm __volatile("nop" ::: "memory");
271373bbe25SRafal Jaworowski 		return;
272373bbe25SRafal Jaworowski 	}
273373bbe25SRafal Jaworowski 
274373bbe25SRafal Jaworowski 	val = mv_get_timer(1);
27516694521SOleksandr Tymoshenko 	nticks = ((MV_CLOCK_SRC / 1000000 + 1) * usec);
276373bbe25SRafal Jaworowski 
277373bbe25SRafal Jaworowski 	while (nticks > 0) {
278373bbe25SRafal Jaworowski 		val_temp = mv_get_timer(1);
279373bbe25SRafal Jaworowski 		if (val > val_temp)
280373bbe25SRafal Jaworowski 			nticks -= (val - val_temp);
281373bbe25SRafal Jaworowski 		else
282373bbe25SRafal Jaworowski 			nticks -= (val + (INITIAL_TIMECOUNTER - val_temp));
283373bbe25SRafal Jaworowski 
284373bbe25SRafal Jaworowski 		val = val_temp;
285373bbe25SRafal Jaworowski 	}
286373bbe25SRafal Jaworowski }
287373bbe25SRafal Jaworowski 
288373bbe25SRafal Jaworowski static uint32_t
289373bbe25SRafal Jaworowski mv_get_timer_control(void)
290373bbe25SRafal Jaworowski {
291373bbe25SRafal Jaworowski 
292373bbe25SRafal Jaworowski 	return (bus_space_read_4(timer_softc->timer_bst,
293373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER_CONTROL));
294373bbe25SRafal Jaworowski }
295373bbe25SRafal Jaworowski 
296373bbe25SRafal Jaworowski static void
297373bbe25SRafal Jaworowski mv_set_timer_control(uint32_t val)
298373bbe25SRafal Jaworowski {
299373bbe25SRafal Jaworowski 
300373bbe25SRafal Jaworowski 	bus_space_write_4(timer_softc->timer_bst,
301373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER_CONTROL, val);
302373bbe25SRafal Jaworowski }
303373bbe25SRafal Jaworowski 
304373bbe25SRafal Jaworowski static uint32_t
305373bbe25SRafal Jaworowski mv_get_timer(uint32_t timer)
306373bbe25SRafal Jaworowski {
307373bbe25SRafal Jaworowski 
308373bbe25SRafal Jaworowski 	return (bus_space_read_4(timer_softc->timer_bst,
309373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8));
310373bbe25SRafal Jaworowski }
311373bbe25SRafal Jaworowski 
312373bbe25SRafal Jaworowski static void
313373bbe25SRafal Jaworowski mv_set_timer(uint32_t timer, uint32_t val)
314373bbe25SRafal Jaworowski {
315373bbe25SRafal Jaworowski 
316373bbe25SRafal Jaworowski 	bus_space_write_4(timer_softc->timer_bst,
317373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8, val);
318373bbe25SRafal Jaworowski }
319373bbe25SRafal Jaworowski 
320373bbe25SRafal Jaworowski static void
321373bbe25SRafal Jaworowski mv_set_timer_rel(uint32_t timer, uint32_t val)
322373bbe25SRafal Jaworowski {
323373bbe25SRafal Jaworowski 
324373bbe25SRafal Jaworowski 	bus_space_write_4(timer_softc->timer_bst,
325373bbe25SRafal Jaworowski 	    timer_softc->timer_bsh, CPU_TIMER0_REL + timer * 0x8, val);
326373bbe25SRafal Jaworowski }
327373bbe25SRafal Jaworowski 
328373bbe25SRafal Jaworowski static void
329373bbe25SRafal Jaworowski mv_watchdog_enable(void)
330373bbe25SRafal Jaworowski {
33116694521SOleksandr Tymoshenko 	uint32_t val, irq_cause;
332f8742b0dSZbigniew Bodek #if !defined(SOC_MV_ARMADAXP) && !defined(SOC_MV_ARMADA38X)
33316694521SOleksandr Tymoshenko 	uint32_t irq_mask;
33416694521SOleksandr Tymoshenko #endif
335373bbe25SRafal Jaworowski 
336373bbe25SRafal Jaworowski 	irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE);
33716694521SOleksandr Tymoshenko 	irq_cause &= IRQ_TIMER_WD_CLR;
338373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause);
339373bbe25SRafal Jaworowski 
340f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
341d65cdf4bSGrzegorz Bernacki 	val = read_cpu_mp_clocks(WD_RSTOUTn_MASK);
342d65cdf4bSGrzegorz Bernacki 	val |= (WD_GLOBAL_MASK | WD_CPU0_MASK);
343d65cdf4bSGrzegorz Bernacki 	write_cpu_mp_clocks(WD_RSTOUTn_MASK, val);
344786e3feaSZbigniew Bodek 
345786e3feaSZbigniew Bodek 	val = read_cpu_misc(RSTOUTn_MASK);
346786e3feaSZbigniew Bodek 	val &= ~RSTOUTn_MASK_WD;
347786e3feaSZbigniew Bodek 	write_cpu_misc(RSTOUTn_MASK, val);
348d65cdf4bSGrzegorz Bernacki #else
349373bbe25SRafal Jaworowski 	irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK);
350373bbe25SRafal Jaworowski 	irq_mask |= IRQ_TIMER_WD_MASK;
351373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask);
352373bbe25SRafal Jaworowski 
353373bbe25SRafal Jaworowski 	val = read_cpu_ctrl(RSTOUTn_MASK);
354373bbe25SRafal Jaworowski 	val |= WD_RST_OUT_EN;
355373bbe25SRafal Jaworowski 	write_cpu_ctrl(RSTOUTn_MASK, val);
356d65cdf4bSGrzegorz Bernacki #endif
357373bbe25SRafal Jaworowski 
358373bbe25SRafal Jaworowski 	val = mv_get_timer_control();
359786e3feaSZbigniew Bodek #if defined(SOC_MV_ARMADA38X)
360786e3feaSZbigniew Bodek 	val |= CPU_TIMER_WD_EN | CPU_TIMER_WD_AUTO | CPU_TIMER_WD_25MHZ_EN;
361786e3feaSZbigniew Bodek #elif defined(SOC_MV_ARMADAXP)
362786e3feaSZbigniew Bodek 	val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO | CPU_TIMER_WD_25MHZ_EN;
363786e3feaSZbigniew Bodek #else
364786e3feaSZbigniew Bodek 	val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO;
365046b51bfSGrzegorz Bernacki #endif
366373bbe25SRafal Jaworowski 	mv_set_timer_control(val);
367373bbe25SRafal Jaworowski }
368373bbe25SRafal Jaworowski 
369373bbe25SRafal Jaworowski static void
370373bbe25SRafal Jaworowski mv_watchdog_disable(void)
371373bbe25SRafal Jaworowski {
37216694521SOleksandr Tymoshenko 	uint32_t val, irq_cause;
373f8742b0dSZbigniew Bodek #if !defined(SOC_MV_ARMADAXP) && !defined(SOC_MV_ARMADA38X)
37416694521SOleksandr Tymoshenko 	uint32_t irq_mask;
37516694521SOleksandr Tymoshenko #endif
376373bbe25SRafal Jaworowski 
377373bbe25SRafal Jaworowski 	val = mv_get_timer_control();
378786e3feaSZbigniew Bodek #if defined(SOC_MV_ARMADA38X)
379373bbe25SRafal Jaworowski 	val &= ~(CPU_TIMER_WD_EN | CPU_TIMER_WD_AUTO);
380786e3feaSZbigniew Bodek #else
381786e3feaSZbigniew Bodek 	val &= ~(CPU_TIMER2_EN | CPU_TIMER2_AUTO);
382786e3feaSZbigniew Bodek #endif
383373bbe25SRafal Jaworowski 	mv_set_timer_control(val);
384373bbe25SRafal Jaworowski 
385f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
386d65cdf4bSGrzegorz Bernacki 	val = read_cpu_mp_clocks(WD_RSTOUTn_MASK);
387d65cdf4bSGrzegorz Bernacki 	val &= ~(WD_GLOBAL_MASK | WD_CPU0_MASK);
388d65cdf4bSGrzegorz Bernacki 	write_cpu_mp_clocks(WD_RSTOUTn_MASK, val);
389786e3feaSZbigniew Bodek 
390786e3feaSZbigniew Bodek 	val = read_cpu_misc(RSTOUTn_MASK);
391786e3feaSZbigniew Bodek 	val |= RSTOUTn_MASK_WD;
392786e3feaSZbigniew Bodek 	write_cpu_misc(RSTOUTn_MASK, RSTOUTn_MASK_WD);
393d65cdf4bSGrzegorz Bernacki #else
394373bbe25SRafal Jaworowski 	val = read_cpu_ctrl(RSTOUTn_MASK);
395373bbe25SRafal Jaworowski 	val &= ~WD_RST_OUT_EN;
396373bbe25SRafal Jaworowski 	write_cpu_ctrl(RSTOUTn_MASK, val);
397373bbe25SRafal Jaworowski 
398373bbe25SRafal Jaworowski 	irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK);
399373bbe25SRafal Jaworowski 	irq_mask &= ~(IRQ_TIMER_WD_MASK);
400373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask);
40116694521SOleksandr Tymoshenko #endif
402373bbe25SRafal Jaworowski 
403373bbe25SRafal Jaworowski 	irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE);
40416694521SOleksandr Tymoshenko 	irq_cause &= IRQ_TIMER_WD_CLR;
405373bbe25SRafal Jaworowski 	write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause);
406373bbe25SRafal Jaworowski }
407373bbe25SRafal Jaworowski 
408373bbe25SRafal Jaworowski 
409373bbe25SRafal Jaworowski /*
410373bbe25SRafal Jaworowski  * Watchdog event handler.
411373bbe25SRafal Jaworowski  */
412373bbe25SRafal Jaworowski static void
413373bbe25SRafal Jaworowski mv_watchdog_event(void *arg, unsigned int cmd, int *error)
414373bbe25SRafal Jaworowski {
415373bbe25SRafal Jaworowski 	uint64_t ns;
416373bbe25SRafal Jaworowski 	uint64_t ticks;
417373bbe25SRafal Jaworowski 
418373bbe25SRafal Jaworowski 	mtx_lock(&timer_softc->timer_mtx);
419373bbe25SRafal Jaworowski 	if (cmd == 0)
420373bbe25SRafal Jaworowski 		mv_watchdog_disable();
421373bbe25SRafal Jaworowski 	else {
422373bbe25SRafal Jaworowski 		/*
423373bbe25SRafal Jaworowski 		 * Watchdog timeout is in nanosecs, calculation according to
424373bbe25SRafal Jaworowski 		 * watchdog(9)
425373bbe25SRafal Jaworowski 		 */
426373bbe25SRafal Jaworowski 		ns = (uint64_t)1 << (cmd & WD_INTERVAL);
42716694521SOleksandr Tymoshenko 		ticks = (uint64_t)(ns * MV_CLOCK_SRC) / 1000000000;
428373bbe25SRafal Jaworowski 		if (ticks > MAX_WATCHDOG_TICKS)
429373bbe25SRafal Jaworowski 			mv_watchdog_disable();
430373bbe25SRafal Jaworowski 		else {
431786e3feaSZbigniew Bodek 			mv_set_timer(WATCHDOG_TIMER, ticks);
432373bbe25SRafal Jaworowski 			mv_watchdog_enable();
433373bbe25SRafal Jaworowski 			*error = 0;
434373bbe25SRafal Jaworowski 		}
435373bbe25SRafal Jaworowski 	}
436373bbe25SRafal Jaworowski 	mtx_unlock(&timer_softc->timer_mtx);
437373bbe25SRafal Jaworowski }
438373bbe25SRafal Jaworowski 
439e9f0d565SAlexander Motin static int
440fdc5dd2dSAlexander Motin mv_timer_start(struct eventtimer *et, sbintime_t first, sbintime_t period)
441e9f0d565SAlexander Motin {
442e9f0d565SAlexander Motin 	struct	mv_timer_softc *sc;
443e9f0d565SAlexander Motin 	uint32_t val, val1;
444e9f0d565SAlexander Motin 
445e9f0d565SAlexander Motin 	/* Calculate dividers. */
446e9f0d565SAlexander Motin 	sc = (struct mv_timer_softc *)et->et_priv;
447fdc5dd2dSAlexander Motin 	if (period != 0)
448fdc5dd2dSAlexander Motin 		val = ((uint32_t)sc->et.et_frequency * period) >> 32;
449fdc5dd2dSAlexander Motin 	else
450e9f0d565SAlexander Motin 		val = 0;
451fdc5dd2dSAlexander Motin 	if (first != 0)
452fdc5dd2dSAlexander Motin 		val1 = ((uint32_t)sc->et.et_frequency * first) >> 32;
453fdc5dd2dSAlexander Motin 	else
454e9f0d565SAlexander Motin 		val1 = val;
455e9f0d565SAlexander Motin 
456e9f0d565SAlexander Motin 	/* Apply configuration. */
457e9f0d565SAlexander Motin 	mv_set_timer_rel(0, val);
458e9f0d565SAlexander Motin 	mv_set_timer(0, val1);
459e9f0d565SAlexander Motin 	val = mv_get_timer_control();
460e9f0d565SAlexander Motin 	val |= CPU_TIMER0_EN;
461fdc5dd2dSAlexander Motin 	if (period != 0)
462e9f0d565SAlexander Motin 		val |= CPU_TIMER0_AUTO;
463afc1cdb9SAlexander Motin 	else
464afc1cdb9SAlexander Motin 		val &= ~CPU_TIMER0_AUTO;
465e9f0d565SAlexander Motin 	mv_set_timer_control(val);
466e9f0d565SAlexander Motin 	return (0);
467e9f0d565SAlexander Motin }
468e9f0d565SAlexander Motin 
469e9f0d565SAlexander Motin static int
470e9f0d565SAlexander Motin mv_timer_stop(struct eventtimer *et)
471373bbe25SRafal Jaworowski {
472373bbe25SRafal Jaworowski 	uint32_t val;
473373bbe25SRafal Jaworowski 
474373bbe25SRafal Jaworowski 	val = mv_get_timer_control();
475e9f0d565SAlexander Motin 	val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO);
476373bbe25SRafal Jaworowski 	mv_set_timer_control(val);
477e9f0d565SAlexander Motin 	return (0);
478373bbe25SRafal Jaworowski }
479373bbe25SRafal Jaworowski 
480373bbe25SRafal Jaworowski static void
481e9f0d565SAlexander Motin mv_setup_timers(void)
482373bbe25SRafal Jaworowski {
483373bbe25SRafal Jaworowski 	uint32_t val;
484373bbe25SRafal Jaworowski 
485373bbe25SRafal Jaworowski 	mv_set_timer_rel(1, INITIAL_TIMECOUNTER);
486373bbe25SRafal Jaworowski 	mv_set_timer(1, INITIAL_TIMECOUNTER);
487373bbe25SRafal Jaworowski 	val = mv_get_timer_control();
488e9f0d565SAlexander Motin 	val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO);
489373bbe25SRafal Jaworowski 	val |= CPU_TIMER1_EN | CPU_TIMER1_AUTO;
490f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
491046b51bfSGrzegorz Bernacki 	/* Enable 25MHz mode */
492046b51bfSGrzegorz Bernacki 	val |= CPU_TIMER0_25MHZ_EN | CPU_TIMER1_25MHZ_EN;
493046b51bfSGrzegorz Bernacki #endif
494373bbe25SRafal Jaworowski 	mv_set_timer_control(val);
495e9f0d565SAlexander Motin 	timers_initialized = 1;
496373bbe25SRafal Jaworowski }
497