1373bbe25SRafal Jaworowski /*- 2af3dc4a7SPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3af3dc4a7SPedro F. Giffuni * 4373bbe25SRafal Jaworowski * Copyright (c) 2006 Benno Rice. 5373bbe25SRafal Jaworowski * Copyright (C) 2007-2008 MARVELL INTERNATIONAL LTD. 6373bbe25SRafal Jaworowski * All rights reserved. 7373bbe25SRafal Jaworowski * 8373bbe25SRafal Jaworowski * Adapted to Marvell SoC by Semihalf. 9373bbe25SRafal Jaworowski * 10373bbe25SRafal Jaworowski * Redistribution and use in source and binary forms, with or without 11373bbe25SRafal Jaworowski * modification, are permitted provided that the following conditions 12373bbe25SRafal Jaworowski * are met: 13373bbe25SRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 14373bbe25SRafal Jaworowski * notice, this list of conditions and the following disclaimer. 15373bbe25SRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 16373bbe25SRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 17373bbe25SRafal Jaworowski * documentation and/or other materials provided with the distribution. 18373bbe25SRafal Jaworowski * 19373bbe25SRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 20373bbe25SRafal Jaworowski * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 21373bbe25SRafal Jaworowski * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 22373bbe25SRafal Jaworowski * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 23373bbe25SRafal Jaworowski * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 24373bbe25SRafal Jaworowski * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 25373bbe25SRafal Jaworowski * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 26373bbe25SRafal Jaworowski * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 27373bbe25SRafal Jaworowski * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 28373bbe25SRafal Jaworowski * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 29373bbe25SRafal Jaworowski * 30373bbe25SRafal Jaworowski * from: FreeBSD: //depot/projects/arm/src/sys/arm/xscale/pxa2x0/pxa2x0_timer.c, rev 1 31373bbe25SRafal Jaworowski */ 32373bbe25SRafal Jaworowski 33373bbe25SRafal Jaworowski #include <sys/cdefs.h> 34373bbe25SRafal Jaworowski __FBSDID("$FreeBSD$"); 35373bbe25SRafal Jaworowski 36373bbe25SRafal Jaworowski #include <sys/param.h> 37373bbe25SRafal Jaworowski #include <sys/systm.h> 38373bbe25SRafal Jaworowski #include <sys/bus.h> 39e2e050c8SConrad Meyer #include <sys/eventhandler.h> 40373bbe25SRafal Jaworowski #include <sys/kernel.h> 41373bbe25SRafal Jaworowski #include <sys/module.h> 42373bbe25SRafal Jaworowski #include <sys/malloc.h> 43373bbe25SRafal Jaworowski #include <sys/rman.h> 44e9f0d565SAlexander Motin #include <sys/timeet.h> 45373bbe25SRafal Jaworowski #include <sys/timetc.h> 46373bbe25SRafal Jaworowski #include <sys/watchdog.h> 47373bbe25SRafal Jaworowski #include <machine/bus.h> 48373bbe25SRafal Jaworowski #include <machine/cpu.h> 49373bbe25SRafal Jaworowski #include <machine/intr.h> 5072dbc3acSMarcin Wojtas #include <machine/machdep.h> 51373bbe25SRafal Jaworowski 52373bbe25SRafal Jaworowski #include <arm/mv/mvreg.h> 53373bbe25SRafal Jaworowski #include <arm/mv/mvvar.h> 54373bbe25SRafal Jaworowski 55db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h> 56db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h> 57db5ef4fcSRafal Jaworowski 58373bbe25SRafal Jaworowski #define INITIAL_TIMECOUNTER (0xffffffff) 59373bbe25SRafal Jaworowski #define MAX_WATCHDOG_TICKS (0xffffffff) 60373bbe25SRafal Jaworowski 61786e3feaSZbigniew Bodek #define MV_TMR 0x1 62786e3feaSZbigniew Bodek #define MV_WDT 0x2 63786e3feaSZbigniew Bodek #define MV_NONE 0x0 64786e3feaSZbigniew Bodek 6572dbc3acSMarcin Wojtas #define MV_CLOCK_SRC_ARMV7 25000000 /* Timers' 25MHz mode */ 6616694521SOleksandr Tymoshenko 6772dbc3acSMarcin Wojtas #define WATCHDOG_TIMER_ARMV5 2 6872dbc3acSMarcin Wojtas 6972dbc3acSMarcin Wojtas typedef void (*mv_watchdog_enable_t)(void); 7072dbc3acSMarcin Wojtas typedef void (*mv_watchdog_disable_t)(void); 7172dbc3acSMarcin Wojtas 7272dbc3acSMarcin Wojtas struct mv_timer_config { 7372dbc3acSMarcin Wojtas enum soc_family soc_family; 7472dbc3acSMarcin Wojtas mv_watchdog_enable_t watchdog_enable; 7572dbc3acSMarcin Wojtas mv_watchdog_disable_t watchdog_disable; 7672dbc3acSMarcin Wojtas unsigned int clock_src; 77789bbd4dSMarcin Wojtas uint32_t bridge_irq_cause; 78789bbd4dSMarcin Wojtas uint32_t irq_timer0_clr; 79789bbd4dSMarcin Wojtas uint32_t irq_timer_wd_clr; 8072dbc3acSMarcin Wojtas }; 81786e3feaSZbigniew Bodek 82373bbe25SRafal Jaworowski struct mv_timer_softc { 83373bbe25SRafal Jaworowski struct resource * timer_res[2]; 84373bbe25SRafal Jaworowski bus_space_tag_t timer_bst; 85373bbe25SRafal Jaworowski bus_space_handle_t timer_bsh; 86373bbe25SRafal Jaworowski struct mtx timer_mtx; 87e9f0d565SAlexander Motin struct eventtimer et; 88a695f1c9SZbigniew Bodek boolean_t has_wdt; 8972dbc3acSMarcin Wojtas struct mv_timer_config* config; 90373bbe25SRafal Jaworowski }; 91373bbe25SRafal Jaworowski 92373bbe25SRafal Jaworowski static struct resource_spec mv_timer_spec[] = { 93373bbe25SRafal Jaworowski { SYS_RES_MEMORY, 0, RF_ACTIVE }, 94786e3feaSZbigniew Bodek { SYS_RES_IRQ, 0, RF_ACTIVE | RF_OPTIONAL }, 95373bbe25SRafal Jaworowski { -1, 0 } 96373bbe25SRafal Jaworowski }; 97373bbe25SRafal Jaworowski 98786e3feaSZbigniew Bodek /* Interrupt is not required by MV_WDT devices */ 99786e3feaSZbigniew Bodek static struct ofw_compat_data mv_timer_compat[] = { 10072dbc3acSMarcin Wojtas {"marvell,armada-380-timer", MV_NONE }, 10172dbc3acSMarcin Wojtas {"marvell,armada-xp-timer", MV_TMR | MV_WDT }, 102786e3feaSZbigniew Bodek {"mrvl,timer", MV_TMR | MV_WDT }, 103786e3feaSZbigniew Bodek {NULL, MV_NONE } 104786e3feaSZbigniew Bodek }; 105786e3feaSZbigniew Bodek 106373bbe25SRafal Jaworowski static struct mv_timer_softc *timer_softc = NULL; 107373bbe25SRafal Jaworowski static int timers_initialized = 0; 108373bbe25SRafal Jaworowski 109373bbe25SRafal Jaworowski static int mv_timer_probe(device_t); 110373bbe25SRafal Jaworowski static int mv_timer_attach(device_t); 111373bbe25SRafal Jaworowski 112373bbe25SRafal Jaworowski static int mv_hardclock(void *); 113373bbe25SRafal Jaworowski static unsigned mv_timer_get_timecount(struct timecounter *); 114373bbe25SRafal Jaworowski 115373bbe25SRafal Jaworowski static uint32_t mv_get_timer_control(void); 116373bbe25SRafal Jaworowski static void mv_set_timer_control(uint32_t); 117373bbe25SRafal Jaworowski static uint32_t mv_get_timer(uint32_t); 118373bbe25SRafal Jaworowski static void mv_set_timer(uint32_t, uint32_t); 119373bbe25SRafal Jaworowski static void mv_set_timer_rel(uint32_t, uint32_t); 120373bbe25SRafal Jaworowski static void mv_watchdog_event(void *, unsigned int, int *); 121e9f0d565SAlexander Motin static int mv_timer_start(struct eventtimer *et, 122fdc5dd2dSAlexander Motin sbintime_t first, sbintime_t period); 123e9f0d565SAlexander Motin static int mv_timer_stop(struct eventtimer *et); 124e9f0d565SAlexander Motin static void mv_setup_timers(void); 125373bbe25SRafal Jaworowski 12672dbc3acSMarcin Wojtas static void mv_watchdog_enable_armv5(void); 12772dbc3acSMarcin Wojtas static void mv_watchdog_enable_armadaxp(void); 12872dbc3acSMarcin Wojtas static void mv_watchdog_disable_armv5(void); 12972dbc3acSMarcin Wojtas static void mv_watchdog_disable_armadaxp(void); 13072dbc3acSMarcin Wojtas 131996170b4SMarcin Wojtas static void mv_delay(int usec, void* arg); 13272dbc3acSMarcin Wojtas 13372dbc3acSMarcin Wojtas static struct mv_timer_config timer_armadaxp_config = 13472dbc3acSMarcin Wojtas { 13572dbc3acSMarcin Wojtas MV_SOC_ARMADA_XP, 13672dbc3acSMarcin Wojtas &mv_watchdog_enable_armadaxp, 13772dbc3acSMarcin Wojtas &mv_watchdog_disable_armadaxp, 13872dbc3acSMarcin Wojtas MV_CLOCK_SRC_ARMV7, 139789bbd4dSMarcin Wojtas BRIDGE_IRQ_CAUSE_ARMADAXP, 140789bbd4dSMarcin Wojtas IRQ_TIMER0_CLR_ARMADAXP, 141789bbd4dSMarcin Wojtas IRQ_TIMER_WD_CLR_ARMADAXP, 14272dbc3acSMarcin Wojtas }; 14372dbc3acSMarcin Wojtas static struct mv_timer_config timer_armv5_config = 14472dbc3acSMarcin Wojtas { 14572dbc3acSMarcin Wojtas MV_SOC_ARMV5, 14672dbc3acSMarcin Wojtas &mv_watchdog_enable_armv5, 14772dbc3acSMarcin Wojtas &mv_watchdog_disable_armv5, 14872dbc3acSMarcin Wojtas 0, 149789bbd4dSMarcin Wojtas BRIDGE_IRQ_CAUSE, 150789bbd4dSMarcin Wojtas IRQ_TIMER0_CLR, 151789bbd4dSMarcin Wojtas IRQ_TIMER_WD_CLR, 15272dbc3acSMarcin Wojtas }; 15372dbc3acSMarcin Wojtas 15472dbc3acSMarcin Wojtas static struct ofw_compat_data mv_timer_soc_config[] = { 15572dbc3acSMarcin Wojtas {"marvell,armada-xp-timer", (uintptr_t)&timer_armadaxp_config }, 15672dbc3acSMarcin Wojtas {"mrvl,timer", (uintptr_t)&timer_armv5_config }, 15772dbc3acSMarcin Wojtas {NULL, (uintptr_t)NULL }, 15872dbc3acSMarcin Wojtas }; 15972dbc3acSMarcin Wojtas 160373bbe25SRafal Jaworowski static struct timecounter mv_timer_timecounter = { 161373bbe25SRafal Jaworowski .tc_get_timecount = mv_timer_get_timecount, 162e9f0d565SAlexander Motin .tc_name = "CPUTimer1", 163373bbe25SRafal Jaworowski .tc_frequency = 0, /* This is assigned on the fly in the init sequence */ 164373bbe25SRafal Jaworowski .tc_counter_mask = ~0u, 165373bbe25SRafal Jaworowski .tc_quality = 1000, 166373bbe25SRafal Jaworowski }; 167373bbe25SRafal Jaworowski 168373bbe25SRafal Jaworowski static int 169373bbe25SRafal Jaworowski mv_timer_probe(device_t dev) 170373bbe25SRafal Jaworowski { 171373bbe25SRafal Jaworowski 172add35ed5SIan Lepore if (!ofw_bus_status_okay(dev)) 173add35ed5SIan Lepore return (ENXIO); 174add35ed5SIan Lepore 175786e3feaSZbigniew Bodek if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data == MV_NONE) 176db5ef4fcSRafal Jaworowski return (ENXIO); 177db5ef4fcSRafal Jaworowski 178373bbe25SRafal Jaworowski device_set_desc(dev, "Marvell CPU Timer"); 179373bbe25SRafal Jaworowski return (0); 180373bbe25SRafal Jaworowski } 181373bbe25SRafal Jaworowski 182373bbe25SRafal Jaworowski static int 183373bbe25SRafal Jaworowski mv_timer_attach(device_t dev) 184373bbe25SRafal Jaworowski { 185373bbe25SRafal Jaworowski int error; 186373bbe25SRafal Jaworowski void *ihl; 187373bbe25SRafal Jaworowski struct mv_timer_softc *sc; 188e9f0d565SAlexander Motin uint32_t irq_cause, irq_mask; 189373bbe25SRafal Jaworowski 190373bbe25SRafal Jaworowski if (timer_softc != NULL) 191373bbe25SRafal Jaworowski return (ENXIO); 192373bbe25SRafal Jaworowski 193373bbe25SRafal Jaworowski sc = (struct mv_timer_softc *)device_get_softc(dev); 194373bbe25SRafal Jaworowski timer_softc = sc; 195373bbe25SRafal Jaworowski 19672dbc3acSMarcin Wojtas sc->config = (struct mv_timer_config*) 19772dbc3acSMarcin Wojtas ofw_bus_search_compatible(dev, mv_timer_soc_config)->ocd_data; 19872dbc3acSMarcin Wojtas 19972dbc3acSMarcin Wojtas if (sc->config->clock_src == 0) 20072dbc3acSMarcin Wojtas sc->config->clock_src = get_tclk(); 20172dbc3acSMarcin Wojtas 202373bbe25SRafal Jaworowski error = bus_alloc_resources(dev, mv_timer_spec, sc->timer_res); 203373bbe25SRafal Jaworowski if (error) { 204373bbe25SRafal Jaworowski device_printf(dev, "could not allocate resources\n"); 205373bbe25SRafal Jaworowski return (ENXIO); 206373bbe25SRafal Jaworowski } 207373bbe25SRafal Jaworowski 208373bbe25SRafal Jaworowski sc->timer_bst = rman_get_bustag(sc->timer_res[0]); 209373bbe25SRafal Jaworowski sc->timer_bsh = rman_get_bushandle(sc->timer_res[0]); 210373bbe25SRafal Jaworowski 21172dbc3acSMarcin Wojtas sc->has_wdt = ofw_bus_has_prop(dev, "mrvl,has-wdt"); 212a695f1c9SZbigniew Bodek 213373bbe25SRafal Jaworowski mtx_init(&timer_softc->timer_mtx, "watchdog", NULL, MTX_DEF); 214a695f1c9SZbigniew Bodek 215a695f1c9SZbigniew Bodek if (sc->has_wdt) { 21672dbc3acSMarcin Wojtas if (sc->config->watchdog_disable) 21772dbc3acSMarcin Wojtas sc->config->watchdog_disable(); 218373bbe25SRafal Jaworowski EVENTHANDLER_REGISTER(watchdog_list, mv_watchdog_event, sc, 0); 219a695f1c9SZbigniew Bodek } 220373bbe25SRafal Jaworowski 221786e3feaSZbigniew Bodek if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data 222786e3feaSZbigniew Bodek == MV_WDT) { 223786e3feaSZbigniew Bodek /* Don't set timers for wdt-only entry. */ 224786e3feaSZbigniew Bodek device_printf(dev, "only watchdog attached\n"); 225786e3feaSZbigniew Bodek return (0); 226786e3feaSZbigniew Bodek } else if (sc->timer_res[1] == NULL) { 227786e3feaSZbigniew Bodek device_printf(dev, "no interrupt resource\n"); 228786e3feaSZbigniew Bodek bus_release_resources(dev, mv_timer_spec, sc->timer_res); 229786e3feaSZbigniew Bodek return (ENXIO); 230786e3feaSZbigniew Bodek } 231786e3feaSZbigniew Bodek 232373bbe25SRafal Jaworowski if (bus_setup_intr(dev, sc->timer_res[1], INTR_TYPE_CLK, 233e9f0d565SAlexander Motin mv_hardclock, NULL, sc, &ihl) != 0) { 234373bbe25SRafal Jaworowski bus_release_resources(dev, mv_timer_spec, sc->timer_res); 235e9f0d565SAlexander Motin device_printf(dev, "Could not setup interrupt.\n"); 236373bbe25SRafal Jaworowski return (ENXIO); 237373bbe25SRafal Jaworowski } 238373bbe25SRafal Jaworowski 239e9f0d565SAlexander Motin mv_setup_timers(); 24072dbc3acSMarcin Wojtas if (sc->config->soc_family != MV_SOC_ARMADA_XP ) { 241789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(sc->config->bridge_irq_cause); 242789bbd4dSMarcin Wojtas irq_cause &= sc->config->irq_timer0_clr; 24316694521SOleksandr Tymoshenko 244789bbd4dSMarcin Wojtas write_cpu_ctrl(sc->config->bridge_irq_cause, irq_cause); 245e9f0d565SAlexander Motin irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK); 246e9f0d565SAlexander Motin irq_mask |= IRQ_TIMER0_MASK; 247292e1140SMarcel Moolenaar irq_mask &= ~IRQ_TIMER1_MASK; 248e9f0d565SAlexander Motin write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask); 24972dbc3acSMarcin Wojtas } 250e9f0d565SAlexander Motin sc->et.et_name = "CPUTimer0"; 251e9f0d565SAlexander Motin sc->et.et_flags = ET_FLAGS_PERIODIC | ET_FLAGS_ONESHOT; 252e9f0d565SAlexander Motin sc->et.et_quality = 1000; 25316694521SOleksandr Tymoshenko 25472dbc3acSMarcin Wojtas sc->et.et_frequency = sc->config->clock_src; 255fdc5dd2dSAlexander Motin sc->et.et_min_period = (0x00000002LLU << 32) / sc->et.et_frequency; 256fdc5dd2dSAlexander Motin sc->et.et_max_period = (0xfffffffeLLU << 32) / sc->et.et_frequency; 257e9f0d565SAlexander Motin sc->et.et_start = mv_timer_start; 258e9f0d565SAlexander Motin sc->et.et_stop = mv_timer_stop; 259e9f0d565SAlexander Motin sc->et.et_priv = sc; 260e9f0d565SAlexander Motin et_register(&sc->et); 26172dbc3acSMarcin Wojtas mv_timer_timecounter.tc_frequency = sc->config->clock_src; 262e9f0d565SAlexander Motin tc_init(&mv_timer_timecounter); 263373bbe25SRafal Jaworowski 26472dbc3acSMarcin Wojtas #ifdef PLATFORM 26572dbc3acSMarcin Wojtas arm_set_delay(mv_delay, NULL); 26672dbc3acSMarcin Wojtas #endif 267373bbe25SRafal Jaworowski return (0); 268373bbe25SRafal Jaworowski } 269373bbe25SRafal Jaworowski 270373bbe25SRafal Jaworowski static int 271373bbe25SRafal Jaworowski mv_hardclock(void *arg) 272373bbe25SRafal Jaworowski { 273e9f0d565SAlexander Motin struct mv_timer_softc *sc; 274373bbe25SRafal Jaworowski uint32_t irq_cause; 275373bbe25SRafal Jaworowski 276789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(timer_softc->config->bridge_irq_cause); 277789bbd4dSMarcin Wojtas irq_cause &= timer_softc->config->irq_timer0_clr; 278789bbd4dSMarcin Wojtas write_cpu_ctrl(timer_softc->config->bridge_irq_cause, irq_cause); 279373bbe25SRafal Jaworowski 280afc1cdb9SAlexander Motin sc = (struct mv_timer_softc *)arg; 281afc1cdb9SAlexander Motin if (sc->et.et_active) 282afc1cdb9SAlexander Motin sc->et.et_event_cb(&sc->et, sc->et.et_arg); 283afc1cdb9SAlexander Motin 284373bbe25SRafal Jaworowski return (FILTER_HANDLED); 285373bbe25SRafal Jaworowski } 286373bbe25SRafal Jaworowski 287373bbe25SRafal Jaworowski static device_method_t mv_timer_methods[] = { 288373bbe25SRafal Jaworowski DEVMETHOD(device_probe, mv_timer_probe), 289373bbe25SRafal Jaworowski DEVMETHOD(device_attach, mv_timer_attach), 290373bbe25SRafal Jaworowski { 0, 0 } 291373bbe25SRafal Jaworowski }; 292373bbe25SRafal Jaworowski 293373bbe25SRafal Jaworowski static driver_t mv_timer_driver = { 294373bbe25SRafal Jaworowski "timer", 295373bbe25SRafal Jaworowski mv_timer_methods, 296373bbe25SRafal Jaworowski sizeof(struct mv_timer_softc), 297373bbe25SRafal Jaworowski }; 298373bbe25SRafal Jaworowski 299*a3b866cbSJohn Baldwin DRIVER_MODULE(timer_mv, simplebus, mv_timer_driver, 0, 0); 300373bbe25SRafal Jaworowski 301373bbe25SRafal Jaworowski static unsigned 302373bbe25SRafal Jaworowski mv_timer_get_timecount(struct timecounter *tc) 303373bbe25SRafal Jaworowski { 304373bbe25SRafal Jaworowski 305373bbe25SRafal Jaworowski return (INITIAL_TIMECOUNTER - mv_get_timer(1)); 306373bbe25SRafal Jaworowski } 307373bbe25SRafal Jaworowski 308996170b4SMarcin Wojtas static void 30972dbc3acSMarcin Wojtas mv_delay(int usec, void* arg) 310373bbe25SRafal Jaworowski { 311373bbe25SRafal Jaworowski uint32_t val, val_temp; 312373bbe25SRafal Jaworowski int32_t nticks; 313373bbe25SRafal Jaworowski 314373bbe25SRafal Jaworowski val = mv_get_timer(1); 31572dbc3acSMarcin Wojtas nticks = ((timer_softc->config->clock_src / 1000000 + 1) * usec); 316373bbe25SRafal Jaworowski 317373bbe25SRafal Jaworowski while (nticks > 0) { 318373bbe25SRafal Jaworowski val_temp = mv_get_timer(1); 319373bbe25SRafal Jaworowski if (val > val_temp) 320373bbe25SRafal Jaworowski nticks -= (val - val_temp); 321373bbe25SRafal Jaworowski else 322373bbe25SRafal Jaworowski nticks -= (val + (INITIAL_TIMECOUNTER - val_temp)); 323373bbe25SRafal Jaworowski 324373bbe25SRafal Jaworowski val = val_temp; 325373bbe25SRafal Jaworowski } 326996170b4SMarcin Wojtas } 327996170b4SMarcin Wojtas 328996170b4SMarcin Wojtas #ifndef PLATFORM 329996170b4SMarcin Wojtas void 330996170b4SMarcin Wojtas DELAY(int usec) 331996170b4SMarcin Wojtas { 332996170b4SMarcin Wojtas uint32_t val; 333996170b4SMarcin Wojtas 334996170b4SMarcin Wojtas if (!timers_initialized) { 335996170b4SMarcin Wojtas for (; usec > 0; usec--) 336996170b4SMarcin Wojtas for (val = 100; val > 0; val--) 337996170b4SMarcin Wojtas __asm __volatile("nop" ::: "memory"); 338996170b4SMarcin Wojtas } else { 339996170b4SMarcin Wojtas TSENTER(); 340996170b4SMarcin Wojtas mv_delay(usec, NULL); 341d5d7606cSColin Percival TSEXIT(); 342373bbe25SRafal Jaworowski } 343996170b4SMarcin Wojtas } 344996170b4SMarcin Wojtas #endif 345373bbe25SRafal Jaworowski 346373bbe25SRafal Jaworowski static uint32_t 347373bbe25SRafal Jaworowski mv_get_timer_control(void) 348373bbe25SRafal Jaworowski { 349373bbe25SRafal Jaworowski 350373bbe25SRafal Jaworowski return (bus_space_read_4(timer_softc->timer_bst, 351373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER_CONTROL)); 352373bbe25SRafal Jaworowski } 353373bbe25SRafal Jaworowski 354373bbe25SRafal Jaworowski static void 355373bbe25SRafal Jaworowski mv_set_timer_control(uint32_t val) 356373bbe25SRafal Jaworowski { 357373bbe25SRafal Jaworowski 358373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst, 359373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER_CONTROL, val); 360373bbe25SRafal Jaworowski } 361373bbe25SRafal Jaworowski 362373bbe25SRafal Jaworowski static uint32_t 363373bbe25SRafal Jaworowski mv_get_timer(uint32_t timer) 364373bbe25SRafal Jaworowski { 365373bbe25SRafal Jaworowski 366373bbe25SRafal Jaworowski return (bus_space_read_4(timer_softc->timer_bst, 367373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8)); 368373bbe25SRafal Jaworowski } 369373bbe25SRafal Jaworowski 370373bbe25SRafal Jaworowski static void 371373bbe25SRafal Jaworowski mv_set_timer(uint32_t timer, uint32_t val) 372373bbe25SRafal Jaworowski { 373373bbe25SRafal Jaworowski 374373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst, 375373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8, val); 376373bbe25SRafal Jaworowski } 377373bbe25SRafal Jaworowski 378373bbe25SRafal Jaworowski static void 379373bbe25SRafal Jaworowski mv_set_timer_rel(uint32_t timer, uint32_t val) 380373bbe25SRafal Jaworowski { 381373bbe25SRafal Jaworowski 382373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst, 383373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0_REL + timer * 0x8, val); 384373bbe25SRafal Jaworowski } 385373bbe25SRafal Jaworowski 386373bbe25SRafal Jaworowski static void 38772dbc3acSMarcin Wojtas mv_watchdog_enable_armv5(void) 388373bbe25SRafal Jaworowski { 38972dbc3acSMarcin Wojtas uint32_t val, irq_cause, irq_mask; 390373bbe25SRafal Jaworowski 391789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(timer_softc->config->bridge_irq_cause); 392789bbd4dSMarcin Wojtas irq_cause &= timer_softc->config->irq_timer_wd_clr; 393789bbd4dSMarcin Wojtas write_cpu_ctrl(timer_softc->config->bridge_irq_cause, irq_cause); 394373bbe25SRafal Jaworowski 395373bbe25SRafal Jaworowski irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK); 396373bbe25SRafal Jaworowski irq_mask |= IRQ_TIMER_WD_MASK; 397373bbe25SRafal Jaworowski write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask); 398373bbe25SRafal Jaworowski 399373bbe25SRafal Jaworowski val = read_cpu_ctrl(RSTOUTn_MASK); 400373bbe25SRafal Jaworowski val |= WD_RST_OUT_EN; 401373bbe25SRafal Jaworowski write_cpu_ctrl(RSTOUTn_MASK, val); 402373bbe25SRafal Jaworowski 403373bbe25SRafal Jaworowski val = mv_get_timer_control(); 404786e3feaSZbigniew Bodek val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO; 405373bbe25SRafal Jaworowski mv_set_timer_control(val); 406373bbe25SRafal Jaworowski } 407373bbe25SRafal Jaworowski 408373bbe25SRafal Jaworowski static void 40972dbc3acSMarcin Wojtas mv_watchdog_enable_armadaxp(void) 410373bbe25SRafal Jaworowski { 41172dbc3acSMarcin Wojtas uint32_t irq_cause, val; 412373bbe25SRafal Jaworowski 413789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(timer_softc->config->bridge_irq_cause); 414789bbd4dSMarcin Wojtas irq_cause &= timer_softc->config->irq_timer_wd_clr; 415789bbd4dSMarcin Wojtas write_cpu_ctrl(timer_softc->config->bridge_irq_cause, irq_cause); 416373bbe25SRafal Jaworowski 417d65cdf4bSGrzegorz Bernacki val = read_cpu_mp_clocks(WD_RSTOUTn_MASK); 41872dbc3acSMarcin Wojtas val |= (WD_GLOBAL_MASK | WD_CPU0_MASK); 419d65cdf4bSGrzegorz Bernacki write_cpu_mp_clocks(WD_RSTOUTn_MASK, val); 420786e3feaSZbigniew Bodek 42104bb9a66SMarcin Wojtas val = read_cpu_misc(RSTOUTn_MASK_ARMV7); 42272dbc3acSMarcin Wojtas val &= ~RSTOUTn_MASK_WD; 42304bb9a66SMarcin Wojtas write_cpu_misc(RSTOUTn_MASK_ARMV7, val); 42472dbc3acSMarcin Wojtas 42572dbc3acSMarcin Wojtas val = mv_get_timer_control(); 42672dbc3acSMarcin Wojtas val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO | CPU_TIMER_WD_25MHZ_EN; 42772dbc3acSMarcin Wojtas mv_set_timer_control(val); 42872dbc3acSMarcin Wojtas } 42972dbc3acSMarcin Wojtas 43072dbc3acSMarcin Wojtas static void 43172dbc3acSMarcin Wojtas mv_watchdog_disable_armv5(void) 43272dbc3acSMarcin Wojtas { 43372dbc3acSMarcin Wojtas uint32_t val, irq_cause,irq_mask; 43472dbc3acSMarcin Wojtas 43572dbc3acSMarcin Wojtas val = mv_get_timer_control(); 43672dbc3acSMarcin Wojtas val &= ~(CPU_TIMER2_EN | CPU_TIMER2_AUTO); 43772dbc3acSMarcin Wojtas mv_set_timer_control(val); 43872dbc3acSMarcin Wojtas 439373bbe25SRafal Jaworowski val = read_cpu_ctrl(RSTOUTn_MASK); 440373bbe25SRafal Jaworowski val &= ~WD_RST_OUT_EN; 441373bbe25SRafal Jaworowski write_cpu_ctrl(RSTOUTn_MASK, val); 442373bbe25SRafal Jaworowski 443373bbe25SRafal Jaworowski irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK); 444373bbe25SRafal Jaworowski irq_mask &= ~(IRQ_TIMER_WD_MASK); 445373bbe25SRafal Jaworowski write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask); 446373bbe25SRafal Jaworowski 447789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(timer_softc->config->bridge_irq_cause); 448789bbd4dSMarcin Wojtas irq_cause &= timer_softc->config->irq_timer_wd_clr; 449789bbd4dSMarcin Wojtas write_cpu_ctrl(timer_softc->config->bridge_irq_cause, irq_cause); 450373bbe25SRafal Jaworowski } 451373bbe25SRafal Jaworowski 45272dbc3acSMarcin Wojtas static void 45372dbc3acSMarcin Wojtas mv_watchdog_disable_armadaxp(void) 45472dbc3acSMarcin Wojtas { 45572dbc3acSMarcin Wojtas uint32_t val, irq_cause; 45672dbc3acSMarcin Wojtas 45772dbc3acSMarcin Wojtas val = read_cpu_mp_clocks(WD_RSTOUTn_MASK); 45872dbc3acSMarcin Wojtas val &= ~(WD_GLOBAL_MASK | WD_CPU0_MASK); 45972dbc3acSMarcin Wojtas write_cpu_mp_clocks(WD_RSTOUTn_MASK, val); 46072dbc3acSMarcin Wojtas 46104bb9a66SMarcin Wojtas val = read_cpu_misc(RSTOUTn_MASK_ARMV7); 46272dbc3acSMarcin Wojtas val |= RSTOUTn_MASK_WD; 46304bb9a66SMarcin Wojtas write_cpu_misc(RSTOUTn_MASK_ARMV7, RSTOUTn_MASK_WD); 46472dbc3acSMarcin Wojtas 465789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(timer_softc->config->bridge_irq_cause); 466789bbd4dSMarcin Wojtas irq_cause &= timer_softc->config->irq_timer_wd_clr; 467789bbd4dSMarcin Wojtas write_cpu_ctrl(timer_softc->config->bridge_irq_cause, irq_cause); 46872dbc3acSMarcin Wojtas 46972dbc3acSMarcin Wojtas val = mv_get_timer_control(); 47072dbc3acSMarcin Wojtas val &= ~(CPU_TIMER2_EN | CPU_TIMER2_AUTO); 47172dbc3acSMarcin Wojtas mv_set_timer_control(val); 47272dbc3acSMarcin Wojtas } 473373bbe25SRafal Jaworowski 474373bbe25SRafal Jaworowski /* 475373bbe25SRafal Jaworowski * Watchdog event handler. 476373bbe25SRafal Jaworowski */ 477373bbe25SRafal Jaworowski static void 478373bbe25SRafal Jaworowski mv_watchdog_event(void *arg, unsigned int cmd, int *error) 479373bbe25SRafal Jaworowski { 480373bbe25SRafal Jaworowski uint64_t ns; 481373bbe25SRafal Jaworowski uint64_t ticks; 482373bbe25SRafal Jaworowski 483373bbe25SRafal Jaworowski mtx_lock(&timer_softc->timer_mtx); 48472dbc3acSMarcin Wojtas if (cmd == 0) { 48572dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_disable != NULL) 48672dbc3acSMarcin Wojtas timer_softc->config->watchdog_disable(); 48772dbc3acSMarcin Wojtas } else { 488373bbe25SRafal Jaworowski /* 489373bbe25SRafal Jaworowski * Watchdog timeout is in nanosecs, calculation according to 490373bbe25SRafal Jaworowski * watchdog(9) 491373bbe25SRafal Jaworowski */ 492373bbe25SRafal Jaworowski ns = (uint64_t)1 << (cmd & WD_INTERVAL); 49372dbc3acSMarcin Wojtas ticks = (uint64_t)(ns * timer_softc->config->clock_src) / 1000000000; 49472dbc3acSMarcin Wojtas if (ticks > MAX_WATCHDOG_TICKS) { 49572dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_disable != NULL) 49672dbc3acSMarcin Wojtas timer_softc->config->watchdog_disable(); 49772dbc3acSMarcin Wojtas } else { 49872dbc3acSMarcin Wojtas mv_set_timer(WATCHDOG_TIMER_ARMV5, ticks); 49972dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_enable != NULL) 50072dbc3acSMarcin Wojtas timer_softc->config->watchdog_enable(); 501373bbe25SRafal Jaworowski *error = 0; 502373bbe25SRafal Jaworowski } 503373bbe25SRafal Jaworowski } 504373bbe25SRafal Jaworowski mtx_unlock(&timer_softc->timer_mtx); 505373bbe25SRafal Jaworowski } 506373bbe25SRafal Jaworowski 507e9f0d565SAlexander Motin static int 508fdc5dd2dSAlexander Motin mv_timer_start(struct eventtimer *et, sbintime_t first, sbintime_t period) 509e9f0d565SAlexander Motin { 510e9f0d565SAlexander Motin struct mv_timer_softc *sc; 511e9f0d565SAlexander Motin uint32_t val, val1; 512e9f0d565SAlexander Motin 513e9f0d565SAlexander Motin /* Calculate dividers. */ 514e9f0d565SAlexander Motin sc = (struct mv_timer_softc *)et->et_priv; 515fdc5dd2dSAlexander Motin if (period != 0) 516fdc5dd2dSAlexander Motin val = ((uint32_t)sc->et.et_frequency * period) >> 32; 517fdc5dd2dSAlexander Motin else 518e9f0d565SAlexander Motin val = 0; 519fdc5dd2dSAlexander Motin if (first != 0) 520fdc5dd2dSAlexander Motin val1 = ((uint32_t)sc->et.et_frequency * first) >> 32; 521fdc5dd2dSAlexander Motin else 522e9f0d565SAlexander Motin val1 = val; 523e9f0d565SAlexander Motin 524e9f0d565SAlexander Motin /* Apply configuration. */ 525e9f0d565SAlexander Motin mv_set_timer_rel(0, val); 526e9f0d565SAlexander Motin mv_set_timer(0, val1); 527e9f0d565SAlexander Motin val = mv_get_timer_control(); 528e9f0d565SAlexander Motin val |= CPU_TIMER0_EN; 529fdc5dd2dSAlexander Motin if (period != 0) 530e9f0d565SAlexander Motin val |= CPU_TIMER0_AUTO; 531afc1cdb9SAlexander Motin else 532afc1cdb9SAlexander Motin val &= ~CPU_TIMER0_AUTO; 533e9f0d565SAlexander Motin mv_set_timer_control(val); 534e9f0d565SAlexander Motin return (0); 535e9f0d565SAlexander Motin } 536e9f0d565SAlexander Motin 537e9f0d565SAlexander Motin static int 538e9f0d565SAlexander Motin mv_timer_stop(struct eventtimer *et) 539373bbe25SRafal Jaworowski { 540373bbe25SRafal Jaworowski uint32_t val; 541373bbe25SRafal Jaworowski 542373bbe25SRafal Jaworowski val = mv_get_timer_control(); 543e9f0d565SAlexander Motin val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO); 544373bbe25SRafal Jaworowski mv_set_timer_control(val); 545e9f0d565SAlexander Motin return (0); 546373bbe25SRafal Jaworowski } 547373bbe25SRafal Jaworowski 548373bbe25SRafal Jaworowski static void 549e9f0d565SAlexander Motin mv_setup_timers(void) 550373bbe25SRafal Jaworowski { 551373bbe25SRafal Jaworowski uint32_t val; 552373bbe25SRafal Jaworowski 553373bbe25SRafal Jaworowski mv_set_timer_rel(1, INITIAL_TIMECOUNTER); 554373bbe25SRafal Jaworowski mv_set_timer(1, INITIAL_TIMECOUNTER); 555373bbe25SRafal Jaworowski val = mv_get_timer_control(); 556e9f0d565SAlexander Motin val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO); 557373bbe25SRafal Jaworowski val |= CPU_TIMER1_EN | CPU_TIMER1_AUTO; 55872dbc3acSMarcin Wojtas 55972dbc3acSMarcin Wojtas if (timer_softc->config->soc_family == MV_SOC_ARMADA_XP) { 560046b51bfSGrzegorz Bernacki /* Enable 25MHz mode */ 561046b51bfSGrzegorz Bernacki val |= CPU_TIMER0_25MHZ_EN | CPU_TIMER1_25MHZ_EN; 56272dbc3acSMarcin Wojtas } 56372dbc3acSMarcin Wojtas 564373bbe25SRafal Jaworowski mv_set_timer_control(val); 565e9f0d565SAlexander Motin timers_initialized = 1; 566373bbe25SRafal Jaworowski } 567