1373bbe25SRafal Jaworowski /*- 2af3dc4a7SPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3af3dc4a7SPedro F. Giffuni * 4373bbe25SRafal Jaworowski * Copyright (c) 2006 Benno Rice. 5373bbe25SRafal Jaworowski * Copyright (C) 2007-2008 MARVELL INTERNATIONAL LTD. 6373bbe25SRafal Jaworowski * All rights reserved. 7373bbe25SRafal Jaworowski * 8373bbe25SRafal Jaworowski * Adapted to Marvell SoC by Semihalf. 9373bbe25SRafal Jaworowski * 10373bbe25SRafal Jaworowski * Redistribution and use in source and binary forms, with or without 11373bbe25SRafal Jaworowski * modification, are permitted provided that the following conditions 12373bbe25SRafal Jaworowski * are met: 13373bbe25SRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 14373bbe25SRafal Jaworowski * notice, this list of conditions and the following disclaimer. 15373bbe25SRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 16373bbe25SRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 17373bbe25SRafal Jaworowski * documentation and/or other materials provided with the distribution. 18373bbe25SRafal Jaworowski * 19373bbe25SRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 20373bbe25SRafal Jaworowski * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 21373bbe25SRafal Jaworowski * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 22373bbe25SRafal Jaworowski * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 23373bbe25SRafal Jaworowski * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 24373bbe25SRafal Jaworowski * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 25373bbe25SRafal Jaworowski * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 26373bbe25SRafal Jaworowski * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 27373bbe25SRafal Jaworowski * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 28373bbe25SRafal Jaworowski * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 29373bbe25SRafal Jaworowski * 30373bbe25SRafal Jaworowski * from: FreeBSD: //depot/projects/arm/src/sys/arm/xscale/pxa2x0/pxa2x0_timer.c, rev 1 31373bbe25SRafal Jaworowski */ 32373bbe25SRafal Jaworowski 33373bbe25SRafal Jaworowski #include <sys/cdefs.h> 34373bbe25SRafal Jaworowski __FBSDID("$FreeBSD$"); 35373bbe25SRafal Jaworowski 36373bbe25SRafal Jaworowski #include <sys/param.h> 37373bbe25SRafal Jaworowski #include <sys/systm.h> 38373bbe25SRafal Jaworowski #include <sys/bus.h> 39373bbe25SRafal Jaworowski #include <sys/kernel.h> 40373bbe25SRafal Jaworowski #include <sys/module.h> 41373bbe25SRafal Jaworowski #include <sys/malloc.h> 42373bbe25SRafal Jaworowski #include <sys/rman.h> 43e9f0d565SAlexander Motin #include <sys/timeet.h> 44373bbe25SRafal Jaworowski #include <sys/timetc.h> 45373bbe25SRafal Jaworowski #include <sys/watchdog.h> 46373bbe25SRafal Jaworowski #include <machine/bus.h> 47373bbe25SRafal Jaworowski #include <machine/cpu.h> 48373bbe25SRafal Jaworowski #include <machine/intr.h> 4972dbc3acSMarcin Wojtas #include <machine/machdep.h> 50373bbe25SRafal Jaworowski 51373bbe25SRafal Jaworowski #include <arm/mv/mvreg.h> 52373bbe25SRafal Jaworowski #include <arm/mv/mvvar.h> 53373bbe25SRafal Jaworowski 54db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h> 55db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h> 56db5ef4fcSRafal Jaworowski 57373bbe25SRafal Jaworowski #define INITIAL_TIMECOUNTER (0xffffffff) 58373bbe25SRafal Jaworowski #define MAX_WATCHDOG_TICKS (0xffffffff) 59373bbe25SRafal Jaworowski 60786e3feaSZbigniew Bodek #define MV_TMR 0x1 61786e3feaSZbigniew Bodek #define MV_WDT 0x2 62786e3feaSZbigniew Bodek #define MV_NONE 0x0 63786e3feaSZbigniew Bodek 6472dbc3acSMarcin Wojtas #define MV_CLOCK_SRC_ARMV7 25000000 /* Timers' 25MHz mode */ 6516694521SOleksandr Tymoshenko 6672dbc3acSMarcin Wojtas #define WATCHDOG_TIMER_ARMV5 2 6772dbc3acSMarcin Wojtas 6872dbc3acSMarcin Wojtas typedef void (*mv_watchdog_enable_t)(void); 6972dbc3acSMarcin Wojtas typedef void (*mv_watchdog_disable_t)(void); 7072dbc3acSMarcin Wojtas 7172dbc3acSMarcin Wojtas struct mv_timer_config { 7272dbc3acSMarcin Wojtas enum soc_family soc_family; 7372dbc3acSMarcin Wojtas mv_watchdog_enable_t watchdog_enable; 7472dbc3acSMarcin Wojtas mv_watchdog_disable_t watchdog_disable; 7572dbc3acSMarcin Wojtas unsigned int clock_src; 7672dbc3acSMarcin Wojtas }; 77786e3feaSZbigniew Bodek 78373bbe25SRafal Jaworowski struct mv_timer_softc { 79373bbe25SRafal Jaworowski struct resource * timer_res[2]; 80373bbe25SRafal Jaworowski bus_space_tag_t timer_bst; 81373bbe25SRafal Jaworowski bus_space_handle_t timer_bsh; 82373bbe25SRafal Jaworowski struct mtx timer_mtx; 83e9f0d565SAlexander Motin struct eventtimer et; 84a695f1c9SZbigniew Bodek boolean_t has_wdt; 8572dbc3acSMarcin Wojtas struct mv_timer_config* config; 86373bbe25SRafal Jaworowski }; 87373bbe25SRafal Jaworowski 88373bbe25SRafal Jaworowski static struct resource_spec mv_timer_spec[] = { 89373bbe25SRafal Jaworowski { SYS_RES_MEMORY, 0, RF_ACTIVE }, 90786e3feaSZbigniew Bodek { SYS_RES_IRQ, 0, RF_ACTIVE | RF_OPTIONAL }, 91373bbe25SRafal Jaworowski { -1, 0 } 92373bbe25SRafal Jaworowski }; 93373bbe25SRafal Jaworowski 94786e3feaSZbigniew Bodek /* Interrupt is not required by MV_WDT devices */ 95786e3feaSZbigniew Bodek static struct ofw_compat_data mv_timer_compat[] = { 9672dbc3acSMarcin Wojtas {"marvell,armada-380-timer", MV_NONE }, 9772dbc3acSMarcin Wojtas {"marvell,armada-xp-timer", MV_TMR | MV_WDT }, 98786e3feaSZbigniew Bodek {"mrvl,timer", MV_TMR | MV_WDT }, 99786e3feaSZbigniew Bodek {NULL, MV_NONE } 100786e3feaSZbigniew Bodek }; 101786e3feaSZbigniew Bodek 102373bbe25SRafal Jaworowski static struct mv_timer_softc *timer_softc = NULL; 103373bbe25SRafal Jaworowski static int timers_initialized = 0; 104373bbe25SRafal Jaworowski 105373bbe25SRafal Jaworowski static int mv_timer_probe(device_t); 106373bbe25SRafal Jaworowski static int mv_timer_attach(device_t); 107373bbe25SRafal Jaworowski 108373bbe25SRafal Jaworowski static int mv_hardclock(void *); 109373bbe25SRafal Jaworowski static unsigned mv_timer_get_timecount(struct timecounter *); 110373bbe25SRafal Jaworowski 111373bbe25SRafal Jaworowski static uint32_t mv_get_timer_control(void); 112373bbe25SRafal Jaworowski static void mv_set_timer_control(uint32_t); 113373bbe25SRafal Jaworowski static uint32_t mv_get_timer(uint32_t); 114373bbe25SRafal Jaworowski static void mv_set_timer(uint32_t, uint32_t); 115373bbe25SRafal Jaworowski static void mv_set_timer_rel(uint32_t, uint32_t); 116373bbe25SRafal Jaworowski static void mv_watchdog_event(void *, unsigned int, int *); 117e9f0d565SAlexander Motin static int mv_timer_start(struct eventtimer *et, 118fdc5dd2dSAlexander Motin sbintime_t first, sbintime_t period); 119e9f0d565SAlexander Motin static int mv_timer_stop(struct eventtimer *et); 120e9f0d565SAlexander Motin static void mv_setup_timers(void); 121373bbe25SRafal Jaworowski 12272dbc3acSMarcin Wojtas static void mv_watchdog_enable_armv5(void); 12372dbc3acSMarcin Wojtas static void mv_watchdog_enable_armadaxp(void); 12472dbc3acSMarcin Wojtas static void mv_watchdog_disable_armv5(void); 12572dbc3acSMarcin Wojtas static void mv_watchdog_disable_armadaxp(void); 12672dbc3acSMarcin Wojtas 127*996170b4SMarcin Wojtas static void mv_delay(int usec, void* arg); 12872dbc3acSMarcin Wojtas 12972dbc3acSMarcin Wojtas static struct mv_timer_config timer_armadaxp_config = 13072dbc3acSMarcin Wojtas { 13172dbc3acSMarcin Wojtas MV_SOC_ARMADA_XP, 13272dbc3acSMarcin Wojtas &mv_watchdog_enable_armadaxp, 13372dbc3acSMarcin Wojtas &mv_watchdog_disable_armadaxp, 13472dbc3acSMarcin Wojtas MV_CLOCK_SRC_ARMV7, 13572dbc3acSMarcin Wojtas }; 13672dbc3acSMarcin Wojtas static struct mv_timer_config timer_armv5_config = 13772dbc3acSMarcin Wojtas { 13872dbc3acSMarcin Wojtas MV_SOC_ARMV5, 13972dbc3acSMarcin Wojtas &mv_watchdog_enable_armv5, 14072dbc3acSMarcin Wojtas &mv_watchdog_disable_armv5, 14172dbc3acSMarcin Wojtas 0, 14272dbc3acSMarcin Wojtas }; 14372dbc3acSMarcin Wojtas 14472dbc3acSMarcin Wojtas static struct ofw_compat_data mv_timer_soc_config[] = { 14572dbc3acSMarcin Wojtas {"marvell,armada-xp-timer", (uintptr_t)&timer_armadaxp_config }, 14672dbc3acSMarcin Wojtas {"mrvl,timer", (uintptr_t)&timer_armv5_config }, 14772dbc3acSMarcin Wojtas {NULL, (uintptr_t)NULL }, 14872dbc3acSMarcin Wojtas }; 14972dbc3acSMarcin Wojtas 150373bbe25SRafal Jaworowski static struct timecounter mv_timer_timecounter = { 151373bbe25SRafal Jaworowski .tc_get_timecount = mv_timer_get_timecount, 152e9f0d565SAlexander Motin .tc_name = "CPUTimer1", 153373bbe25SRafal Jaworowski .tc_frequency = 0, /* This is assigned on the fly in the init sequence */ 154373bbe25SRafal Jaworowski .tc_counter_mask = ~0u, 155373bbe25SRafal Jaworowski .tc_quality = 1000, 156373bbe25SRafal Jaworowski }; 157373bbe25SRafal Jaworowski 158373bbe25SRafal Jaworowski static int 159373bbe25SRafal Jaworowski mv_timer_probe(device_t dev) 160373bbe25SRafal Jaworowski { 161373bbe25SRafal Jaworowski 162add35ed5SIan Lepore if (!ofw_bus_status_okay(dev)) 163add35ed5SIan Lepore return (ENXIO); 164add35ed5SIan Lepore 165786e3feaSZbigniew Bodek if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data == MV_NONE) 166db5ef4fcSRafal Jaworowski return (ENXIO); 167db5ef4fcSRafal Jaworowski 168373bbe25SRafal Jaworowski device_set_desc(dev, "Marvell CPU Timer"); 169373bbe25SRafal Jaworowski return (0); 170373bbe25SRafal Jaworowski } 171373bbe25SRafal Jaworowski 172373bbe25SRafal Jaworowski static int 173373bbe25SRafal Jaworowski mv_timer_attach(device_t dev) 174373bbe25SRafal Jaworowski { 175373bbe25SRafal Jaworowski int error; 176373bbe25SRafal Jaworowski void *ihl; 177373bbe25SRafal Jaworowski struct mv_timer_softc *sc; 178e9f0d565SAlexander Motin uint32_t irq_cause, irq_mask; 179373bbe25SRafal Jaworowski 180373bbe25SRafal Jaworowski if (timer_softc != NULL) 181373bbe25SRafal Jaworowski return (ENXIO); 182373bbe25SRafal Jaworowski 183373bbe25SRafal Jaworowski sc = (struct mv_timer_softc *)device_get_softc(dev); 184373bbe25SRafal Jaworowski timer_softc = sc; 185373bbe25SRafal Jaworowski 18672dbc3acSMarcin Wojtas sc->config = (struct mv_timer_config*) 18772dbc3acSMarcin Wojtas ofw_bus_search_compatible(dev, mv_timer_soc_config)->ocd_data; 18872dbc3acSMarcin Wojtas 18972dbc3acSMarcin Wojtas if (sc->config->clock_src == 0) 19072dbc3acSMarcin Wojtas sc->config->clock_src = get_tclk(); 19172dbc3acSMarcin Wojtas 192373bbe25SRafal Jaworowski error = bus_alloc_resources(dev, mv_timer_spec, sc->timer_res); 193373bbe25SRafal Jaworowski if (error) { 194373bbe25SRafal Jaworowski device_printf(dev, "could not allocate resources\n"); 195373bbe25SRafal Jaworowski return (ENXIO); 196373bbe25SRafal Jaworowski } 197373bbe25SRafal Jaworowski 198373bbe25SRafal Jaworowski sc->timer_bst = rman_get_bustag(sc->timer_res[0]); 199373bbe25SRafal Jaworowski sc->timer_bsh = rman_get_bushandle(sc->timer_res[0]); 200373bbe25SRafal Jaworowski 20172dbc3acSMarcin Wojtas sc->has_wdt = ofw_bus_has_prop(dev, "mrvl,has-wdt"); 202a695f1c9SZbigniew Bodek 203373bbe25SRafal Jaworowski mtx_init(&timer_softc->timer_mtx, "watchdog", NULL, MTX_DEF); 204a695f1c9SZbigniew Bodek 205a695f1c9SZbigniew Bodek if (sc->has_wdt) { 20672dbc3acSMarcin Wojtas if (sc->config->watchdog_disable) 20772dbc3acSMarcin Wojtas sc->config->watchdog_disable(); 208373bbe25SRafal Jaworowski EVENTHANDLER_REGISTER(watchdog_list, mv_watchdog_event, sc, 0); 209a695f1c9SZbigniew Bodek } 210373bbe25SRafal Jaworowski 211786e3feaSZbigniew Bodek if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data 212786e3feaSZbigniew Bodek == MV_WDT) { 213786e3feaSZbigniew Bodek /* Don't set timers for wdt-only entry. */ 214786e3feaSZbigniew Bodek device_printf(dev, "only watchdog attached\n"); 215786e3feaSZbigniew Bodek return (0); 216786e3feaSZbigniew Bodek } else if (sc->timer_res[1] == NULL) { 217786e3feaSZbigniew Bodek device_printf(dev, "no interrupt resource\n"); 218786e3feaSZbigniew Bodek bus_release_resources(dev, mv_timer_spec, sc->timer_res); 219786e3feaSZbigniew Bodek return (ENXIO); 220786e3feaSZbigniew Bodek } 221786e3feaSZbigniew Bodek 222373bbe25SRafal Jaworowski if (bus_setup_intr(dev, sc->timer_res[1], INTR_TYPE_CLK, 223e9f0d565SAlexander Motin mv_hardclock, NULL, sc, &ihl) != 0) { 224373bbe25SRafal Jaworowski bus_release_resources(dev, mv_timer_spec, sc->timer_res); 225e9f0d565SAlexander Motin device_printf(dev, "Could not setup interrupt.\n"); 226373bbe25SRafal Jaworowski return (ENXIO); 227373bbe25SRafal Jaworowski } 228373bbe25SRafal Jaworowski 229e9f0d565SAlexander Motin mv_setup_timers(); 23072dbc3acSMarcin Wojtas if (sc->config->soc_family != MV_SOC_ARMADA_XP ) { 231e9f0d565SAlexander Motin irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE); 23216694521SOleksandr Tymoshenko irq_cause &= IRQ_TIMER0_CLR; 23316694521SOleksandr Tymoshenko 234e9f0d565SAlexander Motin write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause); 235e9f0d565SAlexander Motin irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK); 236e9f0d565SAlexander Motin irq_mask |= IRQ_TIMER0_MASK; 237292e1140SMarcel Moolenaar irq_mask &= ~IRQ_TIMER1_MASK; 238e9f0d565SAlexander Motin write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask); 23972dbc3acSMarcin Wojtas } 240e9f0d565SAlexander Motin sc->et.et_name = "CPUTimer0"; 241e9f0d565SAlexander Motin sc->et.et_flags = ET_FLAGS_PERIODIC | ET_FLAGS_ONESHOT; 242e9f0d565SAlexander Motin sc->et.et_quality = 1000; 24316694521SOleksandr Tymoshenko 24472dbc3acSMarcin Wojtas sc->et.et_frequency = sc->config->clock_src; 245fdc5dd2dSAlexander Motin sc->et.et_min_period = (0x00000002LLU << 32) / sc->et.et_frequency; 246fdc5dd2dSAlexander Motin sc->et.et_max_period = (0xfffffffeLLU << 32) / sc->et.et_frequency; 247e9f0d565SAlexander Motin sc->et.et_start = mv_timer_start; 248e9f0d565SAlexander Motin sc->et.et_stop = mv_timer_stop; 249e9f0d565SAlexander Motin sc->et.et_priv = sc; 250e9f0d565SAlexander Motin et_register(&sc->et); 25172dbc3acSMarcin Wojtas mv_timer_timecounter.tc_frequency = sc->config->clock_src; 252e9f0d565SAlexander Motin tc_init(&mv_timer_timecounter); 253373bbe25SRafal Jaworowski 25472dbc3acSMarcin Wojtas #ifdef PLATFORM 25572dbc3acSMarcin Wojtas arm_set_delay(mv_delay, NULL); 25672dbc3acSMarcin Wojtas #endif 257373bbe25SRafal Jaworowski return (0); 258373bbe25SRafal Jaworowski } 259373bbe25SRafal Jaworowski 260373bbe25SRafal Jaworowski static int 261373bbe25SRafal Jaworowski mv_hardclock(void *arg) 262373bbe25SRafal Jaworowski { 263e9f0d565SAlexander Motin struct mv_timer_softc *sc; 264373bbe25SRafal Jaworowski uint32_t irq_cause; 265373bbe25SRafal Jaworowski 266373bbe25SRafal Jaworowski irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE); 26716694521SOleksandr Tymoshenko irq_cause &= IRQ_TIMER0_CLR; 268373bbe25SRafal Jaworowski write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause); 269373bbe25SRafal Jaworowski 270afc1cdb9SAlexander Motin sc = (struct mv_timer_softc *)arg; 271afc1cdb9SAlexander Motin if (sc->et.et_active) 272afc1cdb9SAlexander Motin sc->et.et_event_cb(&sc->et, sc->et.et_arg); 273afc1cdb9SAlexander Motin 274373bbe25SRafal Jaworowski return (FILTER_HANDLED); 275373bbe25SRafal Jaworowski } 276373bbe25SRafal Jaworowski 277373bbe25SRafal Jaworowski static device_method_t mv_timer_methods[] = { 278373bbe25SRafal Jaworowski DEVMETHOD(device_probe, mv_timer_probe), 279373bbe25SRafal Jaworowski DEVMETHOD(device_attach, mv_timer_attach), 280373bbe25SRafal Jaworowski 281373bbe25SRafal Jaworowski { 0, 0 } 282373bbe25SRafal Jaworowski }; 283373bbe25SRafal Jaworowski 284373bbe25SRafal Jaworowski static driver_t mv_timer_driver = { 285373bbe25SRafal Jaworowski "timer", 286373bbe25SRafal Jaworowski mv_timer_methods, 287373bbe25SRafal Jaworowski sizeof(struct mv_timer_softc), 288373bbe25SRafal Jaworowski }; 289373bbe25SRafal Jaworowski 290373bbe25SRafal Jaworowski static devclass_t mv_timer_devclass; 291373bbe25SRafal Jaworowski 292db5ef4fcSRafal Jaworowski DRIVER_MODULE(timer, simplebus, mv_timer_driver, mv_timer_devclass, 0, 0); 293373bbe25SRafal Jaworowski 294373bbe25SRafal Jaworowski static unsigned 295373bbe25SRafal Jaworowski mv_timer_get_timecount(struct timecounter *tc) 296373bbe25SRafal Jaworowski { 297373bbe25SRafal Jaworowski 298373bbe25SRafal Jaworowski return (INITIAL_TIMECOUNTER - mv_get_timer(1)); 299373bbe25SRafal Jaworowski } 300373bbe25SRafal Jaworowski 301*996170b4SMarcin Wojtas static void 30272dbc3acSMarcin Wojtas mv_delay(int usec, void* arg) 303373bbe25SRafal Jaworowski { 304373bbe25SRafal Jaworowski uint32_t val, val_temp; 305373bbe25SRafal Jaworowski int32_t nticks; 306373bbe25SRafal Jaworowski 307373bbe25SRafal Jaworowski val = mv_get_timer(1); 30872dbc3acSMarcin Wojtas nticks = ((timer_softc->config->clock_src / 1000000 + 1) * usec); 309373bbe25SRafal Jaworowski 310373bbe25SRafal Jaworowski while (nticks > 0) { 311373bbe25SRafal Jaworowski val_temp = mv_get_timer(1); 312373bbe25SRafal Jaworowski if (val > val_temp) 313373bbe25SRafal Jaworowski nticks -= (val - val_temp); 314373bbe25SRafal Jaworowski else 315373bbe25SRafal Jaworowski nticks -= (val + (INITIAL_TIMECOUNTER - val_temp)); 316373bbe25SRafal Jaworowski 317373bbe25SRafal Jaworowski val = val_temp; 318373bbe25SRafal Jaworowski } 319*996170b4SMarcin Wojtas } 320*996170b4SMarcin Wojtas 321*996170b4SMarcin Wojtas #ifndef PLATFORM 322*996170b4SMarcin Wojtas void 323*996170b4SMarcin Wojtas DELAY(int usec) 324*996170b4SMarcin Wojtas { 325*996170b4SMarcin Wojtas uint32_t val; 326*996170b4SMarcin Wojtas 327*996170b4SMarcin Wojtas if (!timers_initialized) { 328*996170b4SMarcin Wojtas for (; usec > 0; usec--) 329*996170b4SMarcin Wojtas for (val = 100; val > 0; val--) 330*996170b4SMarcin Wojtas __asm __volatile("nop" ::: "memory"); 331*996170b4SMarcin Wojtas } else { 332*996170b4SMarcin Wojtas TSENTER(); 333*996170b4SMarcin Wojtas mv_delay(usec, NULL); 334d5d7606cSColin Percival TSEXIT(); 335373bbe25SRafal Jaworowski } 336*996170b4SMarcin Wojtas } 337*996170b4SMarcin Wojtas #endif 338373bbe25SRafal Jaworowski 339373bbe25SRafal Jaworowski static uint32_t 340373bbe25SRafal Jaworowski mv_get_timer_control(void) 341373bbe25SRafal Jaworowski { 342373bbe25SRafal Jaworowski 343373bbe25SRafal Jaworowski return (bus_space_read_4(timer_softc->timer_bst, 344373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER_CONTROL)); 345373bbe25SRafal Jaworowski } 346373bbe25SRafal Jaworowski 347373bbe25SRafal Jaworowski static void 348373bbe25SRafal Jaworowski mv_set_timer_control(uint32_t val) 349373bbe25SRafal Jaworowski { 350373bbe25SRafal Jaworowski 351373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst, 352373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER_CONTROL, val); 353373bbe25SRafal Jaworowski } 354373bbe25SRafal Jaworowski 355373bbe25SRafal Jaworowski static uint32_t 356373bbe25SRafal Jaworowski mv_get_timer(uint32_t timer) 357373bbe25SRafal Jaworowski { 358373bbe25SRafal Jaworowski 359373bbe25SRafal Jaworowski return (bus_space_read_4(timer_softc->timer_bst, 360373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8)); 361373bbe25SRafal Jaworowski } 362373bbe25SRafal Jaworowski 363373bbe25SRafal Jaworowski static void 364373bbe25SRafal Jaworowski mv_set_timer(uint32_t timer, uint32_t val) 365373bbe25SRafal Jaworowski { 366373bbe25SRafal Jaworowski 367373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst, 368373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8, val); 369373bbe25SRafal Jaworowski } 370373bbe25SRafal Jaworowski 371373bbe25SRafal Jaworowski static void 372373bbe25SRafal Jaworowski mv_set_timer_rel(uint32_t timer, uint32_t val) 373373bbe25SRafal Jaworowski { 374373bbe25SRafal Jaworowski 375373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst, 376373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0_REL + timer * 0x8, val); 377373bbe25SRafal Jaworowski } 378373bbe25SRafal Jaworowski 379373bbe25SRafal Jaworowski static void 38072dbc3acSMarcin Wojtas mv_watchdog_enable_armv5(void) 381373bbe25SRafal Jaworowski { 38272dbc3acSMarcin Wojtas uint32_t val, irq_cause, irq_mask; 383373bbe25SRafal Jaworowski 384373bbe25SRafal Jaworowski irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE); 38516694521SOleksandr Tymoshenko irq_cause &= IRQ_TIMER_WD_CLR; 386373bbe25SRafal Jaworowski write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause); 387373bbe25SRafal Jaworowski 388373bbe25SRafal Jaworowski irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK); 389373bbe25SRafal Jaworowski irq_mask |= IRQ_TIMER_WD_MASK; 390373bbe25SRafal Jaworowski write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask); 391373bbe25SRafal Jaworowski 392373bbe25SRafal Jaworowski val = read_cpu_ctrl(RSTOUTn_MASK); 393373bbe25SRafal Jaworowski val |= WD_RST_OUT_EN; 394373bbe25SRafal Jaworowski write_cpu_ctrl(RSTOUTn_MASK, val); 395373bbe25SRafal Jaworowski 396373bbe25SRafal Jaworowski val = mv_get_timer_control(); 397786e3feaSZbigniew Bodek val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO; 398373bbe25SRafal Jaworowski mv_set_timer_control(val); 399373bbe25SRafal Jaworowski } 400373bbe25SRafal Jaworowski 401373bbe25SRafal Jaworowski static void 40272dbc3acSMarcin Wojtas mv_watchdog_enable_armadaxp(void) 403373bbe25SRafal Jaworowski { 40472dbc3acSMarcin Wojtas uint32_t irq_cause, val; 405373bbe25SRafal Jaworowski 40672dbc3acSMarcin Wojtas irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE); 40772dbc3acSMarcin Wojtas irq_cause &= IRQ_TIMER_WD_CLR; 40872dbc3acSMarcin Wojtas write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause); 409373bbe25SRafal Jaworowski 410d65cdf4bSGrzegorz Bernacki val = read_cpu_mp_clocks(WD_RSTOUTn_MASK); 41172dbc3acSMarcin Wojtas val |= (WD_GLOBAL_MASK | WD_CPU0_MASK); 412d65cdf4bSGrzegorz Bernacki write_cpu_mp_clocks(WD_RSTOUTn_MASK, val); 413786e3feaSZbigniew Bodek 414786e3feaSZbigniew Bodek val = read_cpu_misc(RSTOUTn_MASK); 41572dbc3acSMarcin Wojtas val &= ~RSTOUTn_MASK_WD; 41672dbc3acSMarcin Wojtas write_cpu_misc(RSTOUTn_MASK, val); 41772dbc3acSMarcin Wojtas 41872dbc3acSMarcin Wojtas val = mv_get_timer_control(); 41972dbc3acSMarcin Wojtas val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO | CPU_TIMER_WD_25MHZ_EN; 42072dbc3acSMarcin Wojtas mv_set_timer_control(val); 42172dbc3acSMarcin Wojtas } 42272dbc3acSMarcin Wojtas 42372dbc3acSMarcin Wojtas static void 42472dbc3acSMarcin Wojtas mv_watchdog_disable_armv5(void) 42572dbc3acSMarcin Wojtas { 42672dbc3acSMarcin Wojtas uint32_t val, irq_cause,irq_mask; 42772dbc3acSMarcin Wojtas 42872dbc3acSMarcin Wojtas val = mv_get_timer_control(); 42972dbc3acSMarcin Wojtas val &= ~(CPU_TIMER2_EN | CPU_TIMER2_AUTO); 43072dbc3acSMarcin Wojtas mv_set_timer_control(val); 43172dbc3acSMarcin Wojtas 432373bbe25SRafal Jaworowski val = read_cpu_ctrl(RSTOUTn_MASK); 433373bbe25SRafal Jaworowski val &= ~WD_RST_OUT_EN; 434373bbe25SRafal Jaworowski write_cpu_ctrl(RSTOUTn_MASK, val); 435373bbe25SRafal Jaworowski 436373bbe25SRafal Jaworowski irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK); 437373bbe25SRafal Jaworowski irq_mask &= ~(IRQ_TIMER_WD_MASK); 438373bbe25SRafal Jaworowski write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask); 439373bbe25SRafal Jaworowski 440373bbe25SRafal Jaworowski irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE); 44116694521SOleksandr Tymoshenko irq_cause &= IRQ_TIMER_WD_CLR; 442373bbe25SRafal Jaworowski write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause); 443373bbe25SRafal Jaworowski } 444373bbe25SRafal Jaworowski 44572dbc3acSMarcin Wojtas static void 44672dbc3acSMarcin Wojtas mv_watchdog_disable_armadaxp(void) 44772dbc3acSMarcin Wojtas { 44872dbc3acSMarcin Wojtas uint32_t val, irq_cause; 44972dbc3acSMarcin Wojtas 45072dbc3acSMarcin Wojtas val = read_cpu_mp_clocks(WD_RSTOUTn_MASK); 45172dbc3acSMarcin Wojtas val &= ~(WD_GLOBAL_MASK | WD_CPU0_MASK); 45272dbc3acSMarcin Wojtas write_cpu_mp_clocks(WD_RSTOUTn_MASK, val); 45372dbc3acSMarcin Wojtas 45472dbc3acSMarcin Wojtas val = read_cpu_misc(RSTOUTn_MASK); 45572dbc3acSMarcin Wojtas val |= RSTOUTn_MASK_WD; 45672dbc3acSMarcin Wojtas write_cpu_misc(RSTOUTn_MASK, RSTOUTn_MASK_WD); 45772dbc3acSMarcin Wojtas 45872dbc3acSMarcin Wojtas irq_cause = read_cpu_ctrl(BRIDGE_IRQ_CAUSE); 45972dbc3acSMarcin Wojtas irq_cause &= IRQ_TIMER_WD_CLR; 46072dbc3acSMarcin Wojtas write_cpu_ctrl(BRIDGE_IRQ_CAUSE, irq_cause); 46172dbc3acSMarcin Wojtas 46272dbc3acSMarcin Wojtas val = mv_get_timer_control(); 46372dbc3acSMarcin Wojtas val &= ~(CPU_TIMER2_EN | CPU_TIMER2_AUTO); 46472dbc3acSMarcin Wojtas mv_set_timer_control(val); 46572dbc3acSMarcin Wojtas } 466373bbe25SRafal Jaworowski 467373bbe25SRafal Jaworowski /* 468373bbe25SRafal Jaworowski * Watchdog event handler. 469373bbe25SRafal Jaworowski */ 470373bbe25SRafal Jaworowski static void 471373bbe25SRafal Jaworowski mv_watchdog_event(void *arg, unsigned int cmd, int *error) 472373bbe25SRafal Jaworowski { 473373bbe25SRafal Jaworowski uint64_t ns; 474373bbe25SRafal Jaworowski uint64_t ticks; 475373bbe25SRafal Jaworowski 476373bbe25SRafal Jaworowski mtx_lock(&timer_softc->timer_mtx); 47772dbc3acSMarcin Wojtas if (cmd == 0) { 47872dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_disable != NULL) 47972dbc3acSMarcin Wojtas timer_softc->config->watchdog_disable(); 48072dbc3acSMarcin Wojtas } else { 481373bbe25SRafal Jaworowski /* 482373bbe25SRafal Jaworowski * Watchdog timeout is in nanosecs, calculation according to 483373bbe25SRafal Jaworowski * watchdog(9) 484373bbe25SRafal Jaworowski */ 485373bbe25SRafal Jaworowski ns = (uint64_t)1 << (cmd & WD_INTERVAL); 48672dbc3acSMarcin Wojtas ticks = (uint64_t)(ns * timer_softc->config->clock_src) / 1000000000; 48772dbc3acSMarcin Wojtas if (ticks > MAX_WATCHDOG_TICKS) { 48872dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_disable != NULL) 48972dbc3acSMarcin Wojtas timer_softc->config->watchdog_disable(); 49072dbc3acSMarcin Wojtas } else { 49172dbc3acSMarcin Wojtas mv_set_timer(WATCHDOG_TIMER_ARMV5, ticks); 49272dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_enable != NULL) 49372dbc3acSMarcin Wojtas timer_softc->config->watchdog_enable(); 494373bbe25SRafal Jaworowski *error = 0; 495373bbe25SRafal Jaworowski } 496373bbe25SRafal Jaworowski } 497373bbe25SRafal Jaworowski mtx_unlock(&timer_softc->timer_mtx); 498373bbe25SRafal Jaworowski } 499373bbe25SRafal Jaworowski 500e9f0d565SAlexander Motin static int 501fdc5dd2dSAlexander Motin mv_timer_start(struct eventtimer *et, sbintime_t first, sbintime_t period) 502e9f0d565SAlexander Motin { 503e9f0d565SAlexander Motin struct mv_timer_softc *sc; 504e9f0d565SAlexander Motin uint32_t val, val1; 505e9f0d565SAlexander Motin 506e9f0d565SAlexander Motin /* Calculate dividers. */ 507e9f0d565SAlexander Motin sc = (struct mv_timer_softc *)et->et_priv; 508fdc5dd2dSAlexander Motin if (period != 0) 509fdc5dd2dSAlexander Motin val = ((uint32_t)sc->et.et_frequency * period) >> 32; 510fdc5dd2dSAlexander Motin else 511e9f0d565SAlexander Motin val = 0; 512fdc5dd2dSAlexander Motin if (first != 0) 513fdc5dd2dSAlexander Motin val1 = ((uint32_t)sc->et.et_frequency * first) >> 32; 514fdc5dd2dSAlexander Motin else 515e9f0d565SAlexander Motin val1 = val; 516e9f0d565SAlexander Motin 517e9f0d565SAlexander Motin /* Apply configuration. */ 518e9f0d565SAlexander Motin mv_set_timer_rel(0, val); 519e9f0d565SAlexander Motin mv_set_timer(0, val1); 520e9f0d565SAlexander Motin val = mv_get_timer_control(); 521e9f0d565SAlexander Motin val |= CPU_TIMER0_EN; 522fdc5dd2dSAlexander Motin if (period != 0) 523e9f0d565SAlexander Motin val |= CPU_TIMER0_AUTO; 524afc1cdb9SAlexander Motin else 525afc1cdb9SAlexander Motin val &= ~CPU_TIMER0_AUTO; 526e9f0d565SAlexander Motin mv_set_timer_control(val); 527e9f0d565SAlexander Motin return (0); 528e9f0d565SAlexander Motin } 529e9f0d565SAlexander Motin 530e9f0d565SAlexander Motin static int 531e9f0d565SAlexander Motin mv_timer_stop(struct eventtimer *et) 532373bbe25SRafal Jaworowski { 533373bbe25SRafal Jaworowski uint32_t val; 534373bbe25SRafal Jaworowski 535373bbe25SRafal Jaworowski val = mv_get_timer_control(); 536e9f0d565SAlexander Motin val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO); 537373bbe25SRafal Jaworowski mv_set_timer_control(val); 538e9f0d565SAlexander Motin return (0); 539373bbe25SRafal Jaworowski } 540373bbe25SRafal Jaworowski 541373bbe25SRafal Jaworowski static void 542e9f0d565SAlexander Motin mv_setup_timers(void) 543373bbe25SRafal Jaworowski { 544373bbe25SRafal Jaworowski uint32_t val; 545373bbe25SRafal Jaworowski 546373bbe25SRafal Jaworowski mv_set_timer_rel(1, INITIAL_TIMECOUNTER); 547373bbe25SRafal Jaworowski mv_set_timer(1, INITIAL_TIMECOUNTER); 548373bbe25SRafal Jaworowski val = mv_get_timer_control(); 549e9f0d565SAlexander Motin val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO); 550373bbe25SRafal Jaworowski val |= CPU_TIMER1_EN | CPU_TIMER1_AUTO; 55172dbc3acSMarcin Wojtas 55272dbc3acSMarcin Wojtas if (timer_softc->config->soc_family == MV_SOC_ARMADA_XP) { 553046b51bfSGrzegorz Bernacki /* Enable 25MHz mode */ 554046b51bfSGrzegorz Bernacki val |= CPU_TIMER0_25MHZ_EN | CPU_TIMER1_25MHZ_EN; 55572dbc3acSMarcin Wojtas } 55672dbc3acSMarcin Wojtas 557373bbe25SRafal Jaworowski mv_set_timer_control(val); 558e9f0d565SAlexander Motin timers_initialized = 1; 559373bbe25SRafal Jaworowski } 560