1373bbe25SRafal Jaworowski /*-
2*4d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause
3af3dc4a7SPedro F. Giffuni *
4373bbe25SRafal Jaworowski * Copyright (c) 2006 Benno Rice.
5373bbe25SRafal Jaworowski * Copyright (C) 2007-2008 MARVELL INTERNATIONAL LTD.
6373bbe25SRafal Jaworowski * All rights reserved.
7373bbe25SRafal Jaworowski *
8373bbe25SRafal Jaworowski * Adapted to Marvell SoC by Semihalf.
9373bbe25SRafal Jaworowski *
10373bbe25SRafal Jaworowski * Redistribution and use in source and binary forms, with or without
11373bbe25SRafal Jaworowski * modification, are permitted provided that the following conditions
12373bbe25SRafal Jaworowski * are met:
13373bbe25SRafal Jaworowski * 1. Redistributions of source code must retain the above copyright
14373bbe25SRafal Jaworowski * notice, this list of conditions and the following disclaimer.
15373bbe25SRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright
16373bbe25SRafal Jaworowski * notice, this list of conditions and the following disclaimer in the
17373bbe25SRafal Jaworowski * documentation and/or other materials provided with the distribution.
18373bbe25SRafal Jaworowski *
19373bbe25SRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
20373bbe25SRafal Jaworowski * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
21373bbe25SRafal Jaworowski * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
22373bbe25SRafal Jaworowski * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
23373bbe25SRafal Jaworowski * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
24373bbe25SRafal Jaworowski * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
25373bbe25SRafal Jaworowski * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
26373bbe25SRafal Jaworowski * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
27373bbe25SRafal Jaworowski * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
28373bbe25SRafal Jaworowski * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
29373bbe25SRafal Jaworowski *
30373bbe25SRafal Jaworowski * from: FreeBSD: //depot/projects/arm/src/sys/arm/xscale/pxa2x0/pxa2x0_timer.c, rev 1
31373bbe25SRafal Jaworowski */
32373bbe25SRafal Jaworowski
33373bbe25SRafal Jaworowski #include <sys/param.h>
34373bbe25SRafal Jaworowski #include <sys/systm.h>
35373bbe25SRafal Jaworowski #include <sys/bus.h>
36e2e050c8SConrad Meyer #include <sys/eventhandler.h>
37373bbe25SRafal Jaworowski #include <sys/kernel.h>
38373bbe25SRafal Jaworowski #include <sys/module.h>
39373bbe25SRafal Jaworowski #include <sys/malloc.h>
40373bbe25SRafal Jaworowski #include <sys/rman.h>
41e9f0d565SAlexander Motin #include <sys/timeet.h>
42373bbe25SRafal Jaworowski #include <sys/timetc.h>
43373bbe25SRafal Jaworowski #include <sys/watchdog.h>
44373bbe25SRafal Jaworowski #include <machine/bus.h>
45373bbe25SRafal Jaworowski #include <machine/cpu.h>
46373bbe25SRafal Jaworowski #include <machine/intr.h>
4772dbc3acSMarcin Wojtas #include <machine/machdep.h>
48373bbe25SRafal Jaworowski
49373bbe25SRafal Jaworowski #include <arm/mv/mvreg.h>
50373bbe25SRafal Jaworowski #include <arm/mv/mvvar.h>
51373bbe25SRafal Jaworowski
52db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h>
53db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h>
54db5ef4fcSRafal Jaworowski
55373bbe25SRafal Jaworowski #define INITIAL_TIMECOUNTER (0xffffffff)
56373bbe25SRafal Jaworowski #define MAX_WATCHDOG_TICKS (0xffffffff)
57373bbe25SRafal Jaworowski
58786e3feaSZbigniew Bodek #define MV_TMR 0x1
59786e3feaSZbigniew Bodek #define MV_WDT 0x2
60786e3feaSZbigniew Bodek #define MV_NONE 0x0
61786e3feaSZbigniew Bodek
6272dbc3acSMarcin Wojtas #define MV_CLOCK_SRC_ARMV7 25000000 /* Timers' 25MHz mode */
6316694521SOleksandr Tymoshenko
6472dbc3acSMarcin Wojtas #define WATCHDOG_TIMER_ARMV5 2
6572dbc3acSMarcin Wojtas
6672dbc3acSMarcin Wojtas typedef void (*mv_watchdog_enable_t)(void);
6772dbc3acSMarcin Wojtas typedef void (*mv_watchdog_disable_t)(void);
6872dbc3acSMarcin Wojtas
6972dbc3acSMarcin Wojtas struct mv_timer_config {
7072dbc3acSMarcin Wojtas enum soc_family soc_family;
7172dbc3acSMarcin Wojtas mv_watchdog_enable_t watchdog_enable;
7272dbc3acSMarcin Wojtas mv_watchdog_disable_t watchdog_disable;
7372dbc3acSMarcin Wojtas unsigned int clock_src;
74789bbd4dSMarcin Wojtas uint32_t bridge_irq_cause;
75789bbd4dSMarcin Wojtas uint32_t irq_timer0_clr;
76789bbd4dSMarcin Wojtas uint32_t irq_timer_wd_clr;
7772dbc3acSMarcin Wojtas };
78786e3feaSZbigniew Bodek
79373bbe25SRafal Jaworowski struct mv_timer_softc {
80373bbe25SRafal Jaworowski struct resource * timer_res[2];
81373bbe25SRafal Jaworowski bus_space_tag_t timer_bst;
82373bbe25SRafal Jaworowski bus_space_handle_t timer_bsh;
83373bbe25SRafal Jaworowski struct mtx timer_mtx;
84e9f0d565SAlexander Motin struct eventtimer et;
85a695f1c9SZbigniew Bodek boolean_t has_wdt;
8672dbc3acSMarcin Wojtas struct mv_timer_config* config;
87373bbe25SRafal Jaworowski };
88373bbe25SRafal Jaworowski
89373bbe25SRafal Jaworowski static struct resource_spec mv_timer_spec[] = {
90373bbe25SRafal Jaworowski { SYS_RES_MEMORY, 0, RF_ACTIVE },
91786e3feaSZbigniew Bodek { SYS_RES_IRQ, 0, RF_ACTIVE | RF_OPTIONAL },
92373bbe25SRafal Jaworowski { -1, 0 }
93373bbe25SRafal Jaworowski };
94373bbe25SRafal Jaworowski
95786e3feaSZbigniew Bodek /* Interrupt is not required by MV_WDT devices */
96786e3feaSZbigniew Bodek static struct ofw_compat_data mv_timer_compat[] = {
9772dbc3acSMarcin Wojtas {"marvell,armada-380-timer", MV_NONE },
9872dbc3acSMarcin Wojtas {"marvell,armada-xp-timer", MV_TMR | MV_WDT },
99786e3feaSZbigniew Bodek {"mrvl,timer", MV_TMR | MV_WDT },
100786e3feaSZbigniew Bodek {NULL, MV_NONE }
101786e3feaSZbigniew Bodek };
102786e3feaSZbigniew Bodek
103373bbe25SRafal Jaworowski static struct mv_timer_softc *timer_softc = NULL;
104373bbe25SRafal Jaworowski static int timers_initialized = 0;
105373bbe25SRafal Jaworowski
106373bbe25SRafal Jaworowski static int mv_timer_probe(device_t);
107373bbe25SRafal Jaworowski static int mv_timer_attach(device_t);
108373bbe25SRafal Jaworowski
109373bbe25SRafal Jaworowski static int mv_hardclock(void *);
110373bbe25SRafal Jaworowski static unsigned mv_timer_get_timecount(struct timecounter *);
111373bbe25SRafal Jaworowski
112373bbe25SRafal Jaworowski static uint32_t mv_get_timer_control(void);
113373bbe25SRafal Jaworowski static void mv_set_timer_control(uint32_t);
114373bbe25SRafal Jaworowski static uint32_t mv_get_timer(uint32_t);
115373bbe25SRafal Jaworowski static void mv_set_timer(uint32_t, uint32_t);
116373bbe25SRafal Jaworowski static void mv_set_timer_rel(uint32_t, uint32_t);
117373bbe25SRafal Jaworowski static void mv_watchdog_event(void *, unsigned int, int *);
118e9f0d565SAlexander Motin static int mv_timer_start(struct eventtimer *et,
119fdc5dd2dSAlexander Motin sbintime_t first, sbintime_t period);
120e9f0d565SAlexander Motin static int mv_timer_stop(struct eventtimer *et);
121e9f0d565SAlexander Motin static void mv_setup_timers(void);
122373bbe25SRafal Jaworowski
12372dbc3acSMarcin Wojtas static void mv_watchdog_enable_armadaxp(void);
12472dbc3acSMarcin Wojtas static void mv_watchdog_disable_armadaxp(void);
12572dbc3acSMarcin Wojtas
126996170b4SMarcin Wojtas static void mv_delay(int usec, void* arg);
12772dbc3acSMarcin Wojtas
12872dbc3acSMarcin Wojtas static struct mv_timer_config timer_armadaxp_config =
12972dbc3acSMarcin Wojtas {
13072dbc3acSMarcin Wojtas MV_SOC_ARMADA_XP,
13172dbc3acSMarcin Wojtas &mv_watchdog_enable_armadaxp,
13272dbc3acSMarcin Wojtas &mv_watchdog_disable_armadaxp,
13372dbc3acSMarcin Wojtas MV_CLOCK_SRC_ARMV7,
134789bbd4dSMarcin Wojtas BRIDGE_IRQ_CAUSE_ARMADAXP,
135789bbd4dSMarcin Wojtas IRQ_TIMER0_CLR_ARMADAXP,
136789bbd4dSMarcin Wojtas IRQ_TIMER_WD_CLR_ARMADAXP,
13772dbc3acSMarcin Wojtas };
13872dbc3acSMarcin Wojtas
13972dbc3acSMarcin Wojtas static struct ofw_compat_data mv_timer_soc_config[] = {
14072dbc3acSMarcin Wojtas {"marvell,armada-xp-timer", (uintptr_t)&timer_armadaxp_config },
14172dbc3acSMarcin Wojtas {NULL, (uintptr_t)NULL },
14272dbc3acSMarcin Wojtas };
14372dbc3acSMarcin Wojtas
144373bbe25SRafal Jaworowski static struct timecounter mv_timer_timecounter = {
145373bbe25SRafal Jaworowski .tc_get_timecount = mv_timer_get_timecount,
146e9f0d565SAlexander Motin .tc_name = "CPUTimer1",
147373bbe25SRafal Jaworowski .tc_frequency = 0, /* This is assigned on the fly in the init sequence */
148373bbe25SRafal Jaworowski .tc_counter_mask = ~0u,
149373bbe25SRafal Jaworowski .tc_quality = 1000,
150373bbe25SRafal Jaworowski };
151373bbe25SRafal Jaworowski
152373bbe25SRafal Jaworowski static int
mv_timer_probe(device_t dev)153373bbe25SRafal Jaworowski mv_timer_probe(device_t dev)
154373bbe25SRafal Jaworowski {
155373bbe25SRafal Jaworowski
156add35ed5SIan Lepore if (!ofw_bus_status_okay(dev))
157add35ed5SIan Lepore return (ENXIO);
158add35ed5SIan Lepore
159786e3feaSZbigniew Bodek if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data == MV_NONE)
160db5ef4fcSRafal Jaworowski return (ENXIO);
161db5ef4fcSRafal Jaworowski
162373bbe25SRafal Jaworowski device_set_desc(dev, "Marvell CPU Timer");
163373bbe25SRafal Jaworowski return (0);
164373bbe25SRafal Jaworowski }
165373bbe25SRafal Jaworowski
166373bbe25SRafal Jaworowski static int
mv_timer_attach(device_t dev)167373bbe25SRafal Jaworowski mv_timer_attach(device_t dev)
168373bbe25SRafal Jaworowski {
169373bbe25SRafal Jaworowski int error;
170373bbe25SRafal Jaworowski void *ihl;
171373bbe25SRafal Jaworowski struct mv_timer_softc *sc;
172e9f0d565SAlexander Motin uint32_t irq_cause, irq_mask;
173373bbe25SRafal Jaworowski
174373bbe25SRafal Jaworowski if (timer_softc != NULL)
175373bbe25SRafal Jaworowski return (ENXIO);
176373bbe25SRafal Jaworowski
177373bbe25SRafal Jaworowski sc = (struct mv_timer_softc *)device_get_softc(dev);
178373bbe25SRafal Jaworowski timer_softc = sc;
179373bbe25SRafal Jaworowski
18072dbc3acSMarcin Wojtas sc->config = (struct mv_timer_config*)
18172dbc3acSMarcin Wojtas ofw_bus_search_compatible(dev, mv_timer_soc_config)->ocd_data;
18272dbc3acSMarcin Wojtas
18372dbc3acSMarcin Wojtas if (sc->config->clock_src == 0)
18472dbc3acSMarcin Wojtas sc->config->clock_src = get_tclk();
18572dbc3acSMarcin Wojtas
186373bbe25SRafal Jaworowski error = bus_alloc_resources(dev, mv_timer_spec, sc->timer_res);
187373bbe25SRafal Jaworowski if (error) {
188373bbe25SRafal Jaworowski device_printf(dev, "could not allocate resources\n");
189373bbe25SRafal Jaworowski return (ENXIO);
190373bbe25SRafal Jaworowski }
191373bbe25SRafal Jaworowski
192373bbe25SRafal Jaworowski sc->timer_bst = rman_get_bustag(sc->timer_res[0]);
193373bbe25SRafal Jaworowski sc->timer_bsh = rman_get_bushandle(sc->timer_res[0]);
194373bbe25SRafal Jaworowski
19572dbc3acSMarcin Wojtas sc->has_wdt = ofw_bus_has_prop(dev, "mrvl,has-wdt");
196a695f1c9SZbigniew Bodek
197373bbe25SRafal Jaworowski mtx_init(&timer_softc->timer_mtx, "watchdog", NULL, MTX_DEF);
198a695f1c9SZbigniew Bodek
199a695f1c9SZbigniew Bodek if (sc->has_wdt) {
20072dbc3acSMarcin Wojtas if (sc->config->watchdog_disable)
20172dbc3acSMarcin Wojtas sc->config->watchdog_disable();
202373bbe25SRafal Jaworowski EVENTHANDLER_REGISTER(watchdog_list, mv_watchdog_event, sc, 0);
203a695f1c9SZbigniew Bodek }
204373bbe25SRafal Jaworowski
205786e3feaSZbigniew Bodek if (ofw_bus_search_compatible(dev, mv_timer_compat)->ocd_data
206786e3feaSZbigniew Bodek == MV_WDT) {
207786e3feaSZbigniew Bodek /* Don't set timers for wdt-only entry. */
208786e3feaSZbigniew Bodek device_printf(dev, "only watchdog attached\n");
209786e3feaSZbigniew Bodek return (0);
210786e3feaSZbigniew Bodek } else if (sc->timer_res[1] == NULL) {
211786e3feaSZbigniew Bodek device_printf(dev, "no interrupt resource\n");
212786e3feaSZbigniew Bodek bus_release_resources(dev, mv_timer_spec, sc->timer_res);
213786e3feaSZbigniew Bodek return (ENXIO);
214786e3feaSZbigniew Bodek }
215786e3feaSZbigniew Bodek
216373bbe25SRafal Jaworowski if (bus_setup_intr(dev, sc->timer_res[1], INTR_TYPE_CLK,
217e9f0d565SAlexander Motin mv_hardclock, NULL, sc, &ihl) != 0) {
218373bbe25SRafal Jaworowski bus_release_resources(dev, mv_timer_spec, sc->timer_res);
219e9f0d565SAlexander Motin device_printf(dev, "Could not setup interrupt.\n");
220373bbe25SRafal Jaworowski return (ENXIO);
221373bbe25SRafal Jaworowski }
222373bbe25SRafal Jaworowski
223e9f0d565SAlexander Motin mv_setup_timers();
22472dbc3acSMarcin Wojtas if (sc->config->soc_family != MV_SOC_ARMADA_XP ) {
225789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(sc->config->bridge_irq_cause);
226789bbd4dSMarcin Wojtas irq_cause &= sc->config->irq_timer0_clr;
22716694521SOleksandr Tymoshenko
228789bbd4dSMarcin Wojtas write_cpu_ctrl(sc->config->bridge_irq_cause, irq_cause);
229e9f0d565SAlexander Motin irq_mask = read_cpu_ctrl(BRIDGE_IRQ_MASK);
230e9f0d565SAlexander Motin irq_mask |= IRQ_TIMER0_MASK;
231292e1140SMarcel Moolenaar irq_mask &= ~IRQ_TIMER1_MASK;
232e9f0d565SAlexander Motin write_cpu_ctrl(BRIDGE_IRQ_MASK, irq_mask);
23372dbc3acSMarcin Wojtas }
234e9f0d565SAlexander Motin sc->et.et_name = "CPUTimer0";
235e9f0d565SAlexander Motin sc->et.et_flags = ET_FLAGS_PERIODIC | ET_FLAGS_ONESHOT;
236e9f0d565SAlexander Motin sc->et.et_quality = 1000;
23716694521SOleksandr Tymoshenko
23872dbc3acSMarcin Wojtas sc->et.et_frequency = sc->config->clock_src;
239fdc5dd2dSAlexander Motin sc->et.et_min_period = (0x00000002LLU << 32) / sc->et.et_frequency;
240fdc5dd2dSAlexander Motin sc->et.et_max_period = (0xfffffffeLLU << 32) / sc->et.et_frequency;
241e9f0d565SAlexander Motin sc->et.et_start = mv_timer_start;
242e9f0d565SAlexander Motin sc->et.et_stop = mv_timer_stop;
243e9f0d565SAlexander Motin sc->et.et_priv = sc;
244e9f0d565SAlexander Motin et_register(&sc->et);
24572dbc3acSMarcin Wojtas mv_timer_timecounter.tc_frequency = sc->config->clock_src;
246e9f0d565SAlexander Motin tc_init(&mv_timer_timecounter);
247373bbe25SRafal Jaworowski
24872dbc3acSMarcin Wojtas #ifdef PLATFORM
24972dbc3acSMarcin Wojtas arm_set_delay(mv_delay, NULL);
25072dbc3acSMarcin Wojtas #endif
251373bbe25SRafal Jaworowski return (0);
252373bbe25SRafal Jaworowski }
253373bbe25SRafal Jaworowski
254373bbe25SRafal Jaworowski static int
mv_hardclock(void * arg)255373bbe25SRafal Jaworowski mv_hardclock(void *arg)
256373bbe25SRafal Jaworowski {
257e9f0d565SAlexander Motin struct mv_timer_softc *sc;
258373bbe25SRafal Jaworowski uint32_t irq_cause;
259373bbe25SRafal Jaworowski
260789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(timer_softc->config->bridge_irq_cause);
261789bbd4dSMarcin Wojtas irq_cause &= timer_softc->config->irq_timer0_clr;
262789bbd4dSMarcin Wojtas write_cpu_ctrl(timer_softc->config->bridge_irq_cause, irq_cause);
263373bbe25SRafal Jaworowski
264afc1cdb9SAlexander Motin sc = (struct mv_timer_softc *)arg;
265afc1cdb9SAlexander Motin if (sc->et.et_active)
266afc1cdb9SAlexander Motin sc->et.et_event_cb(&sc->et, sc->et.et_arg);
267afc1cdb9SAlexander Motin
268373bbe25SRafal Jaworowski return (FILTER_HANDLED);
269373bbe25SRafal Jaworowski }
270373bbe25SRafal Jaworowski
271373bbe25SRafal Jaworowski static device_method_t mv_timer_methods[] = {
272373bbe25SRafal Jaworowski DEVMETHOD(device_probe, mv_timer_probe),
273373bbe25SRafal Jaworowski DEVMETHOD(device_attach, mv_timer_attach),
274373bbe25SRafal Jaworowski { 0, 0 }
275373bbe25SRafal Jaworowski };
276373bbe25SRafal Jaworowski
277373bbe25SRafal Jaworowski static driver_t mv_timer_driver = {
278373bbe25SRafal Jaworowski "timer",
279373bbe25SRafal Jaworowski mv_timer_methods,
280373bbe25SRafal Jaworowski sizeof(struct mv_timer_softc),
281373bbe25SRafal Jaworowski };
282373bbe25SRafal Jaworowski
283a3b866cbSJohn Baldwin DRIVER_MODULE(timer_mv, simplebus, mv_timer_driver, 0, 0);
284373bbe25SRafal Jaworowski
285373bbe25SRafal Jaworowski static unsigned
mv_timer_get_timecount(struct timecounter * tc)286373bbe25SRafal Jaworowski mv_timer_get_timecount(struct timecounter *tc)
287373bbe25SRafal Jaworowski {
288373bbe25SRafal Jaworowski
289373bbe25SRafal Jaworowski return (INITIAL_TIMECOUNTER - mv_get_timer(1));
290373bbe25SRafal Jaworowski }
291373bbe25SRafal Jaworowski
292996170b4SMarcin Wojtas static void
mv_delay(int usec,void * arg)29372dbc3acSMarcin Wojtas mv_delay(int usec, void* arg)
294373bbe25SRafal Jaworowski {
295373bbe25SRafal Jaworowski uint32_t val, val_temp;
296373bbe25SRafal Jaworowski int32_t nticks;
297373bbe25SRafal Jaworowski
298373bbe25SRafal Jaworowski val = mv_get_timer(1);
29972dbc3acSMarcin Wojtas nticks = ((timer_softc->config->clock_src / 1000000 + 1) * usec);
300373bbe25SRafal Jaworowski
301373bbe25SRafal Jaworowski while (nticks > 0) {
302373bbe25SRafal Jaworowski val_temp = mv_get_timer(1);
303373bbe25SRafal Jaworowski if (val > val_temp)
304373bbe25SRafal Jaworowski nticks -= (val - val_temp);
305373bbe25SRafal Jaworowski else
306373bbe25SRafal Jaworowski nticks -= (val + (INITIAL_TIMECOUNTER - val_temp));
307373bbe25SRafal Jaworowski
308373bbe25SRafal Jaworowski val = val_temp;
309373bbe25SRafal Jaworowski }
310996170b4SMarcin Wojtas }
311996170b4SMarcin Wojtas
312996170b4SMarcin Wojtas #ifndef PLATFORM
313996170b4SMarcin Wojtas void
DELAY(int usec)314996170b4SMarcin Wojtas DELAY(int usec)
315996170b4SMarcin Wojtas {
316996170b4SMarcin Wojtas uint32_t val;
317996170b4SMarcin Wojtas
318996170b4SMarcin Wojtas if (!timers_initialized) {
319996170b4SMarcin Wojtas for (; usec > 0; usec--)
320996170b4SMarcin Wojtas for (val = 100; val > 0; val--)
321996170b4SMarcin Wojtas __asm __volatile("nop" ::: "memory");
322996170b4SMarcin Wojtas } else {
323996170b4SMarcin Wojtas TSENTER();
324996170b4SMarcin Wojtas mv_delay(usec, NULL);
325d5d7606cSColin Percival TSEXIT();
326373bbe25SRafal Jaworowski }
327996170b4SMarcin Wojtas }
328996170b4SMarcin Wojtas #endif
329373bbe25SRafal Jaworowski
330373bbe25SRafal Jaworowski static uint32_t
mv_get_timer_control(void)331373bbe25SRafal Jaworowski mv_get_timer_control(void)
332373bbe25SRafal Jaworowski {
333373bbe25SRafal Jaworowski
334373bbe25SRafal Jaworowski return (bus_space_read_4(timer_softc->timer_bst,
335373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER_CONTROL));
336373bbe25SRafal Jaworowski }
337373bbe25SRafal Jaworowski
338373bbe25SRafal Jaworowski static void
mv_set_timer_control(uint32_t val)339373bbe25SRafal Jaworowski mv_set_timer_control(uint32_t val)
340373bbe25SRafal Jaworowski {
341373bbe25SRafal Jaworowski
342373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst,
343373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER_CONTROL, val);
344373bbe25SRafal Jaworowski }
345373bbe25SRafal Jaworowski
346373bbe25SRafal Jaworowski static uint32_t
mv_get_timer(uint32_t timer)347373bbe25SRafal Jaworowski mv_get_timer(uint32_t timer)
348373bbe25SRafal Jaworowski {
349373bbe25SRafal Jaworowski
350373bbe25SRafal Jaworowski return (bus_space_read_4(timer_softc->timer_bst,
351373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8));
352373bbe25SRafal Jaworowski }
353373bbe25SRafal Jaworowski
354373bbe25SRafal Jaworowski static void
mv_set_timer(uint32_t timer,uint32_t val)355373bbe25SRafal Jaworowski mv_set_timer(uint32_t timer, uint32_t val)
356373bbe25SRafal Jaworowski {
357373bbe25SRafal Jaworowski
358373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst,
359373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0 + timer * 0x8, val);
360373bbe25SRafal Jaworowski }
361373bbe25SRafal Jaworowski
362373bbe25SRafal Jaworowski static void
mv_set_timer_rel(uint32_t timer,uint32_t val)363373bbe25SRafal Jaworowski mv_set_timer_rel(uint32_t timer, uint32_t val)
364373bbe25SRafal Jaworowski {
365373bbe25SRafal Jaworowski
366373bbe25SRafal Jaworowski bus_space_write_4(timer_softc->timer_bst,
367373bbe25SRafal Jaworowski timer_softc->timer_bsh, CPU_TIMER0_REL + timer * 0x8, val);
368373bbe25SRafal Jaworowski }
369373bbe25SRafal Jaworowski
370373bbe25SRafal Jaworowski static void
mv_watchdog_enable_armadaxp(void)37172dbc3acSMarcin Wojtas mv_watchdog_enable_armadaxp(void)
372373bbe25SRafal Jaworowski {
37372dbc3acSMarcin Wojtas uint32_t irq_cause, val;
374373bbe25SRafal Jaworowski
375789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(timer_softc->config->bridge_irq_cause);
376789bbd4dSMarcin Wojtas irq_cause &= timer_softc->config->irq_timer_wd_clr;
377789bbd4dSMarcin Wojtas write_cpu_ctrl(timer_softc->config->bridge_irq_cause, irq_cause);
378373bbe25SRafal Jaworowski
379d65cdf4bSGrzegorz Bernacki val = read_cpu_mp_clocks(WD_RSTOUTn_MASK);
38072dbc3acSMarcin Wojtas val |= (WD_GLOBAL_MASK | WD_CPU0_MASK);
381d65cdf4bSGrzegorz Bernacki write_cpu_mp_clocks(WD_RSTOUTn_MASK, val);
382786e3feaSZbigniew Bodek
38304bb9a66SMarcin Wojtas val = read_cpu_misc(RSTOUTn_MASK_ARMV7);
38472dbc3acSMarcin Wojtas val &= ~RSTOUTn_MASK_WD;
38504bb9a66SMarcin Wojtas write_cpu_misc(RSTOUTn_MASK_ARMV7, val);
38672dbc3acSMarcin Wojtas
38772dbc3acSMarcin Wojtas val = mv_get_timer_control();
38872dbc3acSMarcin Wojtas val |= CPU_TIMER2_EN | CPU_TIMER2_AUTO | CPU_TIMER_WD_25MHZ_EN;
38972dbc3acSMarcin Wojtas mv_set_timer_control(val);
39072dbc3acSMarcin Wojtas }
39172dbc3acSMarcin Wojtas
39272dbc3acSMarcin Wojtas static void
mv_watchdog_disable_armadaxp(void)39372dbc3acSMarcin Wojtas mv_watchdog_disable_armadaxp(void)
39472dbc3acSMarcin Wojtas {
39572dbc3acSMarcin Wojtas uint32_t val, irq_cause;
39672dbc3acSMarcin Wojtas
39772dbc3acSMarcin Wojtas val = read_cpu_mp_clocks(WD_RSTOUTn_MASK);
39872dbc3acSMarcin Wojtas val &= ~(WD_GLOBAL_MASK | WD_CPU0_MASK);
39972dbc3acSMarcin Wojtas write_cpu_mp_clocks(WD_RSTOUTn_MASK, val);
40072dbc3acSMarcin Wojtas
40104bb9a66SMarcin Wojtas val = read_cpu_misc(RSTOUTn_MASK_ARMV7);
40272dbc3acSMarcin Wojtas val |= RSTOUTn_MASK_WD;
40304bb9a66SMarcin Wojtas write_cpu_misc(RSTOUTn_MASK_ARMV7, RSTOUTn_MASK_WD);
40472dbc3acSMarcin Wojtas
405789bbd4dSMarcin Wojtas irq_cause = read_cpu_ctrl(timer_softc->config->bridge_irq_cause);
406789bbd4dSMarcin Wojtas irq_cause &= timer_softc->config->irq_timer_wd_clr;
407789bbd4dSMarcin Wojtas write_cpu_ctrl(timer_softc->config->bridge_irq_cause, irq_cause);
40872dbc3acSMarcin Wojtas
40972dbc3acSMarcin Wojtas val = mv_get_timer_control();
41072dbc3acSMarcin Wojtas val &= ~(CPU_TIMER2_EN | CPU_TIMER2_AUTO);
41172dbc3acSMarcin Wojtas mv_set_timer_control(val);
41272dbc3acSMarcin Wojtas }
413373bbe25SRafal Jaworowski
414373bbe25SRafal Jaworowski /*
415373bbe25SRafal Jaworowski * Watchdog event handler.
416373bbe25SRafal Jaworowski */
417373bbe25SRafal Jaworowski static void
mv_watchdog_event(void * arg,unsigned int cmd,int * error)418373bbe25SRafal Jaworowski mv_watchdog_event(void *arg, unsigned int cmd, int *error)
419373bbe25SRafal Jaworowski {
420373bbe25SRafal Jaworowski uint64_t ns;
421373bbe25SRafal Jaworowski uint64_t ticks;
422373bbe25SRafal Jaworowski
423373bbe25SRafal Jaworowski mtx_lock(&timer_softc->timer_mtx);
42472dbc3acSMarcin Wojtas if (cmd == 0) {
42572dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_disable != NULL)
42672dbc3acSMarcin Wojtas timer_softc->config->watchdog_disable();
42772dbc3acSMarcin Wojtas } else {
428373bbe25SRafal Jaworowski /*
429373bbe25SRafal Jaworowski * Watchdog timeout is in nanosecs, calculation according to
430373bbe25SRafal Jaworowski * watchdog(9)
431373bbe25SRafal Jaworowski */
432373bbe25SRafal Jaworowski ns = (uint64_t)1 << (cmd & WD_INTERVAL);
43372dbc3acSMarcin Wojtas ticks = (uint64_t)(ns * timer_softc->config->clock_src) / 1000000000;
43472dbc3acSMarcin Wojtas if (ticks > MAX_WATCHDOG_TICKS) {
43572dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_disable != NULL)
43672dbc3acSMarcin Wojtas timer_softc->config->watchdog_disable();
43772dbc3acSMarcin Wojtas } else {
43872dbc3acSMarcin Wojtas mv_set_timer(WATCHDOG_TIMER_ARMV5, ticks);
43972dbc3acSMarcin Wojtas if (timer_softc->config->watchdog_enable != NULL)
44072dbc3acSMarcin Wojtas timer_softc->config->watchdog_enable();
441373bbe25SRafal Jaworowski *error = 0;
442373bbe25SRafal Jaworowski }
443373bbe25SRafal Jaworowski }
444373bbe25SRafal Jaworowski mtx_unlock(&timer_softc->timer_mtx);
445373bbe25SRafal Jaworowski }
446373bbe25SRafal Jaworowski
447e9f0d565SAlexander Motin static int
mv_timer_start(struct eventtimer * et,sbintime_t first,sbintime_t period)448fdc5dd2dSAlexander Motin mv_timer_start(struct eventtimer *et, sbintime_t first, sbintime_t period)
449e9f0d565SAlexander Motin {
450e9f0d565SAlexander Motin struct mv_timer_softc *sc;
451e9f0d565SAlexander Motin uint32_t val, val1;
452e9f0d565SAlexander Motin
453e9f0d565SAlexander Motin /* Calculate dividers. */
454e9f0d565SAlexander Motin sc = (struct mv_timer_softc *)et->et_priv;
455fdc5dd2dSAlexander Motin if (period != 0)
456fdc5dd2dSAlexander Motin val = ((uint32_t)sc->et.et_frequency * period) >> 32;
457fdc5dd2dSAlexander Motin else
458e9f0d565SAlexander Motin val = 0;
459fdc5dd2dSAlexander Motin if (first != 0)
460fdc5dd2dSAlexander Motin val1 = ((uint32_t)sc->et.et_frequency * first) >> 32;
461fdc5dd2dSAlexander Motin else
462e9f0d565SAlexander Motin val1 = val;
463e9f0d565SAlexander Motin
464e9f0d565SAlexander Motin /* Apply configuration. */
465e9f0d565SAlexander Motin mv_set_timer_rel(0, val);
466e9f0d565SAlexander Motin mv_set_timer(0, val1);
467e9f0d565SAlexander Motin val = mv_get_timer_control();
468e9f0d565SAlexander Motin val |= CPU_TIMER0_EN;
469fdc5dd2dSAlexander Motin if (period != 0)
470e9f0d565SAlexander Motin val |= CPU_TIMER0_AUTO;
471afc1cdb9SAlexander Motin else
472afc1cdb9SAlexander Motin val &= ~CPU_TIMER0_AUTO;
473e9f0d565SAlexander Motin mv_set_timer_control(val);
474e9f0d565SAlexander Motin return (0);
475e9f0d565SAlexander Motin }
476e9f0d565SAlexander Motin
477e9f0d565SAlexander Motin static int
mv_timer_stop(struct eventtimer * et)478e9f0d565SAlexander Motin mv_timer_stop(struct eventtimer *et)
479373bbe25SRafal Jaworowski {
480373bbe25SRafal Jaworowski uint32_t val;
481373bbe25SRafal Jaworowski
482373bbe25SRafal Jaworowski val = mv_get_timer_control();
483e9f0d565SAlexander Motin val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO);
484373bbe25SRafal Jaworowski mv_set_timer_control(val);
485e9f0d565SAlexander Motin return (0);
486373bbe25SRafal Jaworowski }
487373bbe25SRafal Jaworowski
488373bbe25SRafal Jaworowski static void
mv_setup_timers(void)489e9f0d565SAlexander Motin mv_setup_timers(void)
490373bbe25SRafal Jaworowski {
491373bbe25SRafal Jaworowski uint32_t val;
492373bbe25SRafal Jaworowski
493373bbe25SRafal Jaworowski mv_set_timer_rel(1, INITIAL_TIMECOUNTER);
494373bbe25SRafal Jaworowski mv_set_timer(1, INITIAL_TIMECOUNTER);
495373bbe25SRafal Jaworowski val = mv_get_timer_control();
496e9f0d565SAlexander Motin val &= ~(CPU_TIMER0_EN | CPU_TIMER0_AUTO);
497373bbe25SRafal Jaworowski val |= CPU_TIMER1_EN | CPU_TIMER1_AUTO;
49872dbc3acSMarcin Wojtas
49972dbc3acSMarcin Wojtas if (timer_softc->config->soc_family == MV_SOC_ARMADA_XP) {
500046b51bfSGrzegorz Bernacki /* Enable 25MHz mode */
501046b51bfSGrzegorz Bernacki val |= CPU_TIMER0_25MHZ_EN | CPU_TIMER1_25MHZ_EN;
50272dbc3acSMarcin Wojtas }
50372dbc3acSMarcin Wojtas
504373bbe25SRafal Jaworowski mv_set_timer_control(val);
505e9f0d565SAlexander Motin timers_initialized = 1;
506373bbe25SRafal Jaworowski }
507