xref: /freebsd/sys/arm/mv/mvwin.h (revision abafc55b96a235656e44986eb1a4cd4740ae2396)
185fc5c3bSMarcel Moolenaar /*-
216694521SOleksandr Tymoshenko  * Copyright (C) 2007-2011 MARVELL INTERNATIONAL LTD.
385fc5c3bSMarcel Moolenaar  * All rights reserved.
485fc5c3bSMarcel Moolenaar  *
585fc5c3bSMarcel Moolenaar  * Developed by Semihalf.
685fc5c3bSMarcel Moolenaar  *
785fc5c3bSMarcel Moolenaar  * Redistribution and use in source and binary forms, with or without
885fc5c3bSMarcel Moolenaar  * modification, are permitted provided that the following conditions
985fc5c3bSMarcel Moolenaar  * are met:
1085fc5c3bSMarcel Moolenaar  * 1. Redistributions of source code must retain the above copyright
1185fc5c3bSMarcel Moolenaar  *    notice, this list of conditions and the following disclaimer.
1285fc5c3bSMarcel Moolenaar  * 2. Redistributions in binary form must reproduce the above copyright
1385fc5c3bSMarcel Moolenaar  *    notice, this list of conditions and the following disclaimer in the
1485fc5c3bSMarcel Moolenaar  *    documentation and/or other materials provided with the distribution.
1585fc5c3bSMarcel Moolenaar  * 3. Neither the name of MARVELL nor the names of contributors
1685fc5c3bSMarcel Moolenaar  *    may be used to endorse or promote products derived from this software
1785fc5c3bSMarcel Moolenaar  *    without specific prior written permission.
1885fc5c3bSMarcel Moolenaar  *
1985fc5c3bSMarcel Moolenaar  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
2085fc5c3bSMarcel Moolenaar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2185fc5c3bSMarcel Moolenaar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2285fc5c3bSMarcel Moolenaar  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
2385fc5c3bSMarcel Moolenaar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2485fc5c3bSMarcel Moolenaar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2585fc5c3bSMarcel Moolenaar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2685fc5c3bSMarcel Moolenaar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2785fc5c3bSMarcel Moolenaar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2885fc5c3bSMarcel Moolenaar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2985fc5c3bSMarcel Moolenaar  * SUCH DAMAGE.
3085fc5c3bSMarcel Moolenaar  *
3185fc5c3bSMarcel Moolenaar  * $FreeBSD$
3285fc5c3bSMarcel Moolenaar  */
3385fc5c3bSMarcel Moolenaar 
3485fc5c3bSMarcel Moolenaar #ifndef _MVWIN_H_
3585fc5c3bSMarcel Moolenaar #define _MVWIN_H_
3685fc5c3bSMarcel Moolenaar 
3785fc5c3bSMarcel Moolenaar /*
3816694521SOleksandr Tymoshenko  * Decode windows addresses.
3916694521SOleksandr Tymoshenko  *
4016694521SOleksandr Tymoshenko  * All decoding windows must be aligned to their size, which has to be
4116694521SOleksandr Tymoshenko  * a power of 2.
4285fc5c3bSMarcel Moolenaar  */
4385fc5c3bSMarcel Moolenaar 
4485fc5c3bSMarcel Moolenaar /*
4516694521SOleksandr Tymoshenko  * SoC Integrated devices: 0xF1000000, 16 MB (VA == PA)
4685fc5c3bSMarcel Moolenaar  */
4785fc5c3bSMarcel Moolenaar 
4816694521SOleksandr Tymoshenko /* SoC Regs */
4916694521SOleksandr Tymoshenko #define MV_PHYS_BASE		0xF1000000
5016694521SOleksandr Tymoshenko #define MV_SIZE			(1024 * 1024)	/* 1 MB */
5116694521SOleksandr Tymoshenko 
5216694521SOleksandr Tymoshenko /* SRAM */
5316694521SOleksandr Tymoshenko #define MV_CESA_SRAM_BASE	0xF1100000
5416694521SOleksandr Tymoshenko 
5516694521SOleksandr Tymoshenko /*
5616694521SOleksandr Tymoshenko  * External devices: 0x80000000, 1 GB (VA == PA)
5716694521SOleksandr Tymoshenko  * Includes Device Bus, PCI and PCIE.
5816694521SOleksandr Tymoshenko  */
5916694521SOleksandr Tymoshenko #if defined(SOC_MV_ORION)
6016694521SOleksandr Tymoshenko #define MV_PCI_PORTS	2	/* 1x PCI + 1x PCIE */
611eff4c0cSAndrew Turner #elif defined(SOC_MV_KIRKWOOD)
6216694521SOleksandr Tymoshenko #define MV_PCI_PORTS	1	/* 1x PCIE */
6316694521SOleksandr Tymoshenko #elif defined(SOC_MV_DISCOVERY)
6416694521SOleksandr Tymoshenko #define MV_PCI_PORTS	8	/* 8x PCIE */
6516694521SOleksandr Tymoshenko #elif defined(SOC_MV_ARMADAXP)
6616694521SOleksandr Tymoshenko #define MV_PCI_PORTS	3	/* 3x PCIE */
67f8742b0dSZbigniew Bodek #elif defined(SOC_MV_ARMADA38X)
68f8742b0dSZbigniew Bodek #define MV_PCI_PORTS	4	/* 4x PCIE */
6916694521SOleksandr Tymoshenko #else
7016694521SOleksandr Tymoshenko #error "MV_PCI_PORTS not configured !"
7116694521SOleksandr Tymoshenko #endif
7216694521SOleksandr Tymoshenko 
7316694521SOleksandr Tymoshenko /* PCI/PCIE Memory */
7416694521SOleksandr Tymoshenko #define MV_PCI_MEM_PHYS_BASE	0x80000000
7516694521SOleksandr Tymoshenko #define MV_PCI_MEM_SIZE		(512 * 1024 * 1024)	/* 512 MB */
7685fc5c3bSMarcel Moolenaar #define MV_PCI_MEM_BASE		MV_PCI_MEM_PHYS_BASE
7716694521SOleksandr Tymoshenko #define MV_PCI_MEM_SLICE_SIZE	(MV_PCI_MEM_SIZE / MV_PCI_PORTS)
7816694521SOleksandr Tymoshenko #define MV_PCI_MEM_SLICE(n)	(MV_PCI_MEM_BASE + ((n) * \
7916694521SOleksandr Tymoshenko 				    MV_PCI_MEM_SLICE_SIZE))
8016694521SOleksandr Tymoshenko /* PCI/PCIE I/O */
8116694521SOleksandr Tymoshenko #define MV_PCI_IO_PHYS_BASE	0xBF000000
8216694521SOleksandr Tymoshenko #define MV_PCI_IO_SIZE		(16 * 1024 * 1024)	/* 16 MB */
8316694521SOleksandr Tymoshenko #define MV_PCI_IO_BASE		MV_PCI_IO_PHYS_BASE
8416694521SOleksandr Tymoshenko #define MV_PCI_IO_SLICE_SIZE	(MV_PCI_IO_SIZE / MV_PCI_PORTS)
8516694521SOleksandr Tymoshenko #define MV_PCI_IO_SLICE(n)	(MV_PCI_IO_BASE + ((n) * MV_PCI_IO_SLICE_SIZE))
8685fc5c3bSMarcel Moolenaar 
8716694521SOleksandr Tymoshenko #define MV_PCI_VA_MEM_BASE	0
8816694521SOleksandr Tymoshenko #define MV_PCI_VA_IO_BASE	0
8916694521SOleksandr Tymoshenko 
9016694521SOleksandr Tymoshenko /*
9116694521SOleksandr Tymoshenko  * Device Bus (VA == PA)
9216694521SOleksandr Tymoshenko  */
93b91fab42SGrzegorz Bernacki #define MV_DEV_BOOT_BASE    0xF9300000
94b91fab42SGrzegorz Bernacki #define MV_DEV_BOOT_SIZE    (1024 * 1024)   /* 1 MB */
9585fc5c3bSMarcel Moolenaar 
96b91fab42SGrzegorz Bernacki #define MV_DEV_CS0_BASE     0xF9400000
97b91fab42SGrzegorz Bernacki #define MV_DEV_CS0_SIZE     (1024 * 1024)   /* 1 MB */
98b91fab42SGrzegorz Bernacki 
99b91fab42SGrzegorz Bernacki #define MV_DEV_CS1_BASE     0xF9500000
100b91fab42SGrzegorz Bernacki #define MV_DEV_CS1_SIZE     (32 * 1024 * 1024)  /* 32 MB */
101b91fab42SGrzegorz Bernacki 
102b91fab42SGrzegorz Bernacki #define MV_DEV_CS2_BASE     0xFB500000
103b91fab42SGrzegorz Bernacki #define MV_DEV_CS2_SIZE     (1024 * 1024)   /* 1 MB */
10485fc5c3bSMarcel Moolenaar 
10585fc5c3bSMarcel Moolenaar 
10685fc5c3bSMarcel Moolenaar /*
10785fc5c3bSMarcel Moolenaar  * Integrated SoC peripherals addresses
10885fc5c3bSMarcel Moolenaar  */
10985fc5c3bSMarcel Moolenaar #define MV_BASE			MV_PHYS_BASE	/* VA == PA mapping */
1101eff4c0cSAndrew Turner #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
111cfdb2eedSGrzegorz Bernacki #define MV_DDR_CADR_BASE	(MV_BASE + 0x20180)
11216694521SOleksandr Tymoshenko #else
11385fc5c3bSMarcel Moolenaar #define MV_DDR_CADR_BASE	(MV_BASE + 0x1500)
11416694521SOleksandr Tymoshenko #endif
11585fc5c3bSMarcel Moolenaar #define MV_MPP_BASE		(MV_BASE + 0x10000)
116db5ef4fcSRafal Jaworowski 
117f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
118d65cdf4bSGrzegorz Bernacki #define MV_MISC_BASE		(MV_BASE + 0x18200)
11916694521SOleksandr Tymoshenko #define MV_MBUS_BRIDGE_BASE	(MV_BASE + 0x20000)
12016694521SOleksandr Tymoshenko #define MV_INTREGS_BASE		(MV_MBUS_BRIDGE_BASE + 0x80)
121d65cdf4bSGrzegorz Bernacki #define MV_MP_CLOCKS_BASE	(MV_MBUS_BRIDGE_BASE + 0x700)
12216694521SOleksandr Tymoshenko #define MV_CPU_CONTROL_BASE	(MV_MBUS_BRIDGE_BASE + 0x1800)
1231eff4c0cSAndrew Turner #else
12485fc5c3bSMarcel Moolenaar #define MV_MBUS_BRIDGE_BASE	(MV_BASE + 0x20000)
12585fc5c3bSMarcel Moolenaar #define MV_INTREGS_BASE		(MV_MBUS_BRIDGE_BASE + 0x80)
12685fc5c3bSMarcel Moolenaar #define MV_CPU_CONTROL_BASE	(MV_MBUS_BRIDGE_BASE + 0x100)
12716694521SOleksandr Tymoshenko #endif
128db5ef4fcSRafal Jaworowski 
12985fc5c3bSMarcel Moolenaar #define MV_PCI_BASE		(MV_BASE + 0x30000)
13085fc5c3bSMarcel Moolenaar #define MV_PCI_SIZE		0x2000
131db5ef4fcSRafal Jaworowski 
1321eff4c0cSAndrew Turner #if defined(SOC_MV_ARMADA38X)
1335afccf36SZbigniew Bodek #define	MV_PCIE_BASE		(MV_BASE + 0x80000)
13416694521SOleksandr Tymoshenko #else
13585fc5c3bSMarcel Moolenaar #define MV_PCIE_BASE		(MV_BASE + 0x40000)
13616694521SOleksandr Tymoshenko #endif
13785fc5c3bSMarcel Moolenaar #define MV_PCIE_SIZE		0x2000
13885fc5c3bSMarcel Moolenaar 
13985fc5c3bSMarcel Moolenaar #define MV_PCIE00_BASE		(MV_PCIE_BASE + 0x00000)
14085fc5c3bSMarcel Moolenaar #define MV_PCIE01_BASE		(MV_PCIE_BASE + 0x04000)
14185fc5c3bSMarcel Moolenaar #define MV_PCIE02_BASE		(MV_PCIE_BASE + 0x08000)
14285fc5c3bSMarcel Moolenaar #define MV_PCIE03_BASE		(MV_PCIE_BASE + 0x0C000)
14385fc5c3bSMarcel Moolenaar #define MV_PCIE10_BASE		(MV_PCIE_BASE + 0x40000)
14485fc5c3bSMarcel Moolenaar #define MV_PCIE11_BASE		(MV_PCIE_BASE + 0x44000)
14585fc5c3bSMarcel Moolenaar #define MV_PCIE12_BASE		(MV_PCIE_BASE + 0x48000)
14685fc5c3bSMarcel Moolenaar #define MV_PCIE13_BASE		(MV_PCIE_BASE + 0x4C000)
14785fc5c3bSMarcel Moolenaar 
14816694521SOleksandr Tymoshenko #define MV_SDIO_BASE		(MV_BASE + 0x90000)
14916694521SOleksandr Tymoshenko #define MV_SDIO_SIZE		0x10000
15016694521SOleksandr Tymoshenko 
15185fc5c3bSMarcel Moolenaar /*
15285fc5c3bSMarcel Moolenaar  * Decode windows definitions and macros
15385fc5c3bSMarcel Moolenaar  */
1545afccf36SZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
15516694521SOleksandr Tymoshenko #define MV_WIN_CPU_CTRL(n)		(((n) < 8) ? 0x10 * (n) :  0x90 + (0x8 * ((n) - 8)))
15616694521SOleksandr Tymoshenko #define MV_WIN_CPU_BASE(n)		((((n) < 8) ? 0x10 * (n) :  0x90 + (0x8 * ((n) - 8))) + 0x4)
15716694521SOleksandr Tymoshenko #define MV_WIN_CPU_REMAP_LO(n)		(0x10 * (n) +  0x008)
15816694521SOleksandr Tymoshenko #define MV_WIN_CPU_REMAP_HI(n)		(0x10 * (n) +  0x00C)
15916694521SOleksandr Tymoshenko #else
16085fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_CTRL(n)		(0x10 * (n) + (((n) < 8) ? 0x000 : 0x880))
16185fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_BASE(n)		(0x10 * (n) + (((n) < 8) ? 0x004 : 0x884))
16285fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_REMAP_LO(n)		(0x10 * (n) + (((n) < 8) ? 0x008 : 0x888))
16385fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_REMAP_HI(n)		(0x10 * (n) + (((n) < 8) ? 0x00C : 0x88C))
16416694521SOleksandr Tymoshenko #endif
16516694521SOleksandr Tymoshenko 
16685fc5c3bSMarcel Moolenaar #if defined(SOC_MV_DISCOVERY)
16785fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_MAX			14
1685afccf36SZbigniew Bodek #elif defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
16916694521SOleksandr Tymoshenko #define MV_WIN_CPU_MAX			20
17085fc5c3bSMarcel Moolenaar #else
17185fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_MAX			8
17285fc5c3bSMarcel Moolenaar #endif
17385fc5c3bSMarcel Moolenaar 
17416694521SOleksandr Tymoshenko #define MV_WIN_CPU_ATTR_SHIFT		8
17516694521SOleksandr Tymoshenko #define MV_WIN_CPU_TARGET_SHIFT		4
17616694521SOleksandr Tymoshenko #define MV_WIN_CPU_ENABLE_BIT		1
17716694521SOleksandr Tymoshenko 
17885fc5c3bSMarcel Moolenaar #define MV_WIN_DDR_BASE(n)		(0x8 * (n) + 0x0)
17985fc5c3bSMarcel Moolenaar #define MV_WIN_DDR_SIZE(n)		(0x8 * (n) + 0x4)
18085fc5c3bSMarcel Moolenaar #define MV_WIN_DDR_MAX			4
18185fc5c3bSMarcel Moolenaar 
18299eef682SGrzegorz Bernacki /*
18399eef682SGrzegorz Bernacki  * These values are valid only for peripherals decoding windows
18499eef682SGrzegorz Bernacki  * Bit in ATTR is zeroed according to CS bank number
18599eef682SGrzegorz Bernacki  */
18699eef682SGrzegorz Bernacki #define MV_WIN_DDR_ATTR(cs)		(0x0F & ~(0x01 << (cs)))
18799eef682SGrzegorz Bernacki #define MV_WIN_DDR_TARGET		0x0
18885fc5c3bSMarcel Moolenaar 
189db5ef4fcSRafal Jaworowski #if defined(SOC_MV_DISCOVERY)
190db5ef4fcSRafal Jaworowski #define MV_WIN_CESA_TARGET		9
19199eef682SGrzegorz Bernacki #define MV_WIN_CESA_ATTR(eng_sel)	1
19299eef682SGrzegorz Bernacki #elif defined(SOC_MV_ARMADAXP)
19399eef682SGrzegorz Bernacki #define MV_WIN_CESA_TARGET		9
19499eef682SGrzegorz Bernacki /*
19599eef682SGrzegorz Bernacki  * Bits [2:3] of cesa attribute select engine:
19699eef682SGrzegorz Bernacki  * eng_sel:
19799eef682SGrzegorz Bernacki  *  1: engine1
19899eef682SGrzegorz Bernacki  *  2: engine0
19999eef682SGrzegorz Bernacki  */
20099eef682SGrzegorz Bernacki #define MV_WIN_CESA_ATTR(eng_sel)	(1 | ((eng_sel) << 2))
2015d7cb9a8SZbigniew Bodek #elif defined(SOC_MV_ARMADA38X)
2025d7cb9a8SZbigniew Bodek #define MV_WIN_CESA_TARGET		9
2035d7cb9a8SZbigniew Bodek /*
2045d7cb9a8SZbigniew Bodek  * Bits [1:0] = Data swapping
2055d7cb9a8SZbigniew Bodek  *  0x0 = Byte swap
2065d7cb9a8SZbigniew Bodek  *  0x1 = No swap
2075d7cb9a8SZbigniew Bodek  *  0x2 = Byte and word swap
2085d7cb9a8SZbigniew Bodek  *  0x3 = Word swap
2095d7cb9a8SZbigniew Bodek  * Bits [4:2] = CESA select:
2105d7cb9a8SZbigniew Bodek  *  0x6 = CESA0
2115d7cb9a8SZbigniew Bodek  *  0x5 = CESA1
2125d7cb9a8SZbigniew Bodek  */
2135d7cb9a8SZbigniew Bodek #define MV_WIN_CESA_ATTR(eng_sel)	(0x11 | (1 << (3 - (eng_sel))))
214db5ef4fcSRafal Jaworowski #else
215db5ef4fcSRafal Jaworowski #define MV_WIN_CESA_TARGET		3
21699eef682SGrzegorz Bernacki #define MV_WIN_CESA_ATTR(eng_sel)	0
217db5ef4fcSRafal Jaworowski #endif
218db5ef4fcSRafal Jaworowski 
21916694521SOleksandr Tymoshenko #define MV_WIN_USB_CTRL(n)		(0x10 * (n) + 0x320)
22016694521SOleksandr Tymoshenko #define MV_WIN_USB_BASE(n)		(0x10 * (n) + 0x324)
22185fc5c3bSMarcel Moolenaar #define MV_WIN_USB_MAX			4
22285fc5c3bSMarcel Moolenaar 
223*abafc55bSZbigniew Bodek #define	MV_WIN_USB3_CTRL(n)		(0x8 * (n) + 0x4000)
224*abafc55bSZbigniew Bodek #define	MV_WIN_USB3_BASE(n)		(0x8 * (n) + 0x4004)
22534a3d2c6SWojciech Macek #define	MV_WIN_USB3_MAX			8
22634a3d2c6SWojciech Macek 
22785fc5c3bSMarcel Moolenaar #define MV_WIN_ETH_BASE(n)		(0x8 * (n) + 0x200)
22885fc5c3bSMarcel Moolenaar #define MV_WIN_ETH_SIZE(n)		(0x8 * (n) + 0x204)
22985fc5c3bSMarcel Moolenaar #define MV_WIN_ETH_REMAP(n)		(0x4 * (n) + 0x280)
23085fc5c3bSMarcel Moolenaar #define MV_WIN_ETH_MAX			6
23185fc5c3bSMarcel Moolenaar 
23285fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_BASE(n)		(0x8 * (n) + 0xa00)
23385fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_SIZE(n)		(0x8 * (n) + 0xa04)
23485fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_REMAP(n)		(0x4 * (n) + 0xa60)
23585fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_CAP(n)		(0x4 * (n) + 0xa70)
23685fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_MAX			8
23785fc5c3bSMarcel Moolenaar #define MV_IDMA_CHAN_MAX		4
23885fc5c3bSMarcel Moolenaar 
23985fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_BASE(n, m)		(0x4 * (n) + 0xa50 + (m) * 0x100)
24085fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_SIZE(n, m)		(0x4 * (n) + 0xa70 + (m) * 0x100)
24185fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_REMAP(n, m)		(0x4 * (n) + 0xa90 + (m) * 0x100)
24285fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_CTRL(n, m)		(0x4 * (n) + 0xa40 + (m) * 0x100)
24385fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_OVERR(n, m)		(0x4 * (n) + 0xaa0 + (m) * 0x100)
24485fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_MAX			8
24585fc5c3bSMarcel Moolenaar #define MV_XOR_CHAN_MAX			2
24685fc5c3bSMarcel Moolenaar #define MV_XOR_NON_REMAP		4
24785fc5c3bSMarcel Moolenaar 
2481eff4c0cSAndrew Turner #if defined(SOC_MV_DISCOVERY) || defined(SOC_MV_KIRKWOOD)
24916694521SOleksandr Tymoshenko #define MV_WIN_PCIE_TARGET(n)		4
25016694521SOleksandr Tymoshenko #define MV_WIN_PCIE_MEM_ATTR(n)		0xE8
25116694521SOleksandr Tymoshenko #define MV_WIN_PCIE_IO_ATTR(n)		0xE0
25216694521SOleksandr Tymoshenko #elif defined(SOC_MV_ARMADAXP)
25316694521SOleksandr Tymoshenko #define MV_WIN_PCIE_TARGET(n)		(4 + (4 * ((n) % 2)))
25416694521SOleksandr Tymoshenko #define MV_WIN_PCIE_MEM_ATTR(n)		(0xE8 + (0x10 * ((n) / 2)))
25516694521SOleksandr Tymoshenko #define MV_WIN_PCIE_IO_ATTR(n)		(0xE0 + (0x10 * ((n) / 2)))
2565afccf36SZbigniew Bodek #elif defined(SOC_MV_ARMADA38X)
2575afccf36SZbigniew Bodek #define	MV_WIN_PCIE_TARGET(n)		((n) == 0 ? 8 : 4)
2585afccf36SZbigniew Bodek #define	MV_WIN_PCIE_MEM_ATTR(n)		((n) < 2 ? 0xE8 : (0xD8 - (((n) % 2) * 0x20)))
2595afccf36SZbigniew Bodek #define	MV_WIN_PCIE_IO_ATTR(n)		((n) < 2 ? 0xE0 : (0xD0 - (((n) % 2) * 0x20)))
260db5ef4fcSRafal Jaworowski #elif defined(SOC_MV_ORION)
26116694521SOleksandr Tymoshenko #define MV_WIN_PCIE_TARGET(n)		4
26216694521SOleksandr Tymoshenko #define MV_WIN_PCIE_MEM_ATTR(n)		0x59
26316694521SOleksandr Tymoshenko #define MV_WIN_PCIE_IO_ATTR(n)		0x51
264db5ef4fcSRafal Jaworowski #endif
265db5ef4fcSRafal Jaworowski 
266e3ac9753SGrzegorz Bernacki #define MV_WIN_PCI_TARGET		3
267e3ac9753SGrzegorz Bernacki #define MV_WIN_PCI_MEM_ATTR		0x59
268e3ac9753SGrzegorz Bernacki #define MV_WIN_PCI_IO_ATTR		0x51
269e3ac9753SGrzegorz Bernacki 
27085fc5c3bSMarcel Moolenaar #define MV_WIN_PCIE_CTRL(n)		(0x10 * (((n) < 5) ? (n) : \
27185fc5c3bSMarcel Moolenaar 					    (n) + 1) + 0x1820)
27285fc5c3bSMarcel Moolenaar #define MV_WIN_PCIE_BASE(n)		(0x10 * (((n) < 5) ? (n) : \
27385fc5c3bSMarcel Moolenaar 					    (n) + 1) + 0x1824)
27485fc5c3bSMarcel Moolenaar #define MV_WIN_PCIE_REMAP(n)		(0x10 * (((n) < 5) ? (n) : \
27585fc5c3bSMarcel Moolenaar 					    (n) + 1) + 0x182C)
27685fc5c3bSMarcel Moolenaar #define MV_WIN_PCIE_MAX			6
27785fc5c3bSMarcel Moolenaar 
27816694521SOleksandr Tymoshenko #define MV_PCIE_BAR_CTRL(n)		(0x04 * (n) + 0x1800)
27916694521SOleksandr Tymoshenko #define MV_PCIE_BAR_BASE(n)		(0x08 * ((n) < 3 ? (n) : 4) + 0x0010)
28016694521SOleksandr Tymoshenko #define MV_PCIE_BAR_BASE_H(n)		(0x08 * (n) + 0x0014)
28116694521SOleksandr Tymoshenko #define MV_PCIE_BAR_MAX			4
28216694521SOleksandr Tymoshenko #define MV_PCIE_BAR_64BIT		(0x4)
28316694521SOleksandr Tymoshenko #define MV_PCIE_BAR_PREFETCH_EN		(0x8)
28416694521SOleksandr Tymoshenko 
28516694521SOleksandr Tymoshenko #define MV_PCIE_CONTROL			(0x1a00)
28616694521SOleksandr Tymoshenko #define MV_PCIE_ROOT_CMPLX		(1 << 1)
28785fc5c3bSMarcel Moolenaar 
288ccd5b1b0SWojciech Macek #if defined(SOC_MV_ARMADA38X)
289ccd5b1b0SWojciech Macek #define	MV_WIN_SATA_CTRL(n)		(0x10 * (n) + 0x60)
290ccd5b1b0SWojciech Macek #define	MV_WIN_SATA_BASE(n)		(0x10 * (n) + 0x64)
291ccd5b1b0SWojciech Macek #define	MV_WIN_SATA_SIZE(n)		(0x10 * (n) + 0x68)
292ccd5b1b0SWojciech Macek #define	MV_WIN_SATA_MAX			4
293ccd5b1b0SWojciech Macek #else
29485fc5c3bSMarcel Moolenaar #define	MV_WIN_SATA_CTRL(n)		(0x10 * (n) + 0x30)
29585fc5c3bSMarcel Moolenaar #define	MV_WIN_SATA_BASE(n)		(0x10 * (n) + 0x34)
29685fc5c3bSMarcel Moolenaar #define	MV_WIN_SATA_MAX			4
297ccd5b1b0SWojciech Macek #endif
29885fc5c3bSMarcel Moolenaar 
29998a2d78dSLuiz Otavio O Souza #define	MV_WIN_SDHCI_CTRL(n)		(0x8 * (n) + 0x4080)
30098a2d78dSLuiz Otavio O Souza #define	MV_WIN_SDHCI_BASE(n)		(0x8 * (n) + 0x4084)
30198a2d78dSLuiz Otavio O Souza #define	MV_WIN_SDHCI_MAX		8
30298a2d78dSLuiz Otavio O Souza 
3035b683b6fSZbigniew Bodek #if defined(SOC_MV_ARMADA38X)
3045b683b6fSZbigniew Bodek #define	MV_BOOTROM_MEM_ADDR	0xFFF00000
3055b683b6fSZbigniew Bodek #define	MV_BOOTROM_WIN_SIZE	0xF
3065b683b6fSZbigniew Bodek #define	MV_CPU_SUBSYS_REGS_LEN	0x100
3075b683b6fSZbigniew Bodek 
30846c9254bSZbigniew Bodek #define	IO_WIN_9_CTRL_OFFSET	0x98
30946c9254bSZbigniew Bodek #define	IO_WIN_9_BASE_OFFSET	0x9C
31046c9254bSZbigniew Bodek 
31146c9254bSZbigniew Bodek /* Mbus decoding unit IDs and attributes */
31246c9254bSZbigniew Bodek #define	MBUS_BOOTROM_TGT_ID	0x1
31346c9254bSZbigniew Bodek #define	MBUS_BOOTROM_ATTR	0x1D
31446c9254bSZbigniew Bodek 
3155b683b6fSZbigniew Bodek /* Internal Units Sync Barrier Control Register */
3165b683b6fSZbigniew Bodek #define	MV_SYNC_BARRIER_CTRL		0x84
3175b683b6fSZbigniew Bodek #define	MV_SYNC_BARRIER_CTRL_ALL	0xFFFF
3185b683b6fSZbigniew Bodek #endif
3195b683b6fSZbigniew Bodek 
320a5643648SLuiz Otavio O Souza /* IO Window Control Register fields */
321a5643648SLuiz Otavio O Souza #define	IO_WIN_SIZE_SHIFT	16
322a5643648SLuiz Otavio O Souza #define	IO_WIN_SIZE_MASK	0xFFFF
323a5643648SLuiz Otavio O Souza #define	IO_WIN_ATTR_SHIFT	8
324a5643648SLuiz Otavio O Souza #define	IO_WIN_ATTR_MASK	0xFF
325a5643648SLuiz Otavio O Souza #define	IO_WIN_TGT_SHIFT	4
326a5643648SLuiz Otavio O Souza #define	IO_WIN_TGT_MASK		0xF
327a5643648SLuiz Otavio O Souza #define	IO_WIN_SYNC_SHIFT	1
328a5643648SLuiz Otavio O Souza #define	IO_WIN_SYNC_MASK	0x1
329a5643648SLuiz Otavio O Souza #define	IO_WIN_ENA_SHIFT	0
330a5643648SLuiz Otavio O Souza #define	IO_WIN_ENA_MASK		0x1
331a5643648SLuiz Otavio O Souza 
33285fc5c3bSMarcel Moolenaar #define WIN_REG_IDX_RD(pre,reg,off,base)					\
33385fc5c3bSMarcel Moolenaar 	static __inline uint32_t						\
33485fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(int i)						\
33585fc5c3bSMarcel Moolenaar 	{									\
336db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off(i)));		\
33785fc5c3bSMarcel Moolenaar 	}
33885fc5c3bSMarcel Moolenaar 
33985fc5c3bSMarcel Moolenaar #define WIN_REG_IDX_RD2(pre,reg,off,base)					\
34085fc5c3bSMarcel Moolenaar 	static  __inline uint32_t						\
34185fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(int i, int j)					\
34285fc5c3bSMarcel Moolenaar 	{									\
343db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off(i, j)));		\
34485fc5c3bSMarcel Moolenaar 	}									\
34585fc5c3bSMarcel Moolenaar 
34685fc5c3bSMarcel Moolenaar #define WIN_REG_BASE_IDX_RD(pre,reg,off)					\
34785fc5c3bSMarcel Moolenaar 	static __inline uint32_t						\
34885fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(uint32_t base, int i)				\
34985fc5c3bSMarcel Moolenaar 	{									\
350db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off(i)));		\
351db5ef4fcSRafal Jaworowski 	}
352db5ef4fcSRafal Jaworowski 
353db5ef4fcSRafal Jaworowski #define WIN_REG_BASE_IDX_RD2(pre,reg,off)					\
354db5ef4fcSRafal Jaworowski 	static __inline uint32_t						\
355db5ef4fcSRafal Jaworowski 	pre ## _ ## reg ## _read(uint32_t base, int i, int j)				\
356db5ef4fcSRafal Jaworowski 	{									\
357db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off(i, j)));		\
35885fc5c3bSMarcel Moolenaar 	}
35985fc5c3bSMarcel Moolenaar 
36085fc5c3bSMarcel Moolenaar #define WIN_REG_IDX_WR(pre,reg,off,base)					\
36185fc5c3bSMarcel Moolenaar 	static __inline void							\
36285fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(int i, uint32_t val)				\
36385fc5c3bSMarcel Moolenaar 	{									\
364db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off(i), val);			\
36585fc5c3bSMarcel Moolenaar 	}
36685fc5c3bSMarcel Moolenaar 
36785fc5c3bSMarcel Moolenaar #define WIN_REG_IDX_WR2(pre,reg,off,base)					\
36885fc5c3bSMarcel Moolenaar 	static __inline void							\
36985fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(int i, int j, uint32_t val)			\
37085fc5c3bSMarcel Moolenaar 	{									\
371db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off(i, j), val);		\
37285fc5c3bSMarcel Moolenaar 	}
37385fc5c3bSMarcel Moolenaar 
37485fc5c3bSMarcel Moolenaar #define WIN_REG_BASE_IDX_WR(pre,reg,off)					\
37585fc5c3bSMarcel Moolenaar 	static __inline void							\
37685fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(uint32_t base, int i, uint32_t val)		\
37785fc5c3bSMarcel Moolenaar 	{									\
378db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off(i), val);			\
379db5ef4fcSRafal Jaworowski 	}
380db5ef4fcSRafal Jaworowski 
381db5ef4fcSRafal Jaworowski #define WIN_REG_BASE_IDX_WR2(pre,reg,off)					\
382db5ef4fcSRafal Jaworowski 	static __inline void							\
383db5ef4fcSRafal Jaworowski 	pre ## _ ## reg ## _write(uint32_t base, int i, int j, uint32_t val)		\
384db5ef4fcSRafal Jaworowski 	{									\
385db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off(i, j), val);			\
38685fc5c3bSMarcel Moolenaar 	}
38785fc5c3bSMarcel Moolenaar 
38885fc5c3bSMarcel Moolenaar #define WIN_REG_RD(pre,reg,off,base)						\
38985fc5c3bSMarcel Moolenaar 	static __inline uint32_t						\
39085fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(void)						\
39185fc5c3bSMarcel Moolenaar 	{									\
392db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off));			\
39385fc5c3bSMarcel Moolenaar 	}
39485fc5c3bSMarcel Moolenaar 
39585fc5c3bSMarcel Moolenaar #define WIN_REG_BASE_RD(pre,reg,off)						\
39685fc5c3bSMarcel Moolenaar 	static __inline uint32_t						\
39785fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(uint32_t base)					\
39885fc5c3bSMarcel Moolenaar 	{									\
399db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off));			\
40085fc5c3bSMarcel Moolenaar 	}
40185fc5c3bSMarcel Moolenaar 
40285fc5c3bSMarcel Moolenaar #define WIN_REG_WR(pre,reg,off,base)						\
40385fc5c3bSMarcel Moolenaar 	static __inline void							\
40485fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(uint32_t val)					\
40585fc5c3bSMarcel Moolenaar 	{									\
406db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off, val);			\
40785fc5c3bSMarcel Moolenaar 	}
40885fc5c3bSMarcel Moolenaar 
40985fc5c3bSMarcel Moolenaar #define WIN_REG_BASE_WR(pre,reg,off)						\
41085fc5c3bSMarcel Moolenaar 	static __inline void							\
41185fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(uint32_t base, uint32_t val)			\
41285fc5c3bSMarcel Moolenaar 	{									\
413db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off, val);			\
41485fc5c3bSMarcel Moolenaar 	}
41585fc5c3bSMarcel Moolenaar 
41685fc5c3bSMarcel Moolenaar #endif /* _MVWIN_H_ */
417