xref: /freebsd/sys/arm/mv/mvwin.h (revision 51369649b03ece2aed3eb61b0c8214b9aa5b2fa2)
185fc5c3bSMarcel Moolenaar /*-
2*51369649SPedro F. Giffuni  * SPDX-License-Identifier: BSD-3-Clause
3*51369649SPedro F. Giffuni  *
416694521SOleksandr Tymoshenko  * Copyright (C) 2007-2011 MARVELL INTERNATIONAL LTD.
585fc5c3bSMarcel Moolenaar  * All rights reserved.
685fc5c3bSMarcel Moolenaar  *
785fc5c3bSMarcel Moolenaar  * Developed by Semihalf.
885fc5c3bSMarcel Moolenaar  *
985fc5c3bSMarcel Moolenaar  * Redistribution and use in source and binary forms, with or without
1085fc5c3bSMarcel Moolenaar  * modification, are permitted provided that the following conditions
1185fc5c3bSMarcel Moolenaar  * are met:
1285fc5c3bSMarcel Moolenaar  * 1. Redistributions of source code must retain the above copyright
1385fc5c3bSMarcel Moolenaar  *    notice, this list of conditions and the following disclaimer.
1485fc5c3bSMarcel Moolenaar  * 2. Redistributions in binary form must reproduce the above copyright
1585fc5c3bSMarcel Moolenaar  *    notice, this list of conditions and the following disclaimer in the
1685fc5c3bSMarcel Moolenaar  *    documentation and/or other materials provided with the distribution.
1785fc5c3bSMarcel Moolenaar  * 3. Neither the name of MARVELL nor the names of contributors
1885fc5c3bSMarcel Moolenaar  *    may be used to endorse or promote products derived from this software
1985fc5c3bSMarcel Moolenaar  *    without specific prior written permission.
2085fc5c3bSMarcel Moolenaar  *
2185fc5c3bSMarcel Moolenaar  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
2285fc5c3bSMarcel Moolenaar  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2385fc5c3bSMarcel Moolenaar  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2485fc5c3bSMarcel Moolenaar  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
2585fc5c3bSMarcel Moolenaar  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2685fc5c3bSMarcel Moolenaar  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2785fc5c3bSMarcel Moolenaar  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2885fc5c3bSMarcel Moolenaar  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2985fc5c3bSMarcel Moolenaar  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
3085fc5c3bSMarcel Moolenaar  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
3185fc5c3bSMarcel Moolenaar  * SUCH DAMAGE.
3285fc5c3bSMarcel Moolenaar  *
3385fc5c3bSMarcel Moolenaar  * $FreeBSD$
3485fc5c3bSMarcel Moolenaar  */
3585fc5c3bSMarcel Moolenaar 
3685fc5c3bSMarcel Moolenaar #ifndef _MVWIN_H_
3785fc5c3bSMarcel Moolenaar #define _MVWIN_H_
3885fc5c3bSMarcel Moolenaar 
3985fc5c3bSMarcel Moolenaar /*
4016694521SOleksandr Tymoshenko  * Decode windows addresses.
4116694521SOleksandr Tymoshenko  *
4216694521SOleksandr Tymoshenko  * All decoding windows must be aligned to their size, which has to be
4316694521SOleksandr Tymoshenko  * a power of 2.
4485fc5c3bSMarcel Moolenaar  */
4585fc5c3bSMarcel Moolenaar 
4685fc5c3bSMarcel Moolenaar /*
4716694521SOleksandr Tymoshenko  * SoC Integrated devices: 0xF1000000, 16 MB (VA == PA)
4885fc5c3bSMarcel Moolenaar  */
4985fc5c3bSMarcel Moolenaar 
5016694521SOleksandr Tymoshenko /* SoC Regs */
5116694521SOleksandr Tymoshenko #define MV_PHYS_BASE		0xF1000000
5216694521SOleksandr Tymoshenko #define MV_SIZE			(1024 * 1024)	/* 1 MB */
5316694521SOleksandr Tymoshenko 
5416694521SOleksandr Tymoshenko /* SRAM */
5516694521SOleksandr Tymoshenko #define MV_CESA_SRAM_BASE	0xF1100000
5616694521SOleksandr Tymoshenko 
5716694521SOleksandr Tymoshenko /*
5816694521SOleksandr Tymoshenko  * External devices: 0x80000000, 1 GB (VA == PA)
5916694521SOleksandr Tymoshenko  * Includes Device Bus, PCI and PCIE.
6016694521SOleksandr Tymoshenko  */
6116694521SOleksandr Tymoshenko #if defined(SOC_MV_ORION)
6216694521SOleksandr Tymoshenko #define MV_PCI_PORTS	2	/* 1x PCI + 1x PCIE */
631eff4c0cSAndrew Turner #elif defined(SOC_MV_KIRKWOOD)
6416694521SOleksandr Tymoshenko #define MV_PCI_PORTS	1	/* 1x PCIE */
6516694521SOleksandr Tymoshenko #elif defined(SOC_MV_DISCOVERY)
6616694521SOleksandr Tymoshenko #define MV_PCI_PORTS	8	/* 8x PCIE */
6716694521SOleksandr Tymoshenko #elif defined(SOC_MV_ARMADAXP)
6816694521SOleksandr Tymoshenko #define MV_PCI_PORTS	3	/* 3x PCIE */
69f8742b0dSZbigniew Bodek #elif defined(SOC_MV_ARMADA38X)
70f8742b0dSZbigniew Bodek #define MV_PCI_PORTS	4	/* 4x PCIE */
7116694521SOleksandr Tymoshenko #else
7216694521SOleksandr Tymoshenko #error "MV_PCI_PORTS not configured !"
7316694521SOleksandr Tymoshenko #endif
7416694521SOleksandr Tymoshenko 
7516694521SOleksandr Tymoshenko /* PCI/PCIE Memory */
7616694521SOleksandr Tymoshenko #define MV_PCI_MEM_PHYS_BASE	0x80000000
7716694521SOleksandr Tymoshenko #define MV_PCI_MEM_SIZE		(512 * 1024 * 1024)	/* 512 MB */
7885fc5c3bSMarcel Moolenaar #define MV_PCI_MEM_BASE		MV_PCI_MEM_PHYS_BASE
7916694521SOleksandr Tymoshenko #define MV_PCI_MEM_SLICE_SIZE	(MV_PCI_MEM_SIZE / MV_PCI_PORTS)
8016694521SOleksandr Tymoshenko #define MV_PCI_MEM_SLICE(n)	(MV_PCI_MEM_BASE + ((n) * \
8116694521SOleksandr Tymoshenko 				    MV_PCI_MEM_SLICE_SIZE))
8216694521SOleksandr Tymoshenko /* PCI/PCIE I/O */
8316694521SOleksandr Tymoshenko #define MV_PCI_IO_PHYS_BASE	0xBF000000
8416694521SOleksandr Tymoshenko #define MV_PCI_IO_SIZE		(16 * 1024 * 1024)	/* 16 MB */
8516694521SOleksandr Tymoshenko #define MV_PCI_IO_BASE		MV_PCI_IO_PHYS_BASE
8616694521SOleksandr Tymoshenko #define MV_PCI_IO_SLICE_SIZE	(MV_PCI_IO_SIZE / MV_PCI_PORTS)
8716694521SOleksandr Tymoshenko #define MV_PCI_IO_SLICE(n)	(MV_PCI_IO_BASE + ((n) * MV_PCI_IO_SLICE_SIZE))
8885fc5c3bSMarcel Moolenaar 
8916694521SOleksandr Tymoshenko #define MV_PCI_VA_MEM_BASE	0
9016694521SOleksandr Tymoshenko #define MV_PCI_VA_IO_BASE	0
9116694521SOleksandr Tymoshenko 
9216694521SOleksandr Tymoshenko /*
9316694521SOleksandr Tymoshenko  * Device Bus (VA == PA)
9416694521SOleksandr Tymoshenko  */
95b91fab42SGrzegorz Bernacki #define MV_DEV_BOOT_BASE    0xF9300000
96b91fab42SGrzegorz Bernacki #define MV_DEV_BOOT_SIZE    (1024 * 1024)   /* 1 MB */
9785fc5c3bSMarcel Moolenaar 
98b91fab42SGrzegorz Bernacki #define MV_DEV_CS0_BASE     0xF9400000
99b91fab42SGrzegorz Bernacki #define MV_DEV_CS0_SIZE     (1024 * 1024)   /* 1 MB */
100b91fab42SGrzegorz Bernacki 
101b91fab42SGrzegorz Bernacki #define MV_DEV_CS1_BASE     0xF9500000
102b91fab42SGrzegorz Bernacki #define MV_DEV_CS1_SIZE     (32 * 1024 * 1024)  /* 32 MB */
103b91fab42SGrzegorz Bernacki 
104b91fab42SGrzegorz Bernacki #define MV_DEV_CS2_BASE     0xFB500000
105b91fab42SGrzegorz Bernacki #define MV_DEV_CS2_SIZE     (1024 * 1024)   /* 1 MB */
10685fc5c3bSMarcel Moolenaar 
10785fc5c3bSMarcel Moolenaar 
10885fc5c3bSMarcel Moolenaar /*
10985fc5c3bSMarcel Moolenaar  * Integrated SoC peripherals addresses
11085fc5c3bSMarcel Moolenaar  */
11185fc5c3bSMarcel Moolenaar #define MV_BASE			MV_PHYS_BASE	/* VA == PA mapping */
1121eff4c0cSAndrew Turner #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
113cfdb2eedSGrzegorz Bernacki #define MV_DDR_CADR_BASE	(MV_BASE + 0x20180)
11416694521SOleksandr Tymoshenko #else
11585fc5c3bSMarcel Moolenaar #define MV_DDR_CADR_BASE	(MV_BASE + 0x1500)
11616694521SOleksandr Tymoshenko #endif
11785fc5c3bSMarcel Moolenaar #define MV_MPP_BASE		(MV_BASE + 0x10000)
118db5ef4fcSRafal Jaworowski 
119f8742b0dSZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
120d65cdf4bSGrzegorz Bernacki #define MV_MISC_BASE		(MV_BASE + 0x18200)
12116694521SOleksandr Tymoshenko #define MV_MBUS_BRIDGE_BASE	(MV_BASE + 0x20000)
12216694521SOleksandr Tymoshenko #define MV_INTREGS_BASE		(MV_MBUS_BRIDGE_BASE + 0x80)
123d65cdf4bSGrzegorz Bernacki #define MV_MP_CLOCKS_BASE	(MV_MBUS_BRIDGE_BASE + 0x700)
12416694521SOleksandr Tymoshenko #define MV_CPU_CONTROL_BASE	(MV_MBUS_BRIDGE_BASE + 0x1800)
1251eff4c0cSAndrew Turner #else
12685fc5c3bSMarcel Moolenaar #define MV_MBUS_BRIDGE_BASE	(MV_BASE + 0x20000)
12785fc5c3bSMarcel Moolenaar #define MV_INTREGS_BASE		(MV_MBUS_BRIDGE_BASE + 0x80)
12885fc5c3bSMarcel Moolenaar #define MV_CPU_CONTROL_BASE	(MV_MBUS_BRIDGE_BASE + 0x100)
12916694521SOleksandr Tymoshenko #endif
130db5ef4fcSRafal Jaworowski 
13185fc5c3bSMarcel Moolenaar #define MV_PCI_BASE		(MV_BASE + 0x30000)
13285fc5c3bSMarcel Moolenaar #define MV_PCI_SIZE		0x2000
133db5ef4fcSRafal Jaworowski 
1341eff4c0cSAndrew Turner #if defined(SOC_MV_ARMADA38X)
1355afccf36SZbigniew Bodek #define	MV_PCIE_BASE		(MV_BASE + 0x80000)
13616694521SOleksandr Tymoshenko #else
13785fc5c3bSMarcel Moolenaar #define MV_PCIE_BASE		(MV_BASE + 0x40000)
13816694521SOleksandr Tymoshenko #endif
13985fc5c3bSMarcel Moolenaar #define MV_PCIE_SIZE		0x2000
14085fc5c3bSMarcel Moolenaar 
14185fc5c3bSMarcel Moolenaar #define MV_PCIE00_BASE		(MV_PCIE_BASE + 0x00000)
14285fc5c3bSMarcel Moolenaar #define MV_PCIE01_BASE		(MV_PCIE_BASE + 0x04000)
14385fc5c3bSMarcel Moolenaar #define MV_PCIE02_BASE		(MV_PCIE_BASE + 0x08000)
14485fc5c3bSMarcel Moolenaar #define MV_PCIE03_BASE		(MV_PCIE_BASE + 0x0C000)
14585fc5c3bSMarcel Moolenaar #define MV_PCIE10_BASE		(MV_PCIE_BASE + 0x40000)
14685fc5c3bSMarcel Moolenaar #define MV_PCIE11_BASE		(MV_PCIE_BASE + 0x44000)
14785fc5c3bSMarcel Moolenaar #define MV_PCIE12_BASE		(MV_PCIE_BASE + 0x48000)
14885fc5c3bSMarcel Moolenaar #define MV_PCIE13_BASE		(MV_PCIE_BASE + 0x4C000)
14985fc5c3bSMarcel Moolenaar 
15016694521SOleksandr Tymoshenko #define MV_SDIO_BASE		(MV_BASE + 0x90000)
15116694521SOleksandr Tymoshenko #define MV_SDIO_SIZE		0x10000
15216694521SOleksandr Tymoshenko 
15385fc5c3bSMarcel Moolenaar /*
15485fc5c3bSMarcel Moolenaar  * Decode windows definitions and macros
15585fc5c3bSMarcel Moolenaar  */
1565afccf36SZbigniew Bodek #if defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
15716694521SOleksandr Tymoshenko #define MV_WIN_CPU_CTRL(n)		(((n) < 8) ? 0x10 * (n) :  0x90 + (0x8 * ((n) - 8)))
15816694521SOleksandr Tymoshenko #define MV_WIN_CPU_BASE(n)		((((n) < 8) ? 0x10 * (n) :  0x90 + (0x8 * ((n) - 8))) + 0x4)
15916694521SOleksandr Tymoshenko #define MV_WIN_CPU_REMAP_LO(n)		(0x10 * (n) +  0x008)
16016694521SOleksandr Tymoshenko #define MV_WIN_CPU_REMAP_HI(n)		(0x10 * (n) +  0x00C)
16116694521SOleksandr Tymoshenko #else
16285fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_CTRL(n)		(0x10 * (n) + (((n) < 8) ? 0x000 : 0x880))
16385fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_BASE(n)		(0x10 * (n) + (((n) < 8) ? 0x004 : 0x884))
16485fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_REMAP_LO(n)		(0x10 * (n) + (((n) < 8) ? 0x008 : 0x888))
16585fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_REMAP_HI(n)		(0x10 * (n) + (((n) < 8) ? 0x00C : 0x88C))
16616694521SOleksandr Tymoshenko #endif
16716694521SOleksandr Tymoshenko 
16885fc5c3bSMarcel Moolenaar #if defined(SOC_MV_DISCOVERY)
16985fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_MAX			14
1705afccf36SZbigniew Bodek #elif defined(SOC_MV_ARMADAXP) || defined(SOC_MV_ARMADA38X)
17116694521SOleksandr Tymoshenko #define MV_WIN_CPU_MAX			20
17285fc5c3bSMarcel Moolenaar #else
17385fc5c3bSMarcel Moolenaar #define MV_WIN_CPU_MAX			8
17485fc5c3bSMarcel Moolenaar #endif
17585fc5c3bSMarcel Moolenaar 
17616694521SOleksandr Tymoshenko #define MV_WIN_CPU_ATTR_SHIFT		8
17716694521SOleksandr Tymoshenko #define MV_WIN_CPU_TARGET_SHIFT		4
17816694521SOleksandr Tymoshenko #define MV_WIN_CPU_ENABLE_BIT		1
17916694521SOleksandr Tymoshenko 
18085fc5c3bSMarcel Moolenaar #define MV_WIN_DDR_BASE(n)		(0x8 * (n) + 0x0)
18185fc5c3bSMarcel Moolenaar #define MV_WIN_DDR_SIZE(n)		(0x8 * (n) + 0x4)
18285fc5c3bSMarcel Moolenaar #define MV_WIN_DDR_MAX			4
18385fc5c3bSMarcel Moolenaar 
18499eef682SGrzegorz Bernacki /*
18599eef682SGrzegorz Bernacki  * These values are valid only for peripherals decoding windows
18699eef682SGrzegorz Bernacki  * Bit in ATTR is zeroed according to CS bank number
18799eef682SGrzegorz Bernacki  */
18899eef682SGrzegorz Bernacki #define MV_WIN_DDR_ATTR(cs)		(0x0F & ~(0x01 << (cs)))
18999eef682SGrzegorz Bernacki #define MV_WIN_DDR_TARGET		0x0
19085fc5c3bSMarcel Moolenaar 
191db5ef4fcSRafal Jaworowski #if defined(SOC_MV_DISCOVERY)
192db5ef4fcSRafal Jaworowski #define MV_WIN_CESA_TARGET		9
19399eef682SGrzegorz Bernacki #define MV_WIN_CESA_ATTR(eng_sel)	1
19499eef682SGrzegorz Bernacki #elif defined(SOC_MV_ARMADAXP)
19599eef682SGrzegorz Bernacki #define MV_WIN_CESA_TARGET		9
19699eef682SGrzegorz Bernacki /*
19799eef682SGrzegorz Bernacki  * Bits [2:3] of cesa attribute select engine:
19899eef682SGrzegorz Bernacki  * eng_sel:
19999eef682SGrzegorz Bernacki  *  1: engine1
20099eef682SGrzegorz Bernacki  *  2: engine0
20199eef682SGrzegorz Bernacki  */
20299eef682SGrzegorz Bernacki #define MV_WIN_CESA_ATTR(eng_sel)	(1 | ((eng_sel) << 2))
2035d7cb9a8SZbigniew Bodek #elif defined(SOC_MV_ARMADA38X)
2045d7cb9a8SZbigniew Bodek #define MV_WIN_CESA_TARGET		9
2055d7cb9a8SZbigniew Bodek /*
2065d7cb9a8SZbigniew Bodek  * Bits [1:0] = Data swapping
2075d7cb9a8SZbigniew Bodek  *  0x0 = Byte swap
2085d7cb9a8SZbigniew Bodek  *  0x1 = No swap
2095d7cb9a8SZbigniew Bodek  *  0x2 = Byte and word swap
2105d7cb9a8SZbigniew Bodek  *  0x3 = Word swap
2115d7cb9a8SZbigniew Bodek  * Bits [4:2] = CESA select:
2125d7cb9a8SZbigniew Bodek  *  0x6 = CESA0
2135d7cb9a8SZbigniew Bodek  *  0x5 = CESA1
2145d7cb9a8SZbigniew Bodek  */
2155d7cb9a8SZbigniew Bodek #define MV_WIN_CESA_ATTR(eng_sel)	(0x11 | (1 << (3 - (eng_sel))))
216db5ef4fcSRafal Jaworowski #else
217db5ef4fcSRafal Jaworowski #define MV_WIN_CESA_TARGET		3
21899eef682SGrzegorz Bernacki #define MV_WIN_CESA_ATTR(eng_sel)	0
219db5ef4fcSRafal Jaworowski #endif
220db5ef4fcSRafal Jaworowski 
221fcb93d74SWojciech Macek /* CESA TDMA address decoding registers */
222fcb93d74SWojciech Macek #define MV_WIN_CESA_CTRL(n)		(0x8 * (n) + 0xA04)
223fcb93d74SWojciech Macek #define MV_WIN_CESA_BASE(n)		(0x8 * (n) + 0xA00)
224fcb93d74SWojciech Macek #define MV_WIN_CESA_MAX			4
225fcb93d74SWojciech Macek 
22616694521SOleksandr Tymoshenko #define MV_WIN_USB_CTRL(n)		(0x10 * (n) + 0x320)
22716694521SOleksandr Tymoshenko #define MV_WIN_USB_BASE(n)		(0x10 * (n) + 0x324)
22885fc5c3bSMarcel Moolenaar #define MV_WIN_USB_MAX			4
22985fc5c3bSMarcel Moolenaar 
230abafc55bSZbigniew Bodek #define	MV_WIN_USB3_CTRL(n)		(0x8 * (n) + 0x4000)
231abafc55bSZbigniew Bodek #define	MV_WIN_USB3_BASE(n)		(0x8 * (n) + 0x4004)
23234a3d2c6SWojciech Macek #define	MV_WIN_USB3_MAX			8
23334a3d2c6SWojciech Macek 
234a8d7fc4aSZbigniew Bodek #define	MV_WIN_NETA_OFFSET		0x2000
235a8d7fc4aSZbigniew Bodek #define	MV_WIN_NETA_BASE(n)		MV_WIN_ETH_BASE(n) + MV_WIN_NETA_OFFSET
236a8d7fc4aSZbigniew Bodek 
23785fc5c3bSMarcel Moolenaar #define MV_WIN_ETH_BASE(n)		(0x8 * (n) + 0x200)
23885fc5c3bSMarcel Moolenaar #define MV_WIN_ETH_SIZE(n)		(0x8 * (n) + 0x204)
23985fc5c3bSMarcel Moolenaar #define MV_WIN_ETH_REMAP(n)		(0x4 * (n) + 0x280)
24085fc5c3bSMarcel Moolenaar #define MV_WIN_ETH_MAX			6
24185fc5c3bSMarcel Moolenaar 
24285fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_BASE(n)		(0x8 * (n) + 0xa00)
24385fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_SIZE(n)		(0x8 * (n) + 0xa04)
24485fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_REMAP(n)		(0x4 * (n) + 0xa60)
24585fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_CAP(n)		(0x4 * (n) + 0xa70)
24685fc5c3bSMarcel Moolenaar #define MV_WIN_IDMA_MAX			8
24785fc5c3bSMarcel Moolenaar #define MV_IDMA_CHAN_MAX		4
24885fc5c3bSMarcel Moolenaar 
24985fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_BASE(n, m)		(0x4 * (n) + 0xa50 + (m) * 0x100)
25085fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_SIZE(n, m)		(0x4 * (n) + 0xa70 + (m) * 0x100)
25185fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_REMAP(n, m)		(0x4 * (n) + 0xa90 + (m) * 0x100)
25285fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_CTRL(n, m)		(0x4 * (n) + 0xa40 + (m) * 0x100)
25385fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_OVERR(n, m)		(0x4 * (n) + 0xaa0 + (m) * 0x100)
25485fc5c3bSMarcel Moolenaar #define MV_WIN_XOR_MAX			8
25585fc5c3bSMarcel Moolenaar #define MV_XOR_CHAN_MAX			2
25685fc5c3bSMarcel Moolenaar #define MV_XOR_NON_REMAP		4
25785fc5c3bSMarcel Moolenaar 
2581eff4c0cSAndrew Turner #if defined(SOC_MV_DISCOVERY) || defined(SOC_MV_KIRKWOOD)
25916694521SOleksandr Tymoshenko #define MV_WIN_PCIE_TARGET(n)		4
26016694521SOleksandr Tymoshenko #define MV_WIN_PCIE_MEM_ATTR(n)		0xE8
26116694521SOleksandr Tymoshenko #define MV_WIN_PCIE_IO_ATTR(n)		0xE0
26216694521SOleksandr Tymoshenko #elif defined(SOC_MV_ARMADAXP)
26316694521SOleksandr Tymoshenko #define MV_WIN_PCIE_TARGET(n)		(4 + (4 * ((n) % 2)))
26416694521SOleksandr Tymoshenko #define MV_WIN_PCIE_MEM_ATTR(n)		(0xE8 + (0x10 * ((n) / 2)))
26516694521SOleksandr Tymoshenko #define MV_WIN_PCIE_IO_ATTR(n)		(0xE0 + (0x10 * ((n) / 2)))
2665afccf36SZbigniew Bodek #elif defined(SOC_MV_ARMADA38X)
2675afccf36SZbigniew Bodek #define	MV_WIN_PCIE_TARGET(n)		((n) == 0 ? 8 : 4)
2685afccf36SZbigniew Bodek #define	MV_WIN_PCIE_MEM_ATTR(n)		((n) < 2 ? 0xE8 : (0xD8 - (((n) % 2) * 0x20)))
2695afccf36SZbigniew Bodek #define	MV_WIN_PCIE_IO_ATTR(n)		((n) < 2 ? 0xE0 : (0xD0 - (((n) % 2) * 0x20)))
270db5ef4fcSRafal Jaworowski #elif defined(SOC_MV_ORION)
27116694521SOleksandr Tymoshenko #define MV_WIN_PCIE_TARGET(n)		4
27216694521SOleksandr Tymoshenko #define MV_WIN_PCIE_MEM_ATTR(n)		0x59
27316694521SOleksandr Tymoshenko #define MV_WIN_PCIE_IO_ATTR(n)		0x51
274db5ef4fcSRafal Jaworowski #endif
275db5ef4fcSRafal Jaworowski 
276e3ac9753SGrzegorz Bernacki #define MV_WIN_PCI_TARGET		3
277e3ac9753SGrzegorz Bernacki #define MV_WIN_PCI_MEM_ATTR		0x59
278e3ac9753SGrzegorz Bernacki #define MV_WIN_PCI_IO_ATTR		0x51
279e3ac9753SGrzegorz Bernacki 
28085fc5c3bSMarcel Moolenaar #define MV_WIN_PCIE_CTRL(n)		(0x10 * (((n) < 5) ? (n) : \
28185fc5c3bSMarcel Moolenaar 					    (n) + 1) + 0x1820)
28285fc5c3bSMarcel Moolenaar #define MV_WIN_PCIE_BASE(n)		(0x10 * (((n) < 5) ? (n) : \
28385fc5c3bSMarcel Moolenaar 					    (n) + 1) + 0x1824)
28485fc5c3bSMarcel Moolenaar #define MV_WIN_PCIE_REMAP(n)		(0x10 * (((n) < 5) ? (n) : \
28585fc5c3bSMarcel Moolenaar 					    (n) + 1) + 0x182C)
28685fc5c3bSMarcel Moolenaar #define MV_WIN_PCIE_MAX			6
28785fc5c3bSMarcel Moolenaar 
28816694521SOleksandr Tymoshenko #define MV_PCIE_BAR_CTRL(n)		(0x04 * (n) + 0x1800)
28916694521SOleksandr Tymoshenko #define MV_PCIE_BAR_BASE(n)		(0x08 * ((n) < 3 ? (n) : 4) + 0x0010)
29016694521SOleksandr Tymoshenko #define MV_PCIE_BAR_BASE_H(n)		(0x08 * (n) + 0x0014)
29116694521SOleksandr Tymoshenko #define MV_PCIE_BAR_MAX			4
29216694521SOleksandr Tymoshenko #define MV_PCIE_BAR_64BIT		(0x4)
29316694521SOleksandr Tymoshenko #define MV_PCIE_BAR_PREFETCH_EN		(0x8)
29416694521SOleksandr Tymoshenko 
29516694521SOleksandr Tymoshenko #define MV_PCIE_CONTROL			(0x1a00)
29616694521SOleksandr Tymoshenko #define MV_PCIE_ROOT_CMPLX		(1 << 1)
29785fc5c3bSMarcel Moolenaar 
298ccd5b1b0SWojciech Macek #if defined(SOC_MV_ARMADA38X)
299ccd5b1b0SWojciech Macek #define	MV_WIN_SATA_CTRL(n)		(0x10 * (n) + 0x60)
300ccd5b1b0SWojciech Macek #define	MV_WIN_SATA_BASE(n)		(0x10 * (n) + 0x64)
301ccd5b1b0SWojciech Macek #define	MV_WIN_SATA_SIZE(n)		(0x10 * (n) + 0x68)
302ccd5b1b0SWojciech Macek #define	MV_WIN_SATA_MAX			4
303ccd5b1b0SWojciech Macek #else
30485fc5c3bSMarcel Moolenaar #define	MV_WIN_SATA_CTRL(n)		(0x10 * (n) + 0x30)
30585fc5c3bSMarcel Moolenaar #define	MV_WIN_SATA_BASE(n)		(0x10 * (n) + 0x34)
30685fc5c3bSMarcel Moolenaar #define	MV_WIN_SATA_MAX			4
307ccd5b1b0SWojciech Macek #endif
30885fc5c3bSMarcel Moolenaar 
30998a2d78dSLuiz Otavio O Souza #define	MV_WIN_SDHCI_CTRL(n)		(0x8 * (n) + 0x4080)
31098a2d78dSLuiz Otavio O Souza #define	MV_WIN_SDHCI_BASE(n)		(0x8 * (n) + 0x4084)
31198a2d78dSLuiz Otavio O Souza #define	MV_WIN_SDHCI_MAX		8
31298a2d78dSLuiz Otavio O Souza 
3135b683b6fSZbigniew Bodek #if defined(SOC_MV_ARMADA38X)
3145b683b6fSZbigniew Bodek #define	MV_BOOTROM_MEM_ADDR	0xFFF00000
3155b683b6fSZbigniew Bodek #define	MV_BOOTROM_WIN_SIZE	0xF
3165b683b6fSZbigniew Bodek #define	MV_CPU_SUBSYS_REGS_LEN	0x100
3175b683b6fSZbigniew Bodek 
31846c9254bSZbigniew Bodek #define	IO_WIN_9_CTRL_OFFSET	0x98
31946c9254bSZbigniew Bodek #define	IO_WIN_9_BASE_OFFSET	0x9C
32046c9254bSZbigniew Bodek 
32146c9254bSZbigniew Bodek /* Mbus decoding unit IDs and attributes */
32246c9254bSZbigniew Bodek #define	MBUS_BOOTROM_TGT_ID	0x1
32346c9254bSZbigniew Bodek #define	MBUS_BOOTROM_ATTR	0x1D
32446c9254bSZbigniew Bodek 
3255b683b6fSZbigniew Bodek /* Internal Units Sync Barrier Control Register */
3265b683b6fSZbigniew Bodek #define	MV_SYNC_BARRIER_CTRL		0x84
3275b683b6fSZbigniew Bodek #define	MV_SYNC_BARRIER_CTRL_ALL	0xFFFF
3285b683b6fSZbigniew Bodek #endif
3295b683b6fSZbigniew Bodek 
330a5643648SLuiz Otavio O Souza /* IO Window Control Register fields */
331a5643648SLuiz Otavio O Souza #define	IO_WIN_SIZE_SHIFT	16
332a5643648SLuiz Otavio O Souza #define	IO_WIN_SIZE_MASK	0xFFFF
333a8d7fc4aSZbigniew Bodek #define	IO_WIN_COH_ATTR_MASK	(0xF << 12)
334a5643648SLuiz Otavio O Souza #define	IO_WIN_ATTR_SHIFT	8
335a5643648SLuiz Otavio O Souza #define	IO_WIN_ATTR_MASK	0xFF
336a5643648SLuiz Otavio O Souza #define	IO_WIN_TGT_SHIFT	4
337a5643648SLuiz Otavio O Souza #define	IO_WIN_TGT_MASK		0xF
338a5643648SLuiz Otavio O Souza #define	IO_WIN_SYNC_SHIFT	1
339a5643648SLuiz Otavio O Souza #define	IO_WIN_SYNC_MASK	0x1
340a5643648SLuiz Otavio O Souza #define	IO_WIN_ENA_SHIFT	0
341a5643648SLuiz Otavio O Souza #define	IO_WIN_ENA_MASK		0x1
342a5643648SLuiz Otavio O Souza 
34385fc5c3bSMarcel Moolenaar #define WIN_REG_IDX_RD(pre,reg,off,base)					\
34485fc5c3bSMarcel Moolenaar 	static __inline uint32_t						\
34585fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(int i)						\
34685fc5c3bSMarcel Moolenaar 	{									\
347db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off(i)));		\
34885fc5c3bSMarcel Moolenaar 	}
34985fc5c3bSMarcel Moolenaar 
35085fc5c3bSMarcel Moolenaar #define WIN_REG_IDX_RD2(pre,reg,off,base)					\
35185fc5c3bSMarcel Moolenaar 	static  __inline uint32_t						\
35285fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(int i, int j)					\
35385fc5c3bSMarcel Moolenaar 	{									\
354db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off(i, j)));		\
35585fc5c3bSMarcel Moolenaar 	}									\
35685fc5c3bSMarcel Moolenaar 
35785fc5c3bSMarcel Moolenaar #define WIN_REG_BASE_IDX_RD(pre,reg,off)					\
35885fc5c3bSMarcel Moolenaar 	static __inline uint32_t						\
35985fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(uint32_t base, int i)				\
36085fc5c3bSMarcel Moolenaar 	{									\
361db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off(i)));		\
362db5ef4fcSRafal Jaworowski 	}
363db5ef4fcSRafal Jaworowski 
364db5ef4fcSRafal Jaworowski #define WIN_REG_BASE_IDX_RD2(pre,reg,off)					\
365db5ef4fcSRafal Jaworowski 	static __inline uint32_t						\
366db5ef4fcSRafal Jaworowski 	pre ## _ ## reg ## _read(uint32_t base, int i, int j)				\
367db5ef4fcSRafal Jaworowski 	{									\
368db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off(i, j)));		\
36985fc5c3bSMarcel Moolenaar 	}
37085fc5c3bSMarcel Moolenaar 
37185fc5c3bSMarcel Moolenaar #define WIN_REG_IDX_WR(pre,reg,off,base)					\
37285fc5c3bSMarcel Moolenaar 	static __inline void							\
37385fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(int i, uint32_t val)				\
37485fc5c3bSMarcel Moolenaar 	{									\
375db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off(i), val);			\
37685fc5c3bSMarcel Moolenaar 	}
37785fc5c3bSMarcel Moolenaar 
37885fc5c3bSMarcel Moolenaar #define WIN_REG_IDX_WR2(pre,reg,off,base)					\
37985fc5c3bSMarcel Moolenaar 	static __inline void							\
38085fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(int i, int j, uint32_t val)			\
38185fc5c3bSMarcel Moolenaar 	{									\
382db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off(i, j), val);		\
38385fc5c3bSMarcel Moolenaar 	}
38485fc5c3bSMarcel Moolenaar 
38585fc5c3bSMarcel Moolenaar #define WIN_REG_BASE_IDX_WR(pre,reg,off)					\
38685fc5c3bSMarcel Moolenaar 	static __inline void							\
38785fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(uint32_t base, int i, uint32_t val)		\
38885fc5c3bSMarcel Moolenaar 	{									\
389db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off(i), val);			\
390db5ef4fcSRafal Jaworowski 	}
391db5ef4fcSRafal Jaworowski 
392db5ef4fcSRafal Jaworowski #define WIN_REG_BASE_IDX_WR2(pre,reg,off)					\
393db5ef4fcSRafal Jaworowski 	static __inline void							\
394db5ef4fcSRafal Jaworowski 	pre ## _ ## reg ## _write(uint32_t base, int i, int j, uint32_t val)		\
395db5ef4fcSRafal Jaworowski 	{									\
396db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off(i, j), val);			\
39785fc5c3bSMarcel Moolenaar 	}
39885fc5c3bSMarcel Moolenaar 
39985fc5c3bSMarcel Moolenaar #define WIN_REG_RD(pre,reg,off,base)						\
40085fc5c3bSMarcel Moolenaar 	static __inline uint32_t						\
40185fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(void)						\
40285fc5c3bSMarcel Moolenaar 	{									\
403db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off));			\
40485fc5c3bSMarcel Moolenaar 	}
40585fc5c3bSMarcel Moolenaar 
40685fc5c3bSMarcel Moolenaar #define WIN_REG_BASE_RD(pre,reg,off)						\
40785fc5c3bSMarcel Moolenaar 	static __inline uint32_t						\
40885fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _read(uint32_t base)					\
40985fc5c3bSMarcel Moolenaar 	{									\
410db5ef4fcSRafal Jaworowski 		return (bus_space_read_4(fdtbus_bs_tag, base, off));			\
41185fc5c3bSMarcel Moolenaar 	}
41285fc5c3bSMarcel Moolenaar 
41385fc5c3bSMarcel Moolenaar #define WIN_REG_WR(pre,reg,off,base)						\
41485fc5c3bSMarcel Moolenaar 	static __inline void							\
41585fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(uint32_t val)					\
41685fc5c3bSMarcel Moolenaar 	{									\
417db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off, val);			\
41885fc5c3bSMarcel Moolenaar 	}
41985fc5c3bSMarcel Moolenaar 
42085fc5c3bSMarcel Moolenaar #define WIN_REG_BASE_WR(pre,reg,off)						\
42185fc5c3bSMarcel Moolenaar 	static __inline void							\
42285fc5c3bSMarcel Moolenaar 	pre ## _ ## reg ## _write(uint32_t base, uint32_t val)			\
42385fc5c3bSMarcel Moolenaar 	{									\
424db5ef4fcSRafal Jaworowski 		bus_space_write_4(fdtbus_bs_tag, base, off, val);			\
42585fc5c3bSMarcel Moolenaar 	}
42685fc5c3bSMarcel Moolenaar 
42785fc5c3bSMarcel Moolenaar #endif /* _MVWIN_H_ */
428