16975124cSRafal Jaworowski /*- 2db5ef4fcSRafal Jaworowski * Copyright (c) 2008 MARVELL INTERNATIONAL LTD. 3db5ef4fcSRafal Jaworowski * Copyright (c) 2010 The FreeBSD Foundation 4*e3ac9753SGrzegorz Bernacki * Copyright (c) 2010-2012 Semihalf 56975124cSRafal Jaworowski * All rights reserved. 66975124cSRafal Jaworowski * 76975124cSRafal Jaworowski * Developed by Semihalf. 86975124cSRafal Jaworowski * 9db5ef4fcSRafal Jaworowski * Portions of this software were developed by Semihalf 10db5ef4fcSRafal Jaworowski * under sponsorship from the FreeBSD Foundation. 11db5ef4fcSRafal Jaworowski * 126975124cSRafal Jaworowski * Redistribution and use in source and binary forms, with or without 136975124cSRafal Jaworowski * modification, are permitted provided that the following conditions 146975124cSRafal Jaworowski * are met: 156975124cSRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 166975124cSRafal Jaworowski * notice, this list of conditions and the following disclaimer. 176975124cSRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 186975124cSRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 196975124cSRafal Jaworowski * documentation and/or other materials provided with the distribution. 206975124cSRafal Jaworowski * 3. Neither the name of MARVELL nor the names of contributors 216975124cSRafal Jaworowski * may be used to endorse or promote products derived from this software 226975124cSRafal Jaworowski * without specific prior written permission. 236975124cSRafal Jaworowski * 246975124cSRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND 256975124cSRafal Jaworowski * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 266975124cSRafal Jaworowski * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 276975124cSRafal Jaworowski * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 286975124cSRafal Jaworowski * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 296975124cSRafal Jaworowski * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 306975124cSRafal Jaworowski * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 316975124cSRafal Jaworowski * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 326975124cSRafal Jaworowski * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 336975124cSRafal Jaworowski * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 346975124cSRafal Jaworowski * SUCH DAMAGE. 356975124cSRafal Jaworowski */ 366975124cSRafal Jaworowski 376975124cSRafal Jaworowski /* 386975124cSRafal Jaworowski * Marvell integrated PCI/PCI-Express controller driver. 396975124cSRafal Jaworowski */ 406975124cSRafal Jaworowski 416975124cSRafal Jaworowski #include <sys/cdefs.h> 426975124cSRafal Jaworowski __FBSDID("$FreeBSD$"); 436975124cSRafal Jaworowski 446975124cSRafal Jaworowski #include <sys/param.h> 456975124cSRafal Jaworowski #include <sys/systm.h> 466975124cSRafal Jaworowski #include <sys/kernel.h> 476975124cSRafal Jaworowski #include <sys/lock.h> 486975124cSRafal Jaworowski #include <sys/malloc.h> 496975124cSRafal Jaworowski #include <sys/module.h> 506975124cSRafal Jaworowski #include <sys/mutex.h> 516975124cSRafal Jaworowski #include <sys/queue.h> 526975124cSRafal Jaworowski #include <sys/bus.h> 536975124cSRafal Jaworowski #include <sys/rman.h> 546975124cSRafal Jaworowski #include <sys/endian.h> 556975124cSRafal Jaworowski 566975124cSRafal Jaworowski #include <vm/vm.h> 576975124cSRafal Jaworowski #include <vm/pmap.h> 586975124cSRafal Jaworowski 59db5ef4fcSRafal Jaworowski #include <dev/fdt/fdt_common.h> 60db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h> 61db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h> 626975124cSRafal Jaworowski #include <dev/pci/pcivar.h> 636975124cSRafal Jaworowski #include <dev/pci/pcireg.h> 646975124cSRafal Jaworowski #include <dev/pci/pcib_private.h> 656975124cSRafal Jaworowski 66db5ef4fcSRafal Jaworowski #include "ofw_bus_if.h" 676975124cSRafal Jaworowski #include "pcib_if.h" 686975124cSRafal Jaworowski 696975124cSRafal Jaworowski #include <machine/resource.h> 706975124cSRafal Jaworowski #include <machine/bus.h> 716975124cSRafal Jaworowski 726975124cSRafal Jaworowski #include <arm/mv/mvreg.h> 736975124cSRafal Jaworowski #include <arm/mv/mvvar.h> 74db5ef4fcSRafal Jaworowski #include <arm/mv/mvwin.h> 756975124cSRafal Jaworowski 766975124cSRafal Jaworowski #define PCI_CFG_ENA (1 << 31) 776975124cSRafal Jaworowski #define PCI_CFG_BUS(bus) (((bus) & 0xff) << 16) 786975124cSRafal Jaworowski #define PCI_CFG_DEV(dev) (((dev) & 0x1f) << 11) 796975124cSRafal Jaworowski #define PCI_CFG_FUN(fun) (((fun) & 0x7) << 8) 806975124cSRafal Jaworowski #define PCI_CFG_PCIE_REG(reg) ((reg) & 0xfc) 816975124cSRafal Jaworowski 826975124cSRafal Jaworowski #define PCI_REG_CFG_ADDR 0x0C78 836975124cSRafal Jaworowski #define PCI_REG_CFG_DATA 0x0C7C 846975124cSRafal Jaworowski #define PCI_REG_P2P_CONF 0x1D14 856975124cSRafal Jaworowski 866975124cSRafal Jaworowski #define PCIE_REG_CFG_ADDR 0x18F8 876975124cSRafal Jaworowski #define PCIE_REG_CFG_DATA 0x18FC 886975124cSRafal Jaworowski #define PCIE_REG_CONTROL 0x1A00 896975124cSRafal Jaworowski #define PCIE_CTRL_LINK1X 0x00000001 906975124cSRafal Jaworowski #define PCIE_REG_STATUS 0x1A04 916975124cSRafal Jaworowski #define PCIE_REG_IRQ_MASK 0x1910 926975124cSRafal Jaworowski 93*e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_ROOT_CMPLX (1 << 1) 94*e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_HOT_RESET (1 << 24) 956975124cSRafal Jaworowski 96*e3ac9753SGrzegorz Bernacki #define PCIE_LINK_TIMEOUT 1000000 976975124cSRafal Jaworowski 98*e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_LINK_DOWN 1 99*e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_DEV_OFFS 16 100*e3ac9753SGrzegorz Bernacki 101*e3ac9753SGrzegorz Bernacki /* Minimum PCI Memory and I/O allocations taken from PCI spec (in bytes) */ 102*e3ac9753SGrzegorz Bernacki #define PCI_MIN_IO_ALLOC 4 103*e3ac9753SGrzegorz Bernacki #define PCI_MIN_MEM_ALLOC 16 104*e3ac9753SGrzegorz Bernacki 105*e3ac9753SGrzegorz Bernacki #define BITS_PER_UINT32 (NBBY * sizeof(uint32_t)) 1066975124cSRafal Jaworowski 107db5ef4fcSRafal Jaworowski struct mv_pcib_softc { 1086975124cSRafal Jaworowski device_t sc_dev; 1096975124cSRafal Jaworowski 110db5ef4fcSRafal Jaworowski struct rman sc_mem_rman; 111db5ef4fcSRafal Jaworowski bus_addr_t sc_mem_base; 112db5ef4fcSRafal Jaworowski bus_addr_t sc_mem_size; 113*e3ac9753SGrzegorz Bernacki uint32_t sc_mem_map[MV_PCI_MEM_SLICE_SIZE / 114*e3ac9753SGrzegorz Bernacki (PCI_MIN_MEM_ALLOC * BITS_PER_UINT32)]; 115*e3ac9753SGrzegorz Bernacki int sc_win_target; 116db5ef4fcSRafal Jaworowski int sc_mem_win_attr; 1176975124cSRafal Jaworowski 118db5ef4fcSRafal Jaworowski struct rman sc_io_rman; 119db5ef4fcSRafal Jaworowski bus_addr_t sc_io_base; 120db5ef4fcSRafal Jaworowski bus_addr_t sc_io_size; 121*e3ac9753SGrzegorz Bernacki uint32_t sc_io_map[MV_PCI_IO_SLICE_SIZE / 122*e3ac9753SGrzegorz Bernacki (PCI_MIN_IO_ALLOC * BITS_PER_UINT32)]; 123db5ef4fcSRafal Jaworowski int sc_io_win_attr; 1246975124cSRafal Jaworowski 1256975124cSRafal Jaworowski struct resource *sc_res; 1266975124cSRafal Jaworowski bus_space_handle_t sc_bsh; 1276975124cSRafal Jaworowski bus_space_tag_t sc_bst; 1286975124cSRafal Jaworowski int sc_rid; 1296975124cSRafal Jaworowski 1306975124cSRafal Jaworowski int sc_busnr; /* Host bridge bus number */ 1316975124cSRafal Jaworowski int sc_devnr; /* Host bridge device number */ 132db5ef4fcSRafal Jaworowski int sc_type; 133*e3ac9753SGrzegorz Bernacki int sc_mode; /* Endpoint / Root Complex */ 1346975124cSRafal Jaworowski 135db5ef4fcSRafal Jaworowski struct fdt_pci_intr sc_intr_info; 1366975124cSRafal Jaworowski }; 1376975124cSRafal Jaworowski 138db5ef4fcSRafal Jaworowski /* Local forward prototypes */ 139db5ef4fcSRafal Jaworowski static int mv_pcib_decode_win(phandle_t, struct mv_pcib_softc *); 140db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfginit(void); 141db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_hw_cfgread(struct mv_pcib_softc *, u_int, u_int, 142db5ef4fcSRafal Jaworowski u_int, u_int, int); 143db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfgwrite(struct mv_pcib_softc *, u_int, u_int, 144db5ef4fcSRafal Jaworowski u_int, u_int, uint32_t, int); 145db5ef4fcSRafal Jaworowski static int mv_pcib_init(struct mv_pcib_softc *, int, int); 146db5ef4fcSRafal Jaworowski static int mv_pcib_init_all_bars(struct mv_pcib_softc *, int, int, int, int); 147db5ef4fcSRafal Jaworowski static void mv_pcib_init_bridge(struct mv_pcib_softc *, int, int, int); 148db5ef4fcSRafal Jaworowski static int mv_pcib_intr_info(phandle_t, struct mv_pcib_softc *); 149db5ef4fcSRafal Jaworowski static inline void pcib_write_irq_mask(struct mv_pcib_softc *, uint32_t); 150*e3ac9753SGrzegorz Bernacki static void mv_pcib_enable(struct mv_pcib_softc *, uint32_t); 151*e3ac9753SGrzegorz Bernacki static int mv_pcib_mem_init(struct mv_pcib_softc *); 152db5ef4fcSRafal Jaworowski 153db5ef4fcSRafal Jaworowski /* Forward prototypes */ 154db5ef4fcSRafal Jaworowski static int mv_pcib_probe(device_t); 155db5ef4fcSRafal Jaworowski static int mv_pcib_attach(device_t); 156db5ef4fcSRafal Jaworowski 157db5ef4fcSRafal Jaworowski static struct resource *mv_pcib_alloc_resource(device_t, device_t, int, int *, 1586975124cSRafal Jaworowski u_long, u_long, u_long, u_int); 159db5ef4fcSRafal Jaworowski static int mv_pcib_release_resource(device_t, device_t, int, int, 1606975124cSRafal Jaworowski struct resource *); 161db5ef4fcSRafal Jaworowski static int mv_pcib_read_ivar(device_t, device_t, int, uintptr_t *); 162db5ef4fcSRafal Jaworowski static int mv_pcib_write_ivar(device_t, device_t, int, uintptr_t); 1636975124cSRafal Jaworowski 164db5ef4fcSRafal Jaworowski static int mv_pcib_maxslots(device_t); 165db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_read_config(device_t, u_int, u_int, u_int, u_int, int); 166db5ef4fcSRafal Jaworowski static void mv_pcib_write_config(device_t, u_int, u_int, u_int, u_int, 1676975124cSRafal Jaworowski uint32_t, int); 168db5ef4fcSRafal Jaworowski static int mv_pcib_route_interrupt(device_t, device_t, int); 1696975124cSRafal Jaworowski 1706975124cSRafal Jaworowski /* 1716975124cSRafal Jaworowski * Bus interface definitions. 1726975124cSRafal Jaworowski */ 173db5ef4fcSRafal Jaworowski static device_method_t mv_pcib_methods[] = { 1746975124cSRafal Jaworowski /* Device interface */ 175db5ef4fcSRafal Jaworowski DEVMETHOD(device_probe, mv_pcib_probe), 176db5ef4fcSRafal Jaworowski DEVMETHOD(device_attach, mv_pcib_attach), 1776975124cSRafal Jaworowski 1786975124cSRafal Jaworowski /* Bus interface */ 179db5ef4fcSRafal Jaworowski DEVMETHOD(bus_read_ivar, mv_pcib_read_ivar), 180db5ef4fcSRafal Jaworowski DEVMETHOD(bus_write_ivar, mv_pcib_write_ivar), 181db5ef4fcSRafal Jaworowski DEVMETHOD(bus_alloc_resource, mv_pcib_alloc_resource), 182db5ef4fcSRafal Jaworowski DEVMETHOD(bus_release_resource, mv_pcib_release_resource), 1836975124cSRafal Jaworowski DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 1846975124cSRafal Jaworowski DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 1856975124cSRafal Jaworowski DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 1866975124cSRafal Jaworowski DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 1876975124cSRafal Jaworowski 1886975124cSRafal Jaworowski /* pcib interface */ 189db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_maxslots, mv_pcib_maxslots), 190db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_read_config, mv_pcib_read_config), 191db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_write_config, mv_pcib_write_config), 192db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_route_interrupt, mv_pcib_route_interrupt), 193db5ef4fcSRafal Jaworowski 194db5ef4fcSRafal Jaworowski /* OFW bus interface */ 195db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_compat, ofw_bus_gen_get_compat), 196db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_model, ofw_bus_gen_get_model), 197db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_name, ofw_bus_gen_get_name), 198db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_node, ofw_bus_gen_get_node), 199db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_type, ofw_bus_gen_get_type), 2006975124cSRafal Jaworowski 2014b7ec270SMarius Strobl DEVMETHOD_END 2026975124cSRafal Jaworowski }; 2036975124cSRafal Jaworowski 204db5ef4fcSRafal Jaworowski static driver_t mv_pcib_driver = { 2056975124cSRafal Jaworowski "pcib", 206db5ef4fcSRafal Jaworowski mv_pcib_methods, 207db5ef4fcSRafal Jaworowski sizeof(struct mv_pcib_softc), 2086975124cSRafal Jaworowski }; 2096975124cSRafal Jaworowski 2106975124cSRafal Jaworowski devclass_t pcib_devclass; 2116975124cSRafal Jaworowski 212db5ef4fcSRafal Jaworowski DRIVER_MODULE(pcib, fdtbus, mv_pcib_driver, pcib_devclass, 0, 0); 2136975124cSRafal Jaworowski 2146975124cSRafal Jaworowski static struct mtx pcicfg_mtx; 2156975124cSRafal Jaworowski 216db5ef4fcSRafal Jaworowski static int 217db5ef4fcSRafal Jaworowski mv_pcib_probe(device_t self) 2186975124cSRafal Jaworowski { 2191b96faf8SMarcel Moolenaar phandle_t node; 2206975124cSRafal Jaworowski 2211b96faf8SMarcel Moolenaar node = ofw_bus_get_node(self); 2221b96faf8SMarcel Moolenaar if (!fdt_is_type(node, "pci")) 223db5ef4fcSRafal Jaworowski return (ENXIO); 2241b96faf8SMarcel Moolenaar 2251b96faf8SMarcel Moolenaar if (!(fdt_is_compatible(node, "mrvl,pcie") || 2261b96faf8SMarcel Moolenaar fdt_is_compatible(node, "mrvl,pci"))) 227db5ef4fcSRafal Jaworowski return (ENXIO); 2286975124cSRafal Jaworowski 229db5ef4fcSRafal Jaworowski device_set_desc(self, "Marvell Integrated PCI/PCI-E Controller"); 230db5ef4fcSRafal Jaworowski return (BUS_PROBE_DEFAULT); 231db5ef4fcSRafal Jaworowski } 232db5ef4fcSRafal Jaworowski 233db5ef4fcSRafal Jaworowski static int 234db5ef4fcSRafal Jaworowski mv_pcib_attach(device_t self) 235db5ef4fcSRafal Jaworowski { 236db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc; 237db5ef4fcSRafal Jaworowski phandle_t node, parnode; 238*e3ac9753SGrzegorz Bernacki uint32_t val, unit; 239db5ef4fcSRafal Jaworowski int err; 240db5ef4fcSRafal Jaworowski 241db5ef4fcSRafal Jaworowski sc = device_get_softc(self); 242db5ef4fcSRafal Jaworowski sc->sc_dev = self; 243*e3ac9753SGrzegorz Bernacki unit = fdt_get_unit(self); 244*e3ac9753SGrzegorz Bernacki 245db5ef4fcSRafal Jaworowski 2461b96faf8SMarcel Moolenaar node = ofw_bus_get_node(self); 2471b96faf8SMarcel Moolenaar parnode = OF_parent(node); 2481b96faf8SMarcel Moolenaar if (fdt_is_compatible(node, "mrvl,pcie")) { 249db5ef4fcSRafal Jaworowski sc->sc_type = MV_TYPE_PCIE; 250*e3ac9753SGrzegorz Bernacki sc->sc_win_target = MV_WIN_PCIE_TARGET(unit); 251*e3ac9753SGrzegorz Bernacki sc->sc_mem_win_attr = MV_WIN_PCIE_MEM_ATTR(unit); 252*e3ac9753SGrzegorz Bernacki sc->sc_io_win_attr = MV_WIN_PCIE_IO_ATTR(unit); 2531b96faf8SMarcel Moolenaar } else if (fdt_is_compatible(node, "mrvl,pci")) { 254db5ef4fcSRafal Jaworowski sc->sc_type = MV_TYPE_PCI; 255*e3ac9753SGrzegorz Bernacki sc->sc_win_target = MV_WIN_PCI_TARGET; 256db5ef4fcSRafal Jaworowski sc->sc_mem_win_attr = MV_WIN_PCI_MEM_ATTR; 257db5ef4fcSRafal Jaworowski sc->sc_io_win_attr = MV_WIN_PCI_IO_ATTR; 258db5ef4fcSRafal Jaworowski } else 259db5ef4fcSRafal Jaworowski return (ENXIO); 260db5ef4fcSRafal Jaworowski 261db5ef4fcSRafal Jaworowski /* 262db5ef4fcSRafal Jaworowski * Retrieve our mem-mapped registers range. 263db5ef4fcSRafal Jaworowski */ 264db5ef4fcSRafal Jaworowski sc->sc_rid = 0; 265db5ef4fcSRafal Jaworowski sc->sc_res = bus_alloc_resource_any(self, SYS_RES_MEMORY, &sc->sc_rid, 266db5ef4fcSRafal Jaworowski RF_ACTIVE); 267db5ef4fcSRafal Jaworowski if (sc->sc_res == NULL) { 268db5ef4fcSRafal Jaworowski device_printf(self, "could not map memory\n"); 269db5ef4fcSRafal Jaworowski return (ENXIO); 270db5ef4fcSRafal Jaworowski } 271db5ef4fcSRafal Jaworowski sc->sc_bst = rman_get_bustag(sc->sc_res); 272db5ef4fcSRafal Jaworowski sc->sc_bsh = rman_get_bushandle(sc->sc_res); 273db5ef4fcSRafal Jaworowski 274*e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_CONTROL); 275*e3ac9753SGrzegorz Bernacki sc->sc_mode = (val & PCIE_CONTROL_ROOT_CMPLX ? MV_MODE_ROOT : 276*e3ac9753SGrzegorz Bernacki MV_MODE_ENDPOINT); 277*e3ac9753SGrzegorz Bernacki 278*e3ac9753SGrzegorz Bernacki /* 279*e3ac9753SGrzegorz Bernacki * Get PCI interrupt info. 280*e3ac9753SGrzegorz Bernacki */ 281*e3ac9753SGrzegorz Bernacki if ((sc->sc_mode == MV_MODE_ROOT) && 282*e3ac9753SGrzegorz Bernacki (mv_pcib_intr_info(node, sc) != 0)) { 283*e3ac9753SGrzegorz Bernacki device_printf(self, "could not retrieve interrupt info\n"); 284*e3ac9753SGrzegorz Bernacki return (ENXIO); 285*e3ac9753SGrzegorz Bernacki } 286*e3ac9753SGrzegorz Bernacki 287db5ef4fcSRafal Jaworowski /* 288db5ef4fcSRafal Jaworowski * Configure decode windows for PCI(E) access. 289db5ef4fcSRafal Jaworowski */ 290db5ef4fcSRafal Jaworowski if (mv_pcib_decode_win(node, sc) != 0) 291db5ef4fcSRafal Jaworowski return (ENXIO); 292db5ef4fcSRafal Jaworowski 293db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(); 294db5ef4fcSRafal Jaworowski 295db5ef4fcSRafal Jaworowski /* 296*e3ac9753SGrzegorz Bernacki * Enable PCIE device. 297*e3ac9753SGrzegorz Bernacki */ 298*e3ac9753SGrzegorz Bernacki mv_pcib_enable(sc, unit); 299*e3ac9753SGrzegorz Bernacki 300*e3ac9753SGrzegorz Bernacki /* 301*e3ac9753SGrzegorz Bernacki * Memory management. 302*e3ac9753SGrzegorz Bernacki */ 303*e3ac9753SGrzegorz Bernacki err = mv_pcib_mem_init(sc); 304*e3ac9753SGrzegorz Bernacki if (err) 305*e3ac9753SGrzegorz Bernacki return (err); 306*e3ac9753SGrzegorz Bernacki 307*e3ac9753SGrzegorz Bernacki if (sc->sc_mode == MV_MODE_ROOT) { 308*e3ac9753SGrzegorz Bernacki err = mv_pcib_init(sc, sc->sc_busnr, 309*e3ac9753SGrzegorz Bernacki mv_pcib_maxslots(sc->sc_dev)); 310*e3ac9753SGrzegorz Bernacki if (err) 311*e3ac9753SGrzegorz Bernacki goto error; 312*e3ac9753SGrzegorz Bernacki 313*e3ac9753SGrzegorz Bernacki device_add_child(self, "pci", -1); 314*e3ac9753SGrzegorz Bernacki } else { 315*e3ac9753SGrzegorz Bernacki sc->sc_devnr = 1; 316*e3ac9753SGrzegorz Bernacki bus_space_write_4(sc->sc_bst, sc->sc_bsh, 317*e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS, 1 << PCIE_STATUS_DEV_OFFS); 318*e3ac9753SGrzegorz Bernacki device_add_child(self, "pci_ep", -1); 319*e3ac9753SGrzegorz Bernacki } 320*e3ac9753SGrzegorz Bernacki 321*e3ac9753SGrzegorz Bernacki return (bus_generic_attach(self)); 322*e3ac9753SGrzegorz Bernacki 323*e3ac9753SGrzegorz Bernacki error: 324*e3ac9753SGrzegorz Bernacki /* XXX SYS_RES_ should be released here */ 325*e3ac9753SGrzegorz Bernacki rman_fini(&sc->sc_mem_rman); 326*e3ac9753SGrzegorz Bernacki rman_fini(&sc->sc_io_rman); 327*e3ac9753SGrzegorz Bernacki 328*e3ac9753SGrzegorz Bernacki return (err); 329*e3ac9753SGrzegorz Bernacki } 330*e3ac9753SGrzegorz Bernacki 331*e3ac9753SGrzegorz Bernacki static void 332*e3ac9753SGrzegorz Bernacki mv_pcib_enable(struct mv_pcib_softc *sc, uint32_t unit) 333*e3ac9753SGrzegorz Bernacki { 334*e3ac9753SGrzegorz Bernacki uint32_t val; 335*e3ac9753SGrzegorz Bernacki #if !defined(SOC_MV_ARMADAXP) 336*e3ac9753SGrzegorz Bernacki int timeout; 337*e3ac9753SGrzegorz Bernacki 338*e3ac9753SGrzegorz Bernacki /* 339*e3ac9753SGrzegorz Bernacki * Check if PCIE device is enabled. 340*e3ac9753SGrzegorz Bernacki */ 341*e3ac9753SGrzegorz Bernacki if (read_cpu_ctrl(CPU_CONTROL) & CPU_CONTROL_PCIE_DISABLE(unit)) { 342*e3ac9753SGrzegorz Bernacki write_cpu_ctrl(CPU_CONTROL, read_cpu_ctrl(CPU_CONTROL) & 343*e3ac9753SGrzegorz Bernacki ~(CPU_CONTROL_PCIE_DISABLE(unit))); 344*e3ac9753SGrzegorz Bernacki 345*e3ac9753SGrzegorz Bernacki timeout = PCIE_LINK_TIMEOUT; 346*e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 347*e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS); 348*e3ac9753SGrzegorz Bernacki while (((val & PCIE_STATUS_LINK_DOWN) == 1) && (timeout > 0)) { 349*e3ac9753SGrzegorz Bernacki DELAY(1000); 350*e3ac9753SGrzegorz Bernacki timeout -= 1000; 351*e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 352*e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS); 353*e3ac9753SGrzegorz Bernacki } 354*e3ac9753SGrzegorz Bernacki } 355*e3ac9753SGrzegorz Bernacki #endif 356*e3ac9753SGrzegorz Bernacki 357*e3ac9753SGrzegorz Bernacki 358*e3ac9753SGrzegorz Bernacki if (sc->sc_mode == MV_MODE_ROOT) { 359*e3ac9753SGrzegorz Bernacki /* 360db5ef4fcSRafal Jaworowski * Enable PCI bridge. 361db5ef4fcSRafal Jaworowski */ 362*e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND); 363*e3ac9753SGrzegorz Bernacki val |= PCIM_CMD_SERRESPEN | PCIM_CMD_BUSMASTEREN | 364*e3ac9753SGrzegorz Bernacki PCIM_CMD_MEMEN | PCIM_CMD_PORTEN; 365*e3ac9753SGrzegorz Bernacki bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND, val); 366*e3ac9753SGrzegorz Bernacki } 367*e3ac9753SGrzegorz Bernacki } 368db5ef4fcSRafal Jaworowski 369*e3ac9753SGrzegorz Bernacki static int 370*e3ac9753SGrzegorz Bernacki mv_pcib_mem_init(struct mv_pcib_softc *sc) 371*e3ac9753SGrzegorz Bernacki { 372*e3ac9753SGrzegorz Bernacki int err; 373db5ef4fcSRafal Jaworowski 374*e3ac9753SGrzegorz Bernacki /* 375*e3ac9753SGrzegorz Bernacki * Memory management. 376*e3ac9753SGrzegorz Bernacki */ 377db5ef4fcSRafal Jaworowski sc->sc_mem_rman.rm_type = RMAN_ARRAY; 378db5ef4fcSRafal Jaworowski err = rman_init(&sc->sc_mem_rman); 379db5ef4fcSRafal Jaworowski if (err) 380db5ef4fcSRafal Jaworowski return (err); 381db5ef4fcSRafal Jaworowski 382db5ef4fcSRafal Jaworowski sc->sc_io_rman.rm_type = RMAN_ARRAY; 383db5ef4fcSRafal Jaworowski err = rman_init(&sc->sc_io_rman); 384db5ef4fcSRafal Jaworowski if (err) { 385db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_mem_rman); 386db5ef4fcSRafal Jaworowski return (err); 387db5ef4fcSRafal Jaworowski } 388db5ef4fcSRafal Jaworowski 389db5ef4fcSRafal Jaworowski err = rman_manage_region(&sc->sc_mem_rman, sc->sc_mem_base, 390db5ef4fcSRafal Jaworowski sc->sc_mem_base + sc->sc_mem_size - 1); 391db5ef4fcSRafal Jaworowski if (err) 392db5ef4fcSRafal Jaworowski goto error; 393db5ef4fcSRafal Jaworowski 394db5ef4fcSRafal Jaworowski err = rman_manage_region(&sc->sc_io_rman, sc->sc_io_base, 395db5ef4fcSRafal Jaworowski sc->sc_io_base + sc->sc_io_size - 1); 396db5ef4fcSRafal Jaworowski if (err) 397db5ef4fcSRafal Jaworowski goto error; 398db5ef4fcSRafal Jaworowski 399*e3ac9753SGrzegorz Bernacki return (0); 400db5ef4fcSRafal Jaworowski 401db5ef4fcSRafal Jaworowski error: 402db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_mem_rman); 403db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_io_rman); 404*e3ac9753SGrzegorz Bernacki 405db5ef4fcSRafal Jaworowski return (err); 406db5ef4fcSRafal Jaworowski } 407db5ef4fcSRafal Jaworowski 408*e3ac9753SGrzegorz Bernacki static inline uint32_t 409*e3ac9753SGrzegorz Bernacki pcib_bit_get(uint32_t *map, uint32_t bit) 410*e3ac9753SGrzegorz Bernacki { 411*e3ac9753SGrzegorz Bernacki uint32_t n = bit / BITS_PER_UINT32; 412*e3ac9753SGrzegorz Bernacki 413*e3ac9753SGrzegorz Bernacki bit = bit % BITS_PER_UINT32; 414*e3ac9753SGrzegorz Bernacki return (map[n] & (1 << bit)); 415*e3ac9753SGrzegorz Bernacki } 416*e3ac9753SGrzegorz Bernacki 417*e3ac9753SGrzegorz Bernacki static inline void 418*e3ac9753SGrzegorz Bernacki pcib_bit_set(uint32_t *map, uint32_t bit) 419*e3ac9753SGrzegorz Bernacki { 420*e3ac9753SGrzegorz Bernacki uint32_t n = bit / BITS_PER_UINT32; 421*e3ac9753SGrzegorz Bernacki 422*e3ac9753SGrzegorz Bernacki bit = bit % BITS_PER_UINT32; 423*e3ac9753SGrzegorz Bernacki map[n] |= (1 << bit); 424*e3ac9753SGrzegorz Bernacki } 425*e3ac9753SGrzegorz Bernacki 426*e3ac9753SGrzegorz Bernacki static inline uint32_t 427*e3ac9753SGrzegorz Bernacki pcib_map_check(uint32_t *map, uint32_t start, uint32_t bits) 428*e3ac9753SGrzegorz Bernacki { 429*e3ac9753SGrzegorz Bernacki uint32_t i; 430*e3ac9753SGrzegorz Bernacki 431*e3ac9753SGrzegorz Bernacki for (i = start; i < start + bits; i++) 432*e3ac9753SGrzegorz Bernacki if (pcib_bit_get(map, i)) 433*e3ac9753SGrzegorz Bernacki return (0); 434*e3ac9753SGrzegorz Bernacki 435*e3ac9753SGrzegorz Bernacki return (1); 436*e3ac9753SGrzegorz Bernacki } 437*e3ac9753SGrzegorz Bernacki 438*e3ac9753SGrzegorz Bernacki static inline void 439*e3ac9753SGrzegorz Bernacki pcib_map_set(uint32_t *map, uint32_t start, uint32_t bits) 440*e3ac9753SGrzegorz Bernacki { 441*e3ac9753SGrzegorz Bernacki uint32_t i; 442*e3ac9753SGrzegorz Bernacki 443*e3ac9753SGrzegorz Bernacki for (i = start; i < start + bits; i++) 444*e3ac9753SGrzegorz Bernacki pcib_bit_set(map, i); 445*e3ac9753SGrzegorz Bernacki } 446*e3ac9753SGrzegorz Bernacki 447*e3ac9753SGrzegorz Bernacki /* 448*e3ac9753SGrzegorz Bernacki * The idea of this allocator is taken from ARM No-Cache memory 449*e3ac9753SGrzegorz Bernacki * management code (sys/arm/arm/vm_machdep.c). 450*e3ac9753SGrzegorz Bernacki */ 451*e3ac9753SGrzegorz Bernacki static bus_addr_t 452*e3ac9753SGrzegorz Bernacki pcib_alloc(struct mv_pcib_softc *sc, uint32_t smask) 453*e3ac9753SGrzegorz Bernacki { 454*e3ac9753SGrzegorz Bernacki uint32_t bits, bits_limit, i, *map, min_alloc, size; 455*e3ac9753SGrzegorz Bernacki bus_addr_t addr = 0; 456*e3ac9753SGrzegorz Bernacki bus_addr_t base; 457*e3ac9753SGrzegorz Bernacki 458*e3ac9753SGrzegorz Bernacki if (smask & 1) { 459*e3ac9753SGrzegorz Bernacki base = sc->sc_io_base; 460*e3ac9753SGrzegorz Bernacki min_alloc = PCI_MIN_IO_ALLOC; 461*e3ac9753SGrzegorz Bernacki bits_limit = sc->sc_io_size / min_alloc; 462*e3ac9753SGrzegorz Bernacki map = sc->sc_io_map; 463*e3ac9753SGrzegorz Bernacki smask &= ~0x3; 464*e3ac9753SGrzegorz Bernacki } else { 465*e3ac9753SGrzegorz Bernacki base = sc->sc_mem_base; 466*e3ac9753SGrzegorz Bernacki min_alloc = PCI_MIN_MEM_ALLOC; 467*e3ac9753SGrzegorz Bernacki bits_limit = sc->sc_mem_size / min_alloc; 468*e3ac9753SGrzegorz Bernacki map = sc->sc_mem_map; 469*e3ac9753SGrzegorz Bernacki smask &= ~0xF; 470*e3ac9753SGrzegorz Bernacki } 471*e3ac9753SGrzegorz Bernacki 472*e3ac9753SGrzegorz Bernacki size = ~smask + 1; 473*e3ac9753SGrzegorz Bernacki bits = size / min_alloc; 474*e3ac9753SGrzegorz Bernacki 475*e3ac9753SGrzegorz Bernacki for (i = 0; i + bits <= bits_limit; i += bits) 476*e3ac9753SGrzegorz Bernacki if (pcib_map_check(map, i, bits)) { 477*e3ac9753SGrzegorz Bernacki pcib_map_set(map, i, bits); 478*e3ac9753SGrzegorz Bernacki addr = base + (i * min_alloc); 479*e3ac9753SGrzegorz Bernacki return (addr); 480*e3ac9753SGrzegorz Bernacki } 481*e3ac9753SGrzegorz Bernacki 482*e3ac9753SGrzegorz Bernacki return (addr); 483*e3ac9753SGrzegorz Bernacki } 484*e3ac9753SGrzegorz Bernacki 485db5ef4fcSRafal Jaworowski static int 486db5ef4fcSRafal Jaworowski mv_pcib_init_bar(struct mv_pcib_softc *sc, int bus, int slot, int func, 487db5ef4fcSRafal Jaworowski int barno) 488db5ef4fcSRafal Jaworowski { 489*e3ac9753SGrzegorz Bernacki uint32_t addr, bar; 490db5ef4fcSRafal Jaworowski int reg, width; 491db5ef4fcSRafal Jaworowski 492db5ef4fcSRafal Jaworowski reg = PCIR_BAR(barno); 493*e3ac9753SGrzegorz Bernacki 494*e3ac9753SGrzegorz Bernacki /* 495*e3ac9753SGrzegorz Bernacki * Need to init the BAR register with 0xffffffff before correct 496*e3ac9753SGrzegorz Bernacki * value can be read. 497*e3ac9753SGrzegorz Bernacki */ 498*e3ac9753SGrzegorz Bernacki mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, ~0, 4); 499db5ef4fcSRafal Jaworowski bar = mv_pcib_read_config(sc->sc_dev, bus, slot, func, reg, 4); 500db5ef4fcSRafal Jaworowski if (bar == 0) 501db5ef4fcSRafal Jaworowski return (1); 502db5ef4fcSRafal Jaworowski 503db5ef4fcSRafal Jaworowski /* Calculate BAR size: 64 or 32 bit (in 32-bit units) */ 504db5ef4fcSRafal Jaworowski width = ((bar & 7) == 4) ? 2 : 1; 505db5ef4fcSRafal Jaworowski 506*e3ac9753SGrzegorz Bernacki addr = pcib_alloc(sc, bar); 507*e3ac9753SGrzegorz Bernacki if (!addr) 508db5ef4fcSRafal Jaworowski return (-1); 509db5ef4fcSRafal Jaworowski 510db5ef4fcSRafal Jaworowski if (bootverbose) 511*e3ac9753SGrzegorz Bernacki printf("PCI %u:%u:%u: reg %x: smask=%08x: addr=%08x\n", 512*e3ac9753SGrzegorz Bernacki bus, slot, func, reg, bar, addr); 513db5ef4fcSRafal Jaworowski 514db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, addr, 4); 515db5ef4fcSRafal Jaworowski if (width == 2) 516db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg + 4, 517db5ef4fcSRafal Jaworowski 0, 4); 518db5ef4fcSRafal Jaworowski 519db5ef4fcSRafal Jaworowski return (width); 5206975124cSRafal Jaworowski } 5216975124cSRafal Jaworowski 5226975124cSRafal Jaworowski static void 523db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(struct mv_pcib_softc *sc, int bus, int slot, int func) 524db5ef4fcSRafal Jaworowski { 525db5ef4fcSRafal Jaworowski bus_addr_t io_base, mem_base; 526db5ef4fcSRafal Jaworowski uint32_t io_limit, mem_limit; 527db5ef4fcSRafal Jaworowski int secbus; 528db5ef4fcSRafal Jaworowski 529db5ef4fcSRafal Jaworowski io_base = sc->sc_io_base; 530db5ef4fcSRafal Jaworowski io_limit = io_base + sc->sc_io_size - 1; 531db5ef4fcSRafal Jaworowski mem_base = sc->sc_mem_base; 532db5ef4fcSRafal Jaworowski mem_limit = mem_base + sc->sc_mem_size - 1; 533db5ef4fcSRafal Jaworowski 534db5ef4fcSRafal Jaworowski /* Configure I/O decode registers */ 535db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEL_1, 536db5ef4fcSRafal Jaworowski io_base >> 8, 1); 537db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEH_1, 538db5ef4fcSRafal Jaworowski io_base >> 16, 2); 539db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITL_1, 540db5ef4fcSRafal Jaworowski io_limit >> 8, 1); 541db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITH_1, 542db5ef4fcSRafal Jaworowski io_limit >> 16, 2); 543db5ef4fcSRafal Jaworowski 544db5ef4fcSRafal Jaworowski /* Configure memory decode registers */ 545db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMBASE_1, 546db5ef4fcSRafal Jaworowski mem_base >> 16, 2); 547db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMLIMIT_1, 548db5ef4fcSRafal Jaworowski mem_limit >> 16, 2); 549db5ef4fcSRafal Jaworowski 550db5ef4fcSRafal Jaworowski /* Disable memory prefetch decode */ 551db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEL_1, 552db5ef4fcSRafal Jaworowski 0x10, 2); 553db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEH_1, 554db5ef4fcSRafal Jaworowski 0x0, 4); 555db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITL_1, 556db5ef4fcSRafal Jaworowski 0xF, 2); 557db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITH_1, 558db5ef4fcSRafal Jaworowski 0x0, 4); 559db5ef4fcSRafal Jaworowski 560db5ef4fcSRafal Jaworowski secbus = mv_pcib_read_config(sc->sc_dev, bus, slot, func, 561db5ef4fcSRafal Jaworowski PCIR_SECBUS_1, 1); 562db5ef4fcSRafal Jaworowski 563db5ef4fcSRafal Jaworowski /* Configure buses behind the bridge */ 564db5ef4fcSRafal Jaworowski mv_pcib_init(sc, secbus, PCI_SLOTMAX); 565db5ef4fcSRafal Jaworowski } 566db5ef4fcSRafal Jaworowski 567db5ef4fcSRafal Jaworowski static int 568db5ef4fcSRafal Jaworowski mv_pcib_init(struct mv_pcib_softc *sc, int bus, int maxslot) 569db5ef4fcSRafal Jaworowski { 570db5ef4fcSRafal Jaworowski int slot, func, maxfunc, error; 571db5ef4fcSRafal Jaworowski uint8_t hdrtype, command, class, subclass; 572db5ef4fcSRafal Jaworowski 573db5ef4fcSRafal Jaworowski for (slot = 0; slot <= maxslot; slot++) { 574db5ef4fcSRafal Jaworowski maxfunc = 0; 575db5ef4fcSRafal Jaworowski for (func = 0; func <= maxfunc; func++) { 576db5ef4fcSRafal Jaworowski hdrtype = mv_pcib_read_config(sc->sc_dev, bus, slot, 577db5ef4fcSRafal Jaworowski func, PCIR_HDRTYPE, 1); 578db5ef4fcSRafal Jaworowski 579db5ef4fcSRafal Jaworowski if ((hdrtype & PCIM_HDRTYPE) > PCI_MAXHDRTYPE) 580db5ef4fcSRafal Jaworowski continue; 581db5ef4fcSRafal Jaworowski 582db5ef4fcSRafal Jaworowski if (func == 0 && (hdrtype & PCIM_MFDEV)) 583db5ef4fcSRafal Jaworowski maxfunc = PCI_FUNCMAX; 584db5ef4fcSRafal Jaworowski 585db5ef4fcSRafal Jaworowski command = mv_pcib_read_config(sc->sc_dev, bus, slot, 586db5ef4fcSRafal Jaworowski func, PCIR_COMMAND, 1); 587db5ef4fcSRafal Jaworowski command &= ~(PCIM_CMD_MEMEN | PCIM_CMD_PORTEN); 588db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, 589db5ef4fcSRafal Jaworowski PCIR_COMMAND, command, 1); 590db5ef4fcSRafal Jaworowski 591db5ef4fcSRafal Jaworowski error = mv_pcib_init_all_bars(sc, bus, slot, func, 592db5ef4fcSRafal Jaworowski hdrtype); 593db5ef4fcSRafal Jaworowski 594db5ef4fcSRafal Jaworowski if (error) 595db5ef4fcSRafal Jaworowski return (error); 596db5ef4fcSRafal Jaworowski 597db5ef4fcSRafal Jaworowski command |= PCIM_CMD_BUSMASTEREN | PCIM_CMD_MEMEN | 598db5ef4fcSRafal Jaworowski PCIM_CMD_PORTEN; 599db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, 600db5ef4fcSRafal Jaworowski PCIR_COMMAND, command, 1); 601db5ef4fcSRafal Jaworowski 602db5ef4fcSRafal Jaworowski /* Handle PCI-PCI bridges */ 603db5ef4fcSRafal Jaworowski class = mv_pcib_read_config(sc->sc_dev, bus, slot, 604db5ef4fcSRafal Jaworowski func, PCIR_CLASS, 1); 605db5ef4fcSRafal Jaworowski subclass = mv_pcib_read_config(sc->sc_dev, bus, slot, 606db5ef4fcSRafal Jaworowski func, PCIR_SUBCLASS, 1); 607db5ef4fcSRafal Jaworowski 608db5ef4fcSRafal Jaworowski if (class != PCIC_BRIDGE || 609db5ef4fcSRafal Jaworowski subclass != PCIS_BRIDGE_PCI) 610db5ef4fcSRafal Jaworowski continue; 611db5ef4fcSRafal Jaworowski 612db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(sc, bus, slot, func); 613db5ef4fcSRafal Jaworowski } 614db5ef4fcSRafal Jaworowski } 615db5ef4fcSRafal Jaworowski 616db5ef4fcSRafal Jaworowski /* Enable all ABCD interrupts */ 617db5ef4fcSRafal Jaworowski pcib_write_irq_mask(sc, (0xF << 24)); 618db5ef4fcSRafal Jaworowski 619db5ef4fcSRafal Jaworowski return (0); 620db5ef4fcSRafal Jaworowski } 621db5ef4fcSRafal Jaworowski 622db5ef4fcSRafal Jaworowski static int 623db5ef4fcSRafal Jaworowski mv_pcib_init_all_bars(struct mv_pcib_softc *sc, int bus, int slot, 624db5ef4fcSRafal Jaworowski int func, int hdrtype) 625db5ef4fcSRafal Jaworowski { 626db5ef4fcSRafal Jaworowski int maxbar, bar, i; 627db5ef4fcSRafal Jaworowski 628db5ef4fcSRafal Jaworowski maxbar = (hdrtype & PCIM_HDRTYPE) ? 0 : 6; 629db5ef4fcSRafal Jaworowski bar = 0; 630db5ef4fcSRafal Jaworowski 631db5ef4fcSRafal Jaworowski /* Program the base address registers */ 632db5ef4fcSRafal Jaworowski while (bar < maxbar) { 633db5ef4fcSRafal Jaworowski i = mv_pcib_init_bar(sc, bus, slot, func, bar); 634db5ef4fcSRafal Jaworowski bar += i; 635db5ef4fcSRafal Jaworowski if (i < 0) { 636db5ef4fcSRafal Jaworowski device_printf(sc->sc_dev, 637db5ef4fcSRafal Jaworowski "PCI IO/Memory space exhausted\n"); 638db5ef4fcSRafal Jaworowski return (ENOMEM); 639db5ef4fcSRafal Jaworowski } 640db5ef4fcSRafal Jaworowski } 641db5ef4fcSRafal Jaworowski 642db5ef4fcSRafal Jaworowski return (0); 643db5ef4fcSRafal Jaworowski } 644db5ef4fcSRafal Jaworowski 645db5ef4fcSRafal Jaworowski static struct resource * 646db5ef4fcSRafal Jaworowski mv_pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 647db5ef4fcSRafal Jaworowski u_long start, u_long end, u_long count, u_int flags) 648db5ef4fcSRafal Jaworowski { 649db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 650db5ef4fcSRafal Jaworowski struct rman *rm = NULL; 651db5ef4fcSRafal Jaworowski struct resource *res; 652db5ef4fcSRafal Jaworowski 653db5ef4fcSRafal Jaworowski switch (type) { 654db5ef4fcSRafal Jaworowski case SYS_RES_IOPORT: 655db5ef4fcSRafal Jaworowski rm = &sc->sc_io_rman; 656db5ef4fcSRafal Jaworowski break; 657db5ef4fcSRafal Jaworowski case SYS_RES_MEMORY: 658db5ef4fcSRafal Jaworowski rm = &sc->sc_mem_rman; 659db5ef4fcSRafal Jaworowski break; 660db5ef4fcSRafal Jaworowski default: 661*e3ac9753SGrzegorz Bernacki return (BUS_ALLOC_RESOURCE(device_get_parent(dev), dev, 662db5ef4fcSRafal Jaworowski type, rid, start, end, count, flags)); 663db5ef4fcSRafal Jaworowski }; 664db5ef4fcSRafal Jaworowski 665*e3ac9753SGrzegorz Bernacki if ((start == 0UL) && (end == ~0UL)) { 666*e3ac9753SGrzegorz Bernacki start = sc->sc_mem_base; 667*e3ac9753SGrzegorz Bernacki end = sc->sc_mem_base + sc->sc_mem_size - 1; 668*e3ac9753SGrzegorz Bernacki count = sc->sc_mem_size; 669*e3ac9753SGrzegorz Bernacki } 670*e3ac9753SGrzegorz Bernacki 671*e3ac9753SGrzegorz Bernacki if ((start < sc->sc_mem_base) || (start + count - 1 != end) || 672*e3ac9753SGrzegorz Bernacki (end > sc->sc_mem_base + sc->sc_mem_size - 1)) 673*e3ac9753SGrzegorz Bernacki return (NULL); 674*e3ac9753SGrzegorz Bernacki 675db5ef4fcSRafal Jaworowski res = rman_reserve_resource(rm, start, end, count, flags, child); 676db5ef4fcSRafal Jaworowski if (res == NULL) 677db5ef4fcSRafal Jaworowski return (NULL); 678db5ef4fcSRafal Jaworowski 679db5ef4fcSRafal Jaworowski rman_set_rid(res, *rid); 680db5ef4fcSRafal Jaworowski rman_set_bustag(res, fdtbus_bs_tag); 681db5ef4fcSRafal Jaworowski rman_set_bushandle(res, start); 682db5ef4fcSRafal Jaworowski 683db5ef4fcSRafal Jaworowski if (flags & RF_ACTIVE) 684db5ef4fcSRafal Jaworowski if (bus_activate_resource(child, type, *rid, res)) { 685db5ef4fcSRafal Jaworowski rman_release_resource(res); 686db5ef4fcSRafal Jaworowski return (NULL); 687db5ef4fcSRafal Jaworowski } 688db5ef4fcSRafal Jaworowski 689db5ef4fcSRafal Jaworowski return (res); 690db5ef4fcSRafal Jaworowski } 691db5ef4fcSRafal Jaworowski 692db5ef4fcSRafal Jaworowski static int 693db5ef4fcSRafal Jaworowski mv_pcib_release_resource(device_t dev, device_t child, int type, int rid, 694db5ef4fcSRafal Jaworowski struct resource *res) 695db5ef4fcSRafal Jaworowski { 696db5ef4fcSRafal Jaworowski 697db5ef4fcSRafal Jaworowski if (type != SYS_RES_IOPORT && type != SYS_RES_MEMORY) 698db5ef4fcSRafal Jaworowski return (BUS_RELEASE_RESOURCE(device_get_parent(dev), child, 699db5ef4fcSRafal Jaworowski type, rid, res)); 700db5ef4fcSRafal Jaworowski 701db5ef4fcSRafal Jaworowski return (rman_release_resource(res)); 702db5ef4fcSRafal Jaworowski } 703db5ef4fcSRafal Jaworowski 704db5ef4fcSRafal Jaworowski static int 705db5ef4fcSRafal Jaworowski mv_pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 706db5ef4fcSRafal Jaworowski { 707db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 708db5ef4fcSRafal Jaworowski 709db5ef4fcSRafal Jaworowski switch (which) { 710db5ef4fcSRafal Jaworowski case PCIB_IVAR_BUS: 711db5ef4fcSRafal Jaworowski *result = sc->sc_busnr; 712db5ef4fcSRafal Jaworowski return (0); 713db5ef4fcSRafal Jaworowski case PCIB_IVAR_DOMAIN: 714db5ef4fcSRafal Jaworowski *result = device_get_unit(dev); 715db5ef4fcSRafal Jaworowski return (0); 716db5ef4fcSRafal Jaworowski } 717db5ef4fcSRafal Jaworowski 718db5ef4fcSRafal Jaworowski return (ENOENT); 719db5ef4fcSRafal Jaworowski } 720db5ef4fcSRafal Jaworowski 721db5ef4fcSRafal Jaworowski static int 722db5ef4fcSRafal Jaworowski mv_pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 723db5ef4fcSRafal Jaworowski { 724db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 725db5ef4fcSRafal Jaworowski 726db5ef4fcSRafal Jaworowski switch (which) { 727db5ef4fcSRafal Jaworowski case PCIB_IVAR_BUS: 728db5ef4fcSRafal Jaworowski sc->sc_busnr = value; 729db5ef4fcSRafal Jaworowski return (0); 730db5ef4fcSRafal Jaworowski } 731db5ef4fcSRafal Jaworowski 732db5ef4fcSRafal Jaworowski return (ENOENT); 733db5ef4fcSRafal Jaworowski } 734db5ef4fcSRafal Jaworowski 735db5ef4fcSRafal Jaworowski static inline void 736db5ef4fcSRafal Jaworowski pcib_write_irq_mask(struct mv_pcib_softc *sc, uint32_t mask) 737db5ef4fcSRafal Jaworowski { 738db5ef4fcSRafal Jaworowski 739db5ef4fcSRafal Jaworowski if (!sc->sc_type != MV_TYPE_PCI) 740db5ef4fcSRafal Jaworowski return; 741db5ef4fcSRafal Jaworowski 742db5ef4fcSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_IRQ_MASK, mask); 743db5ef4fcSRafal Jaworowski } 744db5ef4fcSRafal Jaworowski 745db5ef4fcSRafal Jaworowski static void 746db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(void) 7476975124cSRafal Jaworowski { 7486975124cSRafal Jaworowski static int opened = 0; 7496975124cSRafal Jaworowski 7506975124cSRafal Jaworowski if (opened) 7516975124cSRafal Jaworowski return; 7526975124cSRafal Jaworowski 7536975124cSRafal Jaworowski mtx_init(&pcicfg_mtx, "pcicfg", NULL, MTX_SPIN); 7546975124cSRafal Jaworowski opened = 1; 7556975124cSRafal Jaworowski } 7566975124cSRafal Jaworowski 7576975124cSRafal Jaworowski static uint32_t 758db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgread(struct mv_pcib_softc *sc, u_int bus, u_int slot, 7596975124cSRafal Jaworowski u_int func, u_int reg, int bytes) 7606975124cSRafal Jaworowski { 7616975124cSRafal Jaworowski uint32_t addr, data, ca, cd; 7626975124cSRafal Jaworowski 763db5ef4fcSRafal Jaworowski ca = (sc->sc_type != MV_TYPE_PCI) ? 7646975124cSRafal Jaworowski PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR; 765db5ef4fcSRafal Jaworowski cd = (sc->sc_type != MV_TYPE_PCI) ? 7666975124cSRafal Jaworowski PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA; 7676975124cSRafal Jaworowski addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) | 7686975124cSRafal Jaworowski PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg); 7696975124cSRafal Jaworowski 7706975124cSRafal Jaworowski mtx_lock_spin(&pcicfg_mtx); 7716975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr); 7726975124cSRafal Jaworowski 7736975124cSRafal Jaworowski data = ~0; 7746975124cSRafal Jaworowski switch (bytes) { 7756975124cSRafal Jaworowski case 1: 7766975124cSRafal Jaworowski data = bus_space_read_1(sc->sc_bst, sc->sc_bsh, 7776975124cSRafal Jaworowski cd + (reg & 3)); 7786975124cSRafal Jaworowski break; 7796975124cSRafal Jaworowski case 2: 7806975124cSRafal Jaworowski data = le16toh(bus_space_read_2(sc->sc_bst, sc->sc_bsh, 7816975124cSRafal Jaworowski cd + (reg & 2))); 7826975124cSRafal Jaworowski break; 7836975124cSRafal Jaworowski case 4: 7846975124cSRafal Jaworowski data = le32toh(bus_space_read_4(sc->sc_bst, sc->sc_bsh, 7856975124cSRafal Jaworowski cd)); 7866975124cSRafal Jaworowski break; 7876975124cSRafal Jaworowski } 7886975124cSRafal Jaworowski mtx_unlock_spin(&pcicfg_mtx); 7896975124cSRafal Jaworowski return (data); 7906975124cSRafal Jaworowski } 7916975124cSRafal Jaworowski 7926975124cSRafal Jaworowski static void 793db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(struct mv_pcib_softc *sc, u_int bus, u_int slot, 7946975124cSRafal Jaworowski u_int func, u_int reg, uint32_t data, int bytes) 7956975124cSRafal Jaworowski { 7966975124cSRafal Jaworowski uint32_t addr, ca, cd; 7976975124cSRafal Jaworowski 798db5ef4fcSRafal Jaworowski ca = (sc->sc_type != MV_TYPE_PCI) ? 7996975124cSRafal Jaworowski PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR; 800db5ef4fcSRafal Jaworowski cd = (sc->sc_type != MV_TYPE_PCI) ? 8016975124cSRafal Jaworowski PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA; 8026975124cSRafal Jaworowski addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) | 8036975124cSRafal Jaworowski PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg); 8046975124cSRafal Jaworowski 8056975124cSRafal Jaworowski mtx_lock_spin(&pcicfg_mtx); 8066975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr); 8076975124cSRafal Jaworowski 8086975124cSRafal Jaworowski switch (bytes) { 8096975124cSRafal Jaworowski case 1: 8106975124cSRafal Jaworowski bus_space_write_1(sc->sc_bst, sc->sc_bsh, 8116975124cSRafal Jaworowski cd + (reg & 3), data); 8126975124cSRafal Jaworowski break; 8136975124cSRafal Jaworowski case 2: 8146975124cSRafal Jaworowski bus_space_write_2(sc->sc_bst, sc->sc_bsh, 8156975124cSRafal Jaworowski cd + (reg & 2), htole16(data)); 8166975124cSRafal Jaworowski break; 8176975124cSRafal Jaworowski case 4: 8186975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, 8196975124cSRafal Jaworowski cd, htole32(data)); 8206975124cSRafal Jaworowski break; 8216975124cSRafal Jaworowski } 8226975124cSRafal Jaworowski mtx_unlock_spin(&pcicfg_mtx); 8236975124cSRafal Jaworowski } 8246975124cSRafal Jaworowski 8256975124cSRafal Jaworowski static int 826db5ef4fcSRafal Jaworowski mv_pcib_maxslots(device_t dev) 8276975124cSRafal Jaworowski { 828db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 8296975124cSRafal Jaworowski 830db5ef4fcSRafal Jaworowski return ((sc->sc_type != MV_TYPE_PCI) ? 1 : PCI_SLOTMAX); 8316975124cSRafal Jaworowski } 8326975124cSRafal Jaworowski 8336975124cSRafal Jaworowski static uint32_t 834db5ef4fcSRafal Jaworowski mv_pcib_read_config(device_t dev, u_int bus, u_int slot, u_int func, 8356975124cSRafal Jaworowski u_int reg, int bytes) 8366975124cSRafal Jaworowski { 837db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 8386975124cSRafal Jaworowski 839*e3ac9753SGrzegorz Bernacki /* Return ~0 if link is inactive or trying to read from Root */ 840*e3ac9753SGrzegorz Bernacki if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) & 841*e3ac9753SGrzegorz Bernacki PCIE_STATUS_LINK_DOWN) || (slot == 0)) 8426975124cSRafal Jaworowski return (~0U); 8436975124cSRafal Jaworowski 844db5ef4fcSRafal Jaworowski return (mv_pcib_hw_cfgread(sc, bus, slot, func, reg, bytes)); 8456975124cSRafal Jaworowski } 8466975124cSRafal Jaworowski 8476975124cSRafal Jaworowski static void 848db5ef4fcSRafal Jaworowski mv_pcib_write_config(device_t dev, u_int bus, u_int slot, u_int func, 8496975124cSRafal Jaworowski u_int reg, uint32_t val, int bytes) 8506975124cSRafal Jaworowski { 851db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 8526975124cSRafal Jaworowski 853*e3ac9753SGrzegorz Bernacki /* Return if link is inactive or trying to write to Root */ 854*e3ac9753SGrzegorz Bernacki if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) & 855*e3ac9753SGrzegorz Bernacki PCIE_STATUS_LINK_DOWN) || (slot == 0)) 8566975124cSRafal Jaworowski return; 8576975124cSRafal Jaworowski 858db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(sc, bus, slot, func, reg, val, bytes); 8596975124cSRafal Jaworowski } 8606975124cSRafal Jaworowski 861db5ef4fcSRafal Jaworowski static int 862db5ef4fcSRafal Jaworowski mv_pcib_route_interrupt(device_t pcib, device_t dev, int pin) 8636975124cSRafal Jaworowski { 864db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc; 865db5ef4fcSRafal Jaworowski int err, interrupt; 866db5ef4fcSRafal Jaworowski 867db5ef4fcSRafal Jaworowski sc = device_get_softc(pcib); 868db5ef4fcSRafal Jaworowski 869db5ef4fcSRafal Jaworowski err = fdt_pci_route_intr(pci_get_bus(dev), pci_get_slot(dev), 870db5ef4fcSRafal Jaworowski pci_get_function(dev), pin, &sc->sc_intr_info, &interrupt); 871db5ef4fcSRafal Jaworowski if (err == 0) 872db5ef4fcSRafal Jaworowski return (interrupt); 873db5ef4fcSRafal Jaworowski 874db5ef4fcSRafal Jaworowski device_printf(pcib, "could not route pin %d for device %d.%d\n", 875db5ef4fcSRafal Jaworowski pin, pci_get_slot(dev), pci_get_function(dev)); 876db5ef4fcSRafal Jaworowski return (PCI_INVALID_IRQ); 877db5ef4fcSRafal Jaworowski } 878db5ef4fcSRafal Jaworowski 879db5ef4fcSRafal Jaworowski static int 880db5ef4fcSRafal Jaworowski mv_pcib_decode_win(phandle_t node, struct mv_pcib_softc *sc) 881db5ef4fcSRafal Jaworowski { 882db5ef4fcSRafal Jaworowski struct fdt_pci_range io_space, mem_space; 883db5ef4fcSRafal Jaworowski device_t dev; 8846975124cSRafal Jaworowski int error; 8856975124cSRafal Jaworowski 886db5ef4fcSRafal Jaworowski dev = sc->sc_dev; 887db5ef4fcSRafal Jaworowski 888db5ef4fcSRafal Jaworowski if ((error = fdt_pci_ranges(node, &io_space, &mem_space)) != 0) { 889db5ef4fcSRafal Jaworowski device_printf(dev, "could not retrieve 'ranges' data\n"); 890db5ef4fcSRafal Jaworowski return (error); 891db5ef4fcSRafal Jaworowski } 892db5ef4fcSRafal Jaworowski 8936975124cSRafal Jaworowski /* Configure CPU decoding windows */ 894*e3ac9753SGrzegorz Bernacki error = decode_win_cpu_set(sc->sc_win_target, 895*e3ac9753SGrzegorz Bernacki sc->sc_io_win_attr, io_space.base_parent, io_space.len, ~0); 8966975124cSRafal Jaworowski if (error < 0) { 897db5ef4fcSRafal Jaworowski device_printf(dev, "could not set up CPU decode " 8986975124cSRafal Jaworowski "window for PCI IO\n"); 899db5ef4fcSRafal Jaworowski return (ENXIO); 9006975124cSRafal Jaworowski } 901*e3ac9753SGrzegorz Bernacki error = decode_win_cpu_set(sc->sc_win_target, 902*e3ac9753SGrzegorz Bernacki sc->sc_mem_win_attr, mem_space.base_parent, mem_space.len, 903*e3ac9753SGrzegorz Bernacki mem_space.base_parent); 9046975124cSRafal Jaworowski if (error < 0) { 905db5ef4fcSRafal Jaworowski device_printf(dev, "could not set up CPU decode " 9066975124cSRafal Jaworowski "windows for PCI MEM\n"); 907db5ef4fcSRafal Jaworowski return (ENXIO); 9086975124cSRafal Jaworowski } 9096975124cSRafal Jaworowski 910db5ef4fcSRafal Jaworowski sc->sc_io_base = io_space.base_parent; 911db5ef4fcSRafal Jaworowski sc->sc_io_size = io_space.len; 912db5ef4fcSRafal Jaworowski 913db5ef4fcSRafal Jaworowski sc->sc_mem_base = mem_space.base_parent; 914db5ef4fcSRafal Jaworowski sc->sc_mem_size = mem_space.len; 915db5ef4fcSRafal Jaworowski 916db5ef4fcSRafal Jaworowski return (0); 9176975124cSRafal Jaworowski } 9186975124cSRafal Jaworowski 919db5ef4fcSRafal Jaworowski static int 920db5ef4fcSRafal Jaworowski mv_pcib_intr_info(phandle_t node, struct mv_pcib_softc *sc) 9216975124cSRafal Jaworowski { 922db5ef4fcSRafal Jaworowski int error; 9236975124cSRafal Jaworowski 924db5ef4fcSRafal Jaworowski if ((error = fdt_pci_intr_info(node, &sc->sc_intr_info)) != 0) 925db5ef4fcSRafal Jaworowski return (error); 9266975124cSRafal Jaworowski 927db5ef4fcSRafal Jaworowski return (0); 9286975124cSRafal Jaworowski } 9296975124cSRafal Jaworowski 930