16975124cSRafal Jaworowski /*- 2db5ef4fcSRafal Jaworowski * Copyright (c) 2008 MARVELL INTERNATIONAL LTD. 3db5ef4fcSRafal Jaworowski * Copyright (c) 2010 The FreeBSD Foundation 41e92574fSZbigniew Bodek * Copyright (c) 2010-2015 Semihalf 56975124cSRafal Jaworowski * All rights reserved. 66975124cSRafal Jaworowski * 76975124cSRafal Jaworowski * Developed by Semihalf. 86975124cSRafal Jaworowski * 9db5ef4fcSRafal Jaworowski * Portions of this software were developed by Semihalf 10db5ef4fcSRafal Jaworowski * under sponsorship from the FreeBSD Foundation. 11db5ef4fcSRafal Jaworowski * 126975124cSRafal Jaworowski * Redistribution and use in source and binary forms, with or without 136975124cSRafal Jaworowski * modification, are permitted provided that the following conditions 146975124cSRafal Jaworowski * are met: 156975124cSRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 166975124cSRafal Jaworowski * notice, this list of conditions and the following disclaimer. 176975124cSRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 186975124cSRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 196975124cSRafal Jaworowski * documentation and/or other materials provided with the distribution. 206975124cSRafal Jaworowski * 3. Neither the name of MARVELL nor the names of contributors 216975124cSRafal Jaworowski * may be used to endorse or promote products derived from this software 226975124cSRafal Jaworowski * without specific prior written permission. 236975124cSRafal Jaworowski * 246975124cSRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND 256975124cSRafal Jaworowski * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 266975124cSRafal Jaworowski * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 276975124cSRafal Jaworowski * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 286975124cSRafal Jaworowski * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 296975124cSRafal Jaworowski * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 306975124cSRafal Jaworowski * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 316975124cSRafal Jaworowski * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 326975124cSRafal Jaworowski * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 336975124cSRafal Jaworowski * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 346975124cSRafal Jaworowski * SUCH DAMAGE. 356975124cSRafal Jaworowski */ 366975124cSRafal Jaworowski 376975124cSRafal Jaworowski /* 386975124cSRafal Jaworowski * Marvell integrated PCI/PCI-Express controller driver. 396975124cSRafal Jaworowski */ 406975124cSRafal Jaworowski 416975124cSRafal Jaworowski #include <sys/cdefs.h> 426975124cSRafal Jaworowski __FBSDID("$FreeBSD$"); 436975124cSRafal Jaworowski 446975124cSRafal Jaworowski #include <sys/param.h> 456975124cSRafal Jaworowski #include <sys/systm.h> 466975124cSRafal Jaworowski #include <sys/kernel.h> 476975124cSRafal Jaworowski #include <sys/lock.h> 486975124cSRafal Jaworowski #include <sys/malloc.h> 496975124cSRafal Jaworowski #include <sys/module.h> 506975124cSRafal Jaworowski #include <sys/mutex.h> 516975124cSRafal Jaworowski #include <sys/queue.h> 526975124cSRafal Jaworowski #include <sys/bus.h> 536975124cSRafal Jaworowski #include <sys/rman.h> 546975124cSRafal Jaworowski #include <sys/endian.h> 5530b72b68SRuslan Bukin #include <sys/devmap.h> 566975124cSRafal Jaworowski 57dcd08302SNathan Whitehorn #include <machine/fdt.h> 5864dc1cf3SGrzegorz Bernacki #include <machine/intr.h> 5964dc1cf3SGrzegorz Bernacki 606975124cSRafal Jaworowski #include <vm/vm.h> 616975124cSRafal Jaworowski #include <vm/pmap.h> 626975124cSRafal Jaworowski 63db5ef4fcSRafal Jaworowski #include <dev/fdt/fdt_common.h> 64db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h> 65db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h> 66f9a32acbSAndrew Turner #include <dev/ofw/ofw_pci.h> 676975124cSRafal Jaworowski #include <dev/pci/pcivar.h> 686975124cSRafal Jaworowski #include <dev/pci/pcireg.h> 696975124cSRafal Jaworowski #include <dev/pci/pcib_private.h> 706975124cSRafal Jaworowski 71db5ef4fcSRafal Jaworowski #include "ofw_bus_if.h" 726975124cSRafal Jaworowski #include "pcib_if.h" 736975124cSRafal Jaworowski 746975124cSRafal Jaworowski #include <machine/resource.h> 756975124cSRafal Jaworowski #include <machine/bus.h> 766975124cSRafal Jaworowski 776975124cSRafal Jaworowski #include <arm/mv/mvreg.h> 786975124cSRafal Jaworowski #include <arm/mv/mvvar.h> 79db5ef4fcSRafal Jaworowski #include <arm/mv/mvwin.h> 806975124cSRafal Jaworowski 8164dc1cf3SGrzegorz Bernacki #ifdef DEBUG 8264dc1cf3SGrzegorz Bernacki #define debugf(fmt, args...) do { printf(fmt,##args); } while (0) 8364dc1cf3SGrzegorz Bernacki #else 8464dc1cf3SGrzegorz Bernacki #define debugf(fmt, args...) 8564dc1cf3SGrzegorz Bernacki #endif 8664dc1cf3SGrzegorz Bernacki 8702c7dba9SIan Lepore /* 8802c7dba9SIan Lepore * Code and data related to fdt-based PCI configuration. 8902c7dba9SIan Lepore * 9002c7dba9SIan Lepore * This stuff used to be in dev/fdt/fdt_pci.c and fdt_common.h, but it was 9102c7dba9SIan Lepore * always Marvell-specific so that was deleted and the code now lives here. 9202c7dba9SIan Lepore */ 9302c7dba9SIan Lepore 9402c7dba9SIan Lepore struct mv_pci_range { 9502c7dba9SIan Lepore u_long base_pci; 9602c7dba9SIan Lepore u_long base_parent; 9702c7dba9SIan Lepore u_long len; 9802c7dba9SIan Lepore }; 9902c7dba9SIan Lepore 10002c7dba9SIan Lepore #define FDT_RANGES_CELLS ((3 + 3 + 2) * 2) 10102c7dba9SIan Lepore 10202c7dba9SIan Lepore static void 10302c7dba9SIan Lepore mv_pci_range_dump(struct mv_pci_range *range) 10402c7dba9SIan Lepore { 10502c7dba9SIan Lepore #ifdef DEBUG 10602c7dba9SIan Lepore printf("\n"); 10702c7dba9SIan Lepore printf(" base_pci = 0x%08lx\n", range->base_pci); 10802c7dba9SIan Lepore printf(" base_par = 0x%08lx\n", range->base_parent); 10902c7dba9SIan Lepore printf(" len = 0x%08lx\n", range->len); 11002c7dba9SIan Lepore #endif 11102c7dba9SIan Lepore } 11202c7dba9SIan Lepore 11302c7dba9SIan Lepore static int 11402c7dba9SIan Lepore mv_pci_ranges_decode(phandle_t node, struct mv_pci_range *io_space, 11502c7dba9SIan Lepore struct mv_pci_range *mem_space) 11602c7dba9SIan Lepore { 11702c7dba9SIan Lepore pcell_t ranges[FDT_RANGES_CELLS]; 11802c7dba9SIan Lepore struct mv_pci_range *pci_space; 11902c7dba9SIan Lepore pcell_t addr_cells, size_cells, par_addr_cells; 12002c7dba9SIan Lepore pcell_t *rangesptr; 12102c7dba9SIan Lepore pcell_t cell0, cell1, cell2; 12202c7dba9SIan Lepore int tuple_size, tuples, i, rv, offset_cells, len; 12302c7dba9SIan Lepore 12402c7dba9SIan Lepore /* 12502c7dba9SIan Lepore * Retrieve 'ranges' property. 12602c7dba9SIan Lepore */ 12702c7dba9SIan Lepore if ((fdt_addrsize_cells(node, &addr_cells, &size_cells)) != 0) 12802c7dba9SIan Lepore return (EINVAL); 12902c7dba9SIan Lepore if (addr_cells != 3 || size_cells != 2) 13002c7dba9SIan Lepore return (ERANGE); 13102c7dba9SIan Lepore 13202c7dba9SIan Lepore par_addr_cells = fdt_parent_addr_cells(node); 13302c7dba9SIan Lepore if (par_addr_cells > 3) 13402c7dba9SIan Lepore return (ERANGE); 13502c7dba9SIan Lepore 13602c7dba9SIan Lepore len = OF_getproplen(node, "ranges"); 13702c7dba9SIan Lepore if (len > sizeof(ranges)) 13802c7dba9SIan Lepore return (ENOMEM); 13902c7dba9SIan Lepore 14002c7dba9SIan Lepore if (OF_getprop(node, "ranges", ranges, sizeof(ranges)) <= 0) 14102c7dba9SIan Lepore return (EINVAL); 14202c7dba9SIan Lepore 14302c7dba9SIan Lepore tuple_size = sizeof(pcell_t) * (addr_cells + par_addr_cells + 14402c7dba9SIan Lepore size_cells); 14502c7dba9SIan Lepore tuples = len / tuple_size; 14602c7dba9SIan Lepore 14702c7dba9SIan Lepore /* 14802c7dba9SIan Lepore * Initialize the ranges so that we don't have to worry about 14902c7dba9SIan Lepore * having them all defined in the FDT. In particular, it is 150*db4fcadfSConrad Meyer * perfectly fine not to want I/O space on PCI buses. 15102c7dba9SIan Lepore */ 15202c7dba9SIan Lepore bzero(io_space, sizeof(*io_space)); 15302c7dba9SIan Lepore bzero(mem_space, sizeof(*mem_space)); 15402c7dba9SIan Lepore 15502c7dba9SIan Lepore rangesptr = &ranges[0]; 15602c7dba9SIan Lepore offset_cells = 0; 15702c7dba9SIan Lepore for (i = 0; i < tuples; i++) { 15802c7dba9SIan Lepore cell0 = fdt_data_get((void *)rangesptr, 1); 15902c7dba9SIan Lepore rangesptr++; 16002c7dba9SIan Lepore cell1 = fdt_data_get((void *)rangesptr, 1); 16102c7dba9SIan Lepore rangesptr++; 16202c7dba9SIan Lepore cell2 = fdt_data_get((void *)rangesptr, 1); 16302c7dba9SIan Lepore rangesptr++; 16402c7dba9SIan Lepore 16502c7dba9SIan Lepore if (cell0 & 0x02000000) { 16602c7dba9SIan Lepore pci_space = mem_space; 16702c7dba9SIan Lepore } else if (cell0 & 0x01000000) { 16802c7dba9SIan Lepore pci_space = io_space; 16902c7dba9SIan Lepore } else { 17002c7dba9SIan Lepore rv = ERANGE; 17102c7dba9SIan Lepore goto out; 17202c7dba9SIan Lepore } 17302c7dba9SIan Lepore 17402c7dba9SIan Lepore if (par_addr_cells == 3) { 17502c7dba9SIan Lepore /* 17602c7dba9SIan Lepore * This is a PCI subnode 'ranges'. Skip cell0 and 17702c7dba9SIan Lepore * cell1 of this entry and only use cell2. 17802c7dba9SIan Lepore */ 17902c7dba9SIan Lepore offset_cells = 2; 18002c7dba9SIan Lepore rangesptr += offset_cells; 18102c7dba9SIan Lepore } 18202c7dba9SIan Lepore 1831f7f3314SRuslan Bukin if ((par_addr_cells - offset_cells) > 2) { 18402c7dba9SIan Lepore rv = ERANGE; 18502c7dba9SIan Lepore goto out; 18602c7dba9SIan Lepore } 18702c7dba9SIan Lepore pci_space->base_parent = fdt_data_get((void *)rangesptr, 18802c7dba9SIan Lepore par_addr_cells - offset_cells); 18902c7dba9SIan Lepore rangesptr += par_addr_cells - offset_cells; 19002c7dba9SIan Lepore 191dd279f7aSRuslan Bukin if (size_cells > 2) { 19202c7dba9SIan Lepore rv = ERANGE; 19302c7dba9SIan Lepore goto out; 19402c7dba9SIan Lepore } 19502c7dba9SIan Lepore pci_space->len = fdt_data_get((void *)rangesptr, size_cells); 19602c7dba9SIan Lepore rangesptr += size_cells; 19702c7dba9SIan Lepore 19802c7dba9SIan Lepore pci_space->base_pci = cell2; 19902c7dba9SIan Lepore } 20002c7dba9SIan Lepore rv = 0; 20102c7dba9SIan Lepore out: 20202c7dba9SIan Lepore return (rv); 20302c7dba9SIan Lepore } 20402c7dba9SIan Lepore 20502c7dba9SIan Lepore static int 20602c7dba9SIan Lepore mv_pci_ranges(phandle_t node, struct mv_pci_range *io_space, 20702c7dba9SIan Lepore struct mv_pci_range *mem_space) 20802c7dba9SIan Lepore { 20902c7dba9SIan Lepore int err; 21002c7dba9SIan Lepore 21102c7dba9SIan Lepore debugf("Processing PCI node: %x\n", node); 21202c7dba9SIan Lepore if ((err = mv_pci_ranges_decode(node, io_space, mem_space)) != 0) { 21302c7dba9SIan Lepore debugf("could not decode parent PCI node 'ranges'\n"); 21402c7dba9SIan Lepore return (err); 21502c7dba9SIan Lepore } 21602c7dba9SIan Lepore 21702c7dba9SIan Lepore debugf("Post fixup dump:\n"); 21802c7dba9SIan Lepore mv_pci_range_dump(io_space); 21902c7dba9SIan Lepore mv_pci_range_dump(mem_space); 22002c7dba9SIan Lepore return (0); 22102c7dba9SIan Lepore } 22202c7dba9SIan Lepore 22302c7dba9SIan Lepore int 22430b72b68SRuslan Bukin mv_pci_devmap(phandle_t node, struct devmap_entry *devmap, vm_offset_t io_va, 22502c7dba9SIan Lepore vm_offset_t mem_va) 22602c7dba9SIan Lepore { 22702c7dba9SIan Lepore struct mv_pci_range io_space, mem_space; 22802c7dba9SIan Lepore int error; 22902c7dba9SIan Lepore 23002c7dba9SIan Lepore if ((error = mv_pci_ranges_decode(node, &io_space, &mem_space)) != 0) 23102c7dba9SIan Lepore return (error); 23202c7dba9SIan Lepore 23302c7dba9SIan Lepore devmap->pd_va = (io_va ? io_va : io_space.base_parent); 23402c7dba9SIan Lepore devmap->pd_pa = io_space.base_parent; 23502c7dba9SIan Lepore devmap->pd_size = io_space.len; 23602c7dba9SIan Lepore devmap++; 23702c7dba9SIan Lepore 23802c7dba9SIan Lepore devmap->pd_va = (mem_va ? mem_va : mem_space.base_parent); 23902c7dba9SIan Lepore devmap->pd_pa = mem_space.base_parent; 24002c7dba9SIan Lepore devmap->pd_size = mem_space.len; 24102c7dba9SIan Lepore return (0); 24202c7dba9SIan Lepore } 24302c7dba9SIan Lepore 24402c7dba9SIan Lepore /* 24502c7dba9SIan Lepore * Code and data related to the Marvell pcib driver. 24602c7dba9SIan Lepore */ 24702c7dba9SIan Lepore 2487a22215cSEitan Adler #define PCI_CFG_ENA (1U << 31) 2496975124cSRafal Jaworowski #define PCI_CFG_BUS(bus) (((bus) & 0xff) << 16) 2506975124cSRafal Jaworowski #define PCI_CFG_DEV(dev) (((dev) & 0x1f) << 11) 2516975124cSRafal Jaworowski #define PCI_CFG_FUN(fun) (((fun) & 0x7) << 8) 2526975124cSRafal Jaworowski #define PCI_CFG_PCIE_REG(reg) ((reg) & 0xfc) 2536975124cSRafal Jaworowski 2546975124cSRafal Jaworowski #define PCI_REG_CFG_ADDR 0x0C78 2556975124cSRafal Jaworowski #define PCI_REG_CFG_DATA 0x0C7C 2566975124cSRafal Jaworowski 2576975124cSRafal Jaworowski #define PCIE_REG_CFG_ADDR 0x18F8 2586975124cSRafal Jaworowski #define PCIE_REG_CFG_DATA 0x18FC 2596975124cSRafal Jaworowski #define PCIE_REG_CONTROL 0x1A00 2606975124cSRafal Jaworowski #define PCIE_CTRL_LINK1X 0x00000001 2616975124cSRafal Jaworowski #define PCIE_REG_STATUS 0x1A04 2626975124cSRafal Jaworowski #define PCIE_REG_IRQ_MASK 0x1910 2636975124cSRafal Jaworowski 264e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_ROOT_CMPLX (1 << 1) 265e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_HOT_RESET (1 << 24) 2666975124cSRafal Jaworowski 267e3ac9753SGrzegorz Bernacki #define PCIE_LINK_TIMEOUT 1000000 2686975124cSRafal Jaworowski 269e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_LINK_DOWN 1 270e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_DEV_OFFS 16 271e3ac9753SGrzegorz Bernacki 272e3ac9753SGrzegorz Bernacki /* Minimum PCI Memory and I/O allocations taken from PCI spec (in bytes) */ 273e3ac9753SGrzegorz Bernacki #define PCI_MIN_IO_ALLOC 4 274e3ac9753SGrzegorz Bernacki #define PCI_MIN_MEM_ALLOC 16 275e3ac9753SGrzegorz Bernacki 276e3ac9753SGrzegorz Bernacki #define BITS_PER_UINT32 (NBBY * sizeof(uint32_t)) 2776975124cSRafal Jaworowski 278db5ef4fcSRafal Jaworowski struct mv_pcib_softc { 2796975124cSRafal Jaworowski device_t sc_dev; 2806975124cSRafal Jaworowski 281db5ef4fcSRafal Jaworowski struct rman sc_mem_rman; 282db5ef4fcSRafal Jaworowski bus_addr_t sc_mem_base; 283db5ef4fcSRafal Jaworowski bus_addr_t sc_mem_size; 284e3ac9753SGrzegorz Bernacki uint32_t sc_mem_map[MV_PCI_MEM_SLICE_SIZE / 285e3ac9753SGrzegorz Bernacki (PCI_MIN_MEM_ALLOC * BITS_PER_UINT32)]; 286e3ac9753SGrzegorz Bernacki int sc_win_target; 287db5ef4fcSRafal Jaworowski int sc_mem_win_attr; 2886975124cSRafal Jaworowski 289db5ef4fcSRafal Jaworowski struct rman sc_io_rman; 290db5ef4fcSRafal Jaworowski bus_addr_t sc_io_base; 291db5ef4fcSRafal Jaworowski bus_addr_t sc_io_size; 292e3ac9753SGrzegorz Bernacki uint32_t sc_io_map[MV_PCI_IO_SLICE_SIZE / 293e3ac9753SGrzegorz Bernacki (PCI_MIN_IO_ALLOC * BITS_PER_UINT32)]; 294db5ef4fcSRafal Jaworowski int sc_io_win_attr; 2956975124cSRafal Jaworowski 2966975124cSRafal Jaworowski struct resource *sc_res; 2976975124cSRafal Jaworowski bus_space_handle_t sc_bsh; 2986975124cSRafal Jaworowski bus_space_tag_t sc_bst; 2996975124cSRafal Jaworowski int sc_rid; 3006975124cSRafal Jaworowski 30164dc1cf3SGrzegorz Bernacki struct mtx sc_msi_mtx; 30264dc1cf3SGrzegorz Bernacki uint32_t sc_msi_bitmap; 30364dc1cf3SGrzegorz Bernacki 3046975124cSRafal Jaworowski int sc_busnr; /* Host bridge bus number */ 3056975124cSRafal Jaworowski int sc_devnr; /* Host bridge device number */ 306db5ef4fcSRafal Jaworowski int sc_type; 307e3ac9753SGrzegorz Bernacki int sc_mode; /* Endpoint / Root Complex */ 3086975124cSRafal Jaworowski 309c826a643SNathan Whitehorn struct ofw_bus_iinfo sc_pci_iinfo; 3106975124cSRafal Jaworowski }; 3116975124cSRafal Jaworowski 312db5ef4fcSRafal Jaworowski /* Local forward prototypes */ 313db5ef4fcSRafal Jaworowski static int mv_pcib_decode_win(phandle_t, struct mv_pcib_softc *); 314db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfginit(void); 315db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_hw_cfgread(struct mv_pcib_softc *, u_int, u_int, 316db5ef4fcSRafal Jaworowski u_int, u_int, int); 317db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfgwrite(struct mv_pcib_softc *, u_int, u_int, 318db5ef4fcSRafal Jaworowski u_int, u_int, uint32_t, int); 319db5ef4fcSRafal Jaworowski static int mv_pcib_init(struct mv_pcib_softc *, int, int); 320db5ef4fcSRafal Jaworowski static int mv_pcib_init_all_bars(struct mv_pcib_softc *, int, int, int, int); 321db5ef4fcSRafal Jaworowski static void mv_pcib_init_bridge(struct mv_pcib_softc *, int, int, int); 322db5ef4fcSRafal Jaworowski static inline void pcib_write_irq_mask(struct mv_pcib_softc *, uint32_t); 323e3ac9753SGrzegorz Bernacki static void mv_pcib_enable(struct mv_pcib_softc *, uint32_t); 324e3ac9753SGrzegorz Bernacki static int mv_pcib_mem_init(struct mv_pcib_softc *); 325db5ef4fcSRafal Jaworowski 326db5ef4fcSRafal Jaworowski /* Forward prototypes */ 327db5ef4fcSRafal Jaworowski static int mv_pcib_probe(device_t); 328db5ef4fcSRafal Jaworowski static int mv_pcib_attach(device_t); 329db5ef4fcSRafal Jaworowski 330db5ef4fcSRafal Jaworowski static struct resource *mv_pcib_alloc_resource(device_t, device_t, int, int *, 3312dd1bdf1SJustin Hibbits rman_res_t, rman_res_t, rman_res_t, u_int); 332db5ef4fcSRafal Jaworowski static int mv_pcib_release_resource(device_t, device_t, int, int, 3336975124cSRafal Jaworowski struct resource *); 334db5ef4fcSRafal Jaworowski static int mv_pcib_read_ivar(device_t, device_t, int, uintptr_t *); 335db5ef4fcSRafal Jaworowski static int mv_pcib_write_ivar(device_t, device_t, int, uintptr_t); 3366975124cSRafal Jaworowski 337db5ef4fcSRafal Jaworowski static int mv_pcib_maxslots(device_t); 338db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_read_config(device_t, u_int, u_int, u_int, u_int, int); 339db5ef4fcSRafal Jaworowski static void mv_pcib_write_config(device_t, u_int, u_int, u_int, u_int, 3406975124cSRafal Jaworowski uint32_t, int); 341db5ef4fcSRafal Jaworowski static int mv_pcib_route_interrupt(device_t, device_t, int); 34264dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 34364dc1cf3SGrzegorz Bernacki static int mv_pcib_alloc_msi(device_t, device_t, int, int, int *); 34464dc1cf3SGrzegorz Bernacki static int mv_pcib_map_msi(device_t, device_t, int, uint64_t *, uint32_t *); 34564dc1cf3SGrzegorz Bernacki static int mv_pcib_release_msi(device_t, device_t, int, int *); 34664dc1cf3SGrzegorz Bernacki #endif 3476975124cSRafal Jaworowski 3486975124cSRafal Jaworowski /* 3496975124cSRafal Jaworowski * Bus interface definitions. 3506975124cSRafal Jaworowski */ 351db5ef4fcSRafal Jaworowski static device_method_t mv_pcib_methods[] = { 3526975124cSRafal Jaworowski /* Device interface */ 353db5ef4fcSRafal Jaworowski DEVMETHOD(device_probe, mv_pcib_probe), 354db5ef4fcSRafal Jaworowski DEVMETHOD(device_attach, mv_pcib_attach), 3556975124cSRafal Jaworowski 3566975124cSRafal Jaworowski /* Bus interface */ 357db5ef4fcSRafal Jaworowski DEVMETHOD(bus_read_ivar, mv_pcib_read_ivar), 358db5ef4fcSRafal Jaworowski DEVMETHOD(bus_write_ivar, mv_pcib_write_ivar), 359db5ef4fcSRafal Jaworowski DEVMETHOD(bus_alloc_resource, mv_pcib_alloc_resource), 360db5ef4fcSRafal Jaworowski DEVMETHOD(bus_release_resource, mv_pcib_release_resource), 3616975124cSRafal Jaworowski DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 3626975124cSRafal Jaworowski DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 3636975124cSRafal Jaworowski DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 3646975124cSRafal Jaworowski DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 3656975124cSRafal Jaworowski 3666975124cSRafal Jaworowski /* pcib interface */ 367db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_maxslots, mv_pcib_maxslots), 368db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_read_config, mv_pcib_read_config), 369db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_write_config, mv_pcib_write_config), 370db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_route_interrupt, mv_pcib_route_interrupt), 371db5ef4fcSRafal Jaworowski 37264dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 37364dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_alloc_msi, mv_pcib_alloc_msi), 37464dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_release_msi, mv_pcib_release_msi), 37564dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_map_msi, mv_pcib_map_msi), 37664dc1cf3SGrzegorz Bernacki #endif 37764dc1cf3SGrzegorz Bernacki 378db5ef4fcSRafal Jaworowski /* OFW bus interface */ 379db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_compat, ofw_bus_gen_get_compat), 380db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_model, ofw_bus_gen_get_model), 381db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_name, ofw_bus_gen_get_name), 382db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_node, ofw_bus_gen_get_node), 383db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_type, ofw_bus_gen_get_type), 3846975124cSRafal Jaworowski 3854b7ec270SMarius Strobl DEVMETHOD_END 3866975124cSRafal Jaworowski }; 3876975124cSRafal Jaworowski 388db5ef4fcSRafal Jaworowski static driver_t mv_pcib_driver = { 3896975124cSRafal Jaworowski "pcib", 390db5ef4fcSRafal Jaworowski mv_pcib_methods, 391db5ef4fcSRafal Jaworowski sizeof(struct mv_pcib_softc), 3926975124cSRafal Jaworowski }; 3936975124cSRafal Jaworowski 3946975124cSRafal Jaworowski devclass_t pcib_devclass; 3956975124cSRafal Jaworowski 39665d08437SNathan Whitehorn DRIVER_MODULE(pcib, ofwbus, mv_pcib_driver, pcib_devclass, 0, 0); 3976975124cSRafal Jaworowski 3986975124cSRafal Jaworowski static struct mtx pcicfg_mtx; 3996975124cSRafal Jaworowski 400db5ef4fcSRafal Jaworowski static int 401db5ef4fcSRafal Jaworowski mv_pcib_probe(device_t self) 4026975124cSRafal Jaworowski { 4031b96faf8SMarcel Moolenaar phandle_t node; 4046975124cSRafal Jaworowski 4051b96faf8SMarcel Moolenaar node = ofw_bus_get_node(self); 4061b96faf8SMarcel Moolenaar if (!fdt_is_type(node, "pci")) 407db5ef4fcSRafal Jaworowski return (ENXIO); 4081b96faf8SMarcel Moolenaar 409c826a643SNathan Whitehorn if (!(ofw_bus_is_compatible(self, "mrvl,pcie") || 410c826a643SNathan Whitehorn ofw_bus_is_compatible(self, "mrvl,pci"))) 411db5ef4fcSRafal Jaworowski return (ENXIO); 4126975124cSRafal Jaworowski 413db5ef4fcSRafal Jaworowski device_set_desc(self, "Marvell Integrated PCI/PCI-E Controller"); 414db5ef4fcSRafal Jaworowski return (BUS_PROBE_DEFAULT); 415db5ef4fcSRafal Jaworowski } 416db5ef4fcSRafal Jaworowski 417db5ef4fcSRafal Jaworowski static int 418db5ef4fcSRafal Jaworowski mv_pcib_attach(device_t self) 419db5ef4fcSRafal Jaworowski { 420db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc; 421db5ef4fcSRafal Jaworowski phandle_t node, parnode; 422e3ac9753SGrzegorz Bernacki uint32_t val, unit; 423db5ef4fcSRafal Jaworowski int err; 424db5ef4fcSRafal Jaworowski 425db5ef4fcSRafal Jaworowski sc = device_get_softc(self); 426db5ef4fcSRafal Jaworowski sc->sc_dev = self; 427e3ac9753SGrzegorz Bernacki unit = fdt_get_unit(self); 428e3ac9753SGrzegorz Bernacki 429db5ef4fcSRafal Jaworowski 4301b96faf8SMarcel Moolenaar node = ofw_bus_get_node(self); 4311b96faf8SMarcel Moolenaar parnode = OF_parent(node); 43287acb7f8SAndrew Turner if (ofw_bus_node_is_compatible(node, "mrvl,pcie")) { 433db5ef4fcSRafal Jaworowski sc->sc_type = MV_TYPE_PCIE; 434e3ac9753SGrzegorz Bernacki sc->sc_win_target = MV_WIN_PCIE_TARGET(unit); 435e3ac9753SGrzegorz Bernacki sc->sc_mem_win_attr = MV_WIN_PCIE_MEM_ATTR(unit); 436e3ac9753SGrzegorz Bernacki sc->sc_io_win_attr = MV_WIN_PCIE_IO_ATTR(unit); 43787acb7f8SAndrew Turner } else if (ofw_bus_node_is_compatible(node, "mrvl,pci")) { 438db5ef4fcSRafal Jaworowski sc->sc_type = MV_TYPE_PCI; 439e3ac9753SGrzegorz Bernacki sc->sc_win_target = MV_WIN_PCI_TARGET; 440db5ef4fcSRafal Jaworowski sc->sc_mem_win_attr = MV_WIN_PCI_MEM_ATTR; 441db5ef4fcSRafal Jaworowski sc->sc_io_win_attr = MV_WIN_PCI_IO_ATTR; 442db5ef4fcSRafal Jaworowski } else 443db5ef4fcSRafal Jaworowski return (ENXIO); 444db5ef4fcSRafal Jaworowski 445db5ef4fcSRafal Jaworowski /* 446db5ef4fcSRafal Jaworowski * Retrieve our mem-mapped registers range. 447db5ef4fcSRafal Jaworowski */ 448db5ef4fcSRafal Jaworowski sc->sc_rid = 0; 449db5ef4fcSRafal Jaworowski sc->sc_res = bus_alloc_resource_any(self, SYS_RES_MEMORY, &sc->sc_rid, 450db5ef4fcSRafal Jaworowski RF_ACTIVE); 451db5ef4fcSRafal Jaworowski if (sc->sc_res == NULL) { 452db5ef4fcSRafal Jaworowski device_printf(self, "could not map memory\n"); 453db5ef4fcSRafal Jaworowski return (ENXIO); 454db5ef4fcSRafal Jaworowski } 455db5ef4fcSRafal Jaworowski sc->sc_bst = rman_get_bustag(sc->sc_res); 456db5ef4fcSRafal Jaworowski sc->sc_bsh = rman_get_bushandle(sc->sc_res); 457db5ef4fcSRafal Jaworowski 458e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_CONTROL); 459e3ac9753SGrzegorz Bernacki sc->sc_mode = (val & PCIE_CONTROL_ROOT_CMPLX ? MV_MODE_ROOT : 460e3ac9753SGrzegorz Bernacki MV_MODE_ENDPOINT); 461e3ac9753SGrzegorz Bernacki 462e3ac9753SGrzegorz Bernacki /* 463e3ac9753SGrzegorz Bernacki * Get PCI interrupt info. 464e3ac9753SGrzegorz Bernacki */ 465c826a643SNathan Whitehorn if (sc->sc_mode == MV_MODE_ROOT) 466c826a643SNathan Whitehorn ofw_bus_setup_iinfo(node, &sc->sc_pci_iinfo, sizeof(pcell_t)); 467e3ac9753SGrzegorz Bernacki 468db5ef4fcSRafal Jaworowski /* 469db5ef4fcSRafal Jaworowski * Configure decode windows for PCI(E) access. 470db5ef4fcSRafal Jaworowski */ 471db5ef4fcSRafal Jaworowski if (mv_pcib_decode_win(node, sc) != 0) 472db5ef4fcSRafal Jaworowski return (ENXIO); 473db5ef4fcSRafal Jaworowski 474db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(); 475db5ef4fcSRafal Jaworowski 476db5ef4fcSRafal Jaworowski /* 477e3ac9753SGrzegorz Bernacki * Enable PCIE device. 478e3ac9753SGrzegorz Bernacki */ 479e3ac9753SGrzegorz Bernacki mv_pcib_enable(sc, unit); 480e3ac9753SGrzegorz Bernacki 481e3ac9753SGrzegorz Bernacki /* 482e3ac9753SGrzegorz Bernacki * Memory management. 483e3ac9753SGrzegorz Bernacki */ 484e3ac9753SGrzegorz Bernacki err = mv_pcib_mem_init(sc); 485e3ac9753SGrzegorz Bernacki if (err) 486e3ac9753SGrzegorz Bernacki return (err); 487e3ac9753SGrzegorz Bernacki 488e3ac9753SGrzegorz Bernacki if (sc->sc_mode == MV_MODE_ROOT) { 489e3ac9753SGrzegorz Bernacki err = mv_pcib_init(sc, sc->sc_busnr, 490e3ac9753SGrzegorz Bernacki mv_pcib_maxslots(sc->sc_dev)); 491e3ac9753SGrzegorz Bernacki if (err) 492e3ac9753SGrzegorz Bernacki goto error; 493e3ac9753SGrzegorz Bernacki 494e3ac9753SGrzegorz Bernacki device_add_child(self, "pci", -1); 495e3ac9753SGrzegorz Bernacki } else { 496e3ac9753SGrzegorz Bernacki sc->sc_devnr = 1; 497e3ac9753SGrzegorz Bernacki bus_space_write_4(sc->sc_bst, sc->sc_bsh, 498e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS, 1 << PCIE_STATUS_DEV_OFFS); 499e3ac9753SGrzegorz Bernacki device_add_child(self, "pci_ep", -1); 500e3ac9753SGrzegorz Bernacki } 501e3ac9753SGrzegorz Bernacki 50264dc1cf3SGrzegorz Bernacki mtx_init(&sc->sc_msi_mtx, "msi_mtx", NULL, MTX_DEF); 503e3ac9753SGrzegorz Bernacki return (bus_generic_attach(self)); 504e3ac9753SGrzegorz Bernacki 505e3ac9753SGrzegorz Bernacki error: 506e3ac9753SGrzegorz Bernacki /* XXX SYS_RES_ should be released here */ 507e3ac9753SGrzegorz Bernacki rman_fini(&sc->sc_mem_rman); 508e3ac9753SGrzegorz Bernacki rman_fini(&sc->sc_io_rman); 509e3ac9753SGrzegorz Bernacki 510e3ac9753SGrzegorz Bernacki return (err); 511e3ac9753SGrzegorz Bernacki } 512e3ac9753SGrzegorz Bernacki 513e3ac9753SGrzegorz Bernacki static void 514e3ac9753SGrzegorz Bernacki mv_pcib_enable(struct mv_pcib_softc *sc, uint32_t unit) 515e3ac9753SGrzegorz Bernacki { 516e3ac9753SGrzegorz Bernacki uint32_t val; 517e3ac9753SGrzegorz Bernacki #if !defined(SOC_MV_ARMADAXP) 518e3ac9753SGrzegorz Bernacki int timeout; 519e3ac9753SGrzegorz Bernacki 520e3ac9753SGrzegorz Bernacki /* 521e3ac9753SGrzegorz Bernacki * Check if PCIE device is enabled. 522e3ac9753SGrzegorz Bernacki */ 523e3ac9753SGrzegorz Bernacki if (read_cpu_ctrl(CPU_CONTROL) & CPU_CONTROL_PCIE_DISABLE(unit)) { 524e3ac9753SGrzegorz Bernacki write_cpu_ctrl(CPU_CONTROL, read_cpu_ctrl(CPU_CONTROL) & 525e3ac9753SGrzegorz Bernacki ~(CPU_CONTROL_PCIE_DISABLE(unit))); 526e3ac9753SGrzegorz Bernacki 527e3ac9753SGrzegorz Bernacki timeout = PCIE_LINK_TIMEOUT; 528e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 529e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS); 530e3ac9753SGrzegorz Bernacki while (((val & PCIE_STATUS_LINK_DOWN) == 1) && (timeout > 0)) { 531e3ac9753SGrzegorz Bernacki DELAY(1000); 532e3ac9753SGrzegorz Bernacki timeout -= 1000; 533e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 534e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS); 535e3ac9753SGrzegorz Bernacki } 536e3ac9753SGrzegorz Bernacki } 537e3ac9753SGrzegorz Bernacki #endif 538e3ac9753SGrzegorz Bernacki 539e3ac9753SGrzegorz Bernacki 540e3ac9753SGrzegorz Bernacki if (sc->sc_mode == MV_MODE_ROOT) { 541e3ac9753SGrzegorz Bernacki /* 542db5ef4fcSRafal Jaworowski * Enable PCI bridge. 543db5ef4fcSRafal Jaworowski */ 544e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND); 545e3ac9753SGrzegorz Bernacki val |= PCIM_CMD_SERRESPEN | PCIM_CMD_BUSMASTEREN | 546e3ac9753SGrzegorz Bernacki PCIM_CMD_MEMEN | PCIM_CMD_PORTEN; 547e3ac9753SGrzegorz Bernacki bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND, val); 548e3ac9753SGrzegorz Bernacki } 549e3ac9753SGrzegorz Bernacki } 550db5ef4fcSRafal Jaworowski 551e3ac9753SGrzegorz Bernacki static int 552e3ac9753SGrzegorz Bernacki mv_pcib_mem_init(struct mv_pcib_softc *sc) 553e3ac9753SGrzegorz Bernacki { 554e3ac9753SGrzegorz Bernacki int err; 555db5ef4fcSRafal Jaworowski 556e3ac9753SGrzegorz Bernacki /* 557e3ac9753SGrzegorz Bernacki * Memory management. 558e3ac9753SGrzegorz Bernacki */ 559db5ef4fcSRafal Jaworowski sc->sc_mem_rman.rm_type = RMAN_ARRAY; 560db5ef4fcSRafal Jaworowski err = rman_init(&sc->sc_mem_rman); 561db5ef4fcSRafal Jaworowski if (err) 562db5ef4fcSRafal Jaworowski return (err); 563db5ef4fcSRafal Jaworowski 564db5ef4fcSRafal Jaworowski sc->sc_io_rman.rm_type = RMAN_ARRAY; 565db5ef4fcSRafal Jaworowski err = rman_init(&sc->sc_io_rman); 566db5ef4fcSRafal Jaworowski if (err) { 567db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_mem_rman); 568db5ef4fcSRafal Jaworowski return (err); 569db5ef4fcSRafal Jaworowski } 570db5ef4fcSRafal Jaworowski 571db5ef4fcSRafal Jaworowski err = rman_manage_region(&sc->sc_mem_rman, sc->sc_mem_base, 572db5ef4fcSRafal Jaworowski sc->sc_mem_base + sc->sc_mem_size - 1); 573db5ef4fcSRafal Jaworowski if (err) 574db5ef4fcSRafal Jaworowski goto error; 575db5ef4fcSRafal Jaworowski 576db5ef4fcSRafal Jaworowski err = rman_manage_region(&sc->sc_io_rman, sc->sc_io_base, 577db5ef4fcSRafal Jaworowski sc->sc_io_base + sc->sc_io_size - 1); 578db5ef4fcSRafal Jaworowski if (err) 579db5ef4fcSRafal Jaworowski goto error; 580db5ef4fcSRafal Jaworowski 581e3ac9753SGrzegorz Bernacki return (0); 582db5ef4fcSRafal Jaworowski 583db5ef4fcSRafal Jaworowski error: 584db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_mem_rman); 585db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_io_rman); 586e3ac9753SGrzegorz Bernacki 587db5ef4fcSRafal Jaworowski return (err); 588db5ef4fcSRafal Jaworowski } 589db5ef4fcSRafal Jaworowski 590e3ac9753SGrzegorz Bernacki static inline uint32_t 591e3ac9753SGrzegorz Bernacki pcib_bit_get(uint32_t *map, uint32_t bit) 592e3ac9753SGrzegorz Bernacki { 593e3ac9753SGrzegorz Bernacki uint32_t n = bit / BITS_PER_UINT32; 594e3ac9753SGrzegorz Bernacki 595e3ac9753SGrzegorz Bernacki bit = bit % BITS_PER_UINT32; 596e3ac9753SGrzegorz Bernacki return (map[n] & (1 << bit)); 597e3ac9753SGrzegorz Bernacki } 598e3ac9753SGrzegorz Bernacki 599e3ac9753SGrzegorz Bernacki static inline void 600e3ac9753SGrzegorz Bernacki pcib_bit_set(uint32_t *map, uint32_t bit) 601e3ac9753SGrzegorz Bernacki { 602e3ac9753SGrzegorz Bernacki uint32_t n = bit / BITS_PER_UINT32; 603e3ac9753SGrzegorz Bernacki 604e3ac9753SGrzegorz Bernacki bit = bit % BITS_PER_UINT32; 605e3ac9753SGrzegorz Bernacki map[n] |= (1 << bit); 606e3ac9753SGrzegorz Bernacki } 607e3ac9753SGrzegorz Bernacki 608e3ac9753SGrzegorz Bernacki static inline uint32_t 609e3ac9753SGrzegorz Bernacki pcib_map_check(uint32_t *map, uint32_t start, uint32_t bits) 610e3ac9753SGrzegorz Bernacki { 611e3ac9753SGrzegorz Bernacki uint32_t i; 612e3ac9753SGrzegorz Bernacki 613e3ac9753SGrzegorz Bernacki for (i = start; i < start + bits; i++) 614e3ac9753SGrzegorz Bernacki if (pcib_bit_get(map, i)) 615e3ac9753SGrzegorz Bernacki return (0); 616e3ac9753SGrzegorz Bernacki 617e3ac9753SGrzegorz Bernacki return (1); 618e3ac9753SGrzegorz Bernacki } 619e3ac9753SGrzegorz Bernacki 620e3ac9753SGrzegorz Bernacki static inline void 621e3ac9753SGrzegorz Bernacki pcib_map_set(uint32_t *map, uint32_t start, uint32_t bits) 622e3ac9753SGrzegorz Bernacki { 623e3ac9753SGrzegorz Bernacki uint32_t i; 624e3ac9753SGrzegorz Bernacki 625e3ac9753SGrzegorz Bernacki for (i = start; i < start + bits; i++) 626e3ac9753SGrzegorz Bernacki pcib_bit_set(map, i); 627e3ac9753SGrzegorz Bernacki } 628e3ac9753SGrzegorz Bernacki 629e3ac9753SGrzegorz Bernacki /* 630e3ac9753SGrzegorz Bernacki * The idea of this allocator is taken from ARM No-Cache memory 631e3ac9753SGrzegorz Bernacki * management code (sys/arm/arm/vm_machdep.c). 632e3ac9753SGrzegorz Bernacki */ 633e3ac9753SGrzegorz Bernacki static bus_addr_t 634e3ac9753SGrzegorz Bernacki pcib_alloc(struct mv_pcib_softc *sc, uint32_t smask) 635e3ac9753SGrzegorz Bernacki { 636e3ac9753SGrzegorz Bernacki uint32_t bits, bits_limit, i, *map, min_alloc, size; 637e3ac9753SGrzegorz Bernacki bus_addr_t addr = 0; 638e3ac9753SGrzegorz Bernacki bus_addr_t base; 639e3ac9753SGrzegorz Bernacki 640e3ac9753SGrzegorz Bernacki if (smask & 1) { 641e3ac9753SGrzegorz Bernacki base = sc->sc_io_base; 642e3ac9753SGrzegorz Bernacki min_alloc = PCI_MIN_IO_ALLOC; 643e3ac9753SGrzegorz Bernacki bits_limit = sc->sc_io_size / min_alloc; 644e3ac9753SGrzegorz Bernacki map = sc->sc_io_map; 645e3ac9753SGrzegorz Bernacki smask &= ~0x3; 646e3ac9753SGrzegorz Bernacki } else { 647e3ac9753SGrzegorz Bernacki base = sc->sc_mem_base; 648e3ac9753SGrzegorz Bernacki min_alloc = PCI_MIN_MEM_ALLOC; 649e3ac9753SGrzegorz Bernacki bits_limit = sc->sc_mem_size / min_alloc; 650e3ac9753SGrzegorz Bernacki map = sc->sc_mem_map; 651e3ac9753SGrzegorz Bernacki smask &= ~0xF; 652e3ac9753SGrzegorz Bernacki } 653e3ac9753SGrzegorz Bernacki 654e3ac9753SGrzegorz Bernacki size = ~smask + 1; 655e3ac9753SGrzegorz Bernacki bits = size / min_alloc; 656e3ac9753SGrzegorz Bernacki 657e3ac9753SGrzegorz Bernacki for (i = 0; i + bits <= bits_limit; i += bits) 658e3ac9753SGrzegorz Bernacki if (pcib_map_check(map, i, bits)) { 659e3ac9753SGrzegorz Bernacki pcib_map_set(map, i, bits); 660e3ac9753SGrzegorz Bernacki addr = base + (i * min_alloc); 661e3ac9753SGrzegorz Bernacki return (addr); 662e3ac9753SGrzegorz Bernacki } 663e3ac9753SGrzegorz Bernacki 664e3ac9753SGrzegorz Bernacki return (addr); 665e3ac9753SGrzegorz Bernacki } 666e3ac9753SGrzegorz Bernacki 667db5ef4fcSRafal Jaworowski static int 668db5ef4fcSRafal Jaworowski mv_pcib_init_bar(struct mv_pcib_softc *sc, int bus, int slot, int func, 669db5ef4fcSRafal Jaworowski int barno) 670db5ef4fcSRafal Jaworowski { 671e3ac9753SGrzegorz Bernacki uint32_t addr, bar; 672db5ef4fcSRafal Jaworowski int reg, width; 673db5ef4fcSRafal Jaworowski 674db5ef4fcSRafal Jaworowski reg = PCIR_BAR(barno); 675e3ac9753SGrzegorz Bernacki 676e3ac9753SGrzegorz Bernacki /* 677e3ac9753SGrzegorz Bernacki * Need to init the BAR register with 0xffffffff before correct 678e3ac9753SGrzegorz Bernacki * value can be read. 679e3ac9753SGrzegorz Bernacki */ 680e3ac9753SGrzegorz Bernacki mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, ~0, 4); 681db5ef4fcSRafal Jaworowski bar = mv_pcib_read_config(sc->sc_dev, bus, slot, func, reg, 4); 682db5ef4fcSRafal Jaworowski if (bar == 0) 683db5ef4fcSRafal Jaworowski return (1); 684db5ef4fcSRafal Jaworowski 685db5ef4fcSRafal Jaworowski /* Calculate BAR size: 64 or 32 bit (in 32-bit units) */ 686db5ef4fcSRafal Jaworowski width = ((bar & 7) == 4) ? 2 : 1; 687db5ef4fcSRafal Jaworowski 688e3ac9753SGrzegorz Bernacki addr = pcib_alloc(sc, bar); 689e3ac9753SGrzegorz Bernacki if (!addr) 690db5ef4fcSRafal Jaworowski return (-1); 691db5ef4fcSRafal Jaworowski 692db5ef4fcSRafal Jaworowski if (bootverbose) 693e3ac9753SGrzegorz Bernacki printf("PCI %u:%u:%u: reg %x: smask=%08x: addr=%08x\n", 694e3ac9753SGrzegorz Bernacki bus, slot, func, reg, bar, addr); 695db5ef4fcSRafal Jaworowski 696db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, addr, 4); 697db5ef4fcSRafal Jaworowski if (width == 2) 698db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg + 4, 699db5ef4fcSRafal Jaworowski 0, 4); 700db5ef4fcSRafal Jaworowski 701db5ef4fcSRafal Jaworowski return (width); 7026975124cSRafal Jaworowski } 7036975124cSRafal Jaworowski 7046975124cSRafal Jaworowski static void 705db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(struct mv_pcib_softc *sc, int bus, int slot, int func) 706db5ef4fcSRafal Jaworowski { 707db5ef4fcSRafal Jaworowski bus_addr_t io_base, mem_base; 708db5ef4fcSRafal Jaworowski uint32_t io_limit, mem_limit; 709db5ef4fcSRafal Jaworowski int secbus; 710db5ef4fcSRafal Jaworowski 711db5ef4fcSRafal Jaworowski io_base = sc->sc_io_base; 712db5ef4fcSRafal Jaworowski io_limit = io_base + sc->sc_io_size - 1; 713db5ef4fcSRafal Jaworowski mem_base = sc->sc_mem_base; 714db5ef4fcSRafal Jaworowski mem_limit = mem_base + sc->sc_mem_size - 1; 715db5ef4fcSRafal Jaworowski 716db5ef4fcSRafal Jaworowski /* Configure I/O decode registers */ 717db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEL_1, 718db5ef4fcSRafal Jaworowski io_base >> 8, 1); 719db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEH_1, 720db5ef4fcSRafal Jaworowski io_base >> 16, 2); 721db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITL_1, 722db5ef4fcSRafal Jaworowski io_limit >> 8, 1); 723db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITH_1, 724db5ef4fcSRafal Jaworowski io_limit >> 16, 2); 725db5ef4fcSRafal Jaworowski 726db5ef4fcSRafal Jaworowski /* Configure memory decode registers */ 727db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMBASE_1, 728db5ef4fcSRafal Jaworowski mem_base >> 16, 2); 729db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMLIMIT_1, 730db5ef4fcSRafal Jaworowski mem_limit >> 16, 2); 731db5ef4fcSRafal Jaworowski 732db5ef4fcSRafal Jaworowski /* Disable memory prefetch decode */ 733db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEL_1, 734db5ef4fcSRafal Jaworowski 0x10, 2); 735db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEH_1, 736db5ef4fcSRafal Jaworowski 0x0, 4); 737db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITL_1, 738db5ef4fcSRafal Jaworowski 0xF, 2); 739db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITH_1, 740db5ef4fcSRafal Jaworowski 0x0, 4); 741db5ef4fcSRafal Jaworowski 742db5ef4fcSRafal Jaworowski secbus = mv_pcib_read_config(sc->sc_dev, bus, slot, func, 743db5ef4fcSRafal Jaworowski PCIR_SECBUS_1, 1); 744db5ef4fcSRafal Jaworowski 745db5ef4fcSRafal Jaworowski /* Configure buses behind the bridge */ 746db5ef4fcSRafal Jaworowski mv_pcib_init(sc, secbus, PCI_SLOTMAX); 747db5ef4fcSRafal Jaworowski } 748db5ef4fcSRafal Jaworowski 749db5ef4fcSRafal Jaworowski static int 750db5ef4fcSRafal Jaworowski mv_pcib_init(struct mv_pcib_softc *sc, int bus, int maxslot) 751db5ef4fcSRafal Jaworowski { 752db5ef4fcSRafal Jaworowski int slot, func, maxfunc, error; 753db5ef4fcSRafal Jaworowski uint8_t hdrtype, command, class, subclass; 754db5ef4fcSRafal Jaworowski 755db5ef4fcSRafal Jaworowski for (slot = 0; slot <= maxslot; slot++) { 756db5ef4fcSRafal Jaworowski maxfunc = 0; 757db5ef4fcSRafal Jaworowski for (func = 0; func <= maxfunc; func++) { 758db5ef4fcSRafal Jaworowski hdrtype = mv_pcib_read_config(sc->sc_dev, bus, slot, 759db5ef4fcSRafal Jaworowski func, PCIR_HDRTYPE, 1); 760db5ef4fcSRafal Jaworowski 761db5ef4fcSRafal Jaworowski if ((hdrtype & PCIM_HDRTYPE) > PCI_MAXHDRTYPE) 762db5ef4fcSRafal Jaworowski continue; 763db5ef4fcSRafal Jaworowski 764db5ef4fcSRafal Jaworowski if (func == 0 && (hdrtype & PCIM_MFDEV)) 765db5ef4fcSRafal Jaworowski maxfunc = PCI_FUNCMAX; 766db5ef4fcSRafal Jaworowski 767db5ef4fcSRafal Jaworowski command = mv_pcib_read_config(sc->sc_dev, bus, slot, 768db5ef4fcSRafal Jaworowski func, PCIR_COMMAND, 1); 769db5ef4fcSRafal Jaworowski command &= ~(PCIM_CMD_MEMEN | PCIM_CMD_PORTEN); 770db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, 771db5ef4fcSRafal Jaworowski PCIR_COMMAND, command, 1); 772db5ef4fcSRafal Jaworowski 773db5ef4fcSRafal Jaworowski error = mv_pcib_init_all_bars(sc, bus, slot, func, 774db5ef4fcSRafal Jaworowski hdrtype); 775db5ef4fcSRafal Jaworowski 776db5ef4fcSRafal Jaworowski if (error) 777db5ef4fcSRafal Jaworowski return (error); 778db5ef4fcSRafal Jaworowski 779db5ef4fcSRafal Jaworowski command |= PCIM_CMD_BUSMASTEREN | PCIM_CMD_MEMEN | 780db5ef4fcSRafal Jaworowski PCIM_CMD_PORTEN; 781db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, 782db5ef4fcSRafal Jaworowski PCIR_COMMAND, command, 1); 783db5ef4fcSRafal Jaworowski 784db5ef4fcSRafal Jaworowski /* Handle PCI-PCI bridges */ 785db5ef4fcSRafal Jaworowski class = mv_pcib_read_config(sc->sc_dev, bus, slot, 786db5ef4fcSRafal Jaworowski func, PCIR_CLASS, 1); 787db5ef4fcSRafal Jaworowski subclass = mv_pcib_read_config(sc->sc_dev, bus, slot, 788db5ef4fcSRafal Jaworowski func, PCIR_SUBCLASS, 1); 789db5ef4fcSRafal Jaworowski 790db5ef4fcSRafal Jaworowski if (class != PCIC_BRIDGE || 791db5ef4fcSRafal Jaworowski subclass != PCIS_BRIDGE_PCI) 792db5ef4fcSRafal Jaworowski continue; 793db5ef4fcSRafal Jaworowski 794db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(sc, bus, slot, func); 795db5ef4fcSRafal Jaworowski } 796db5ef4fcSRafal Jaworowski } 797db5ef4fcSRafal Jaworowski 798db5ef4fcSRafal Jaworowski /* Enable all ABCD interrupts */ 799db5ef4fcSRafal Jaworowski pcib_write_irq_mask(sc, (0xF << 24)); 800db5ef4fcSRafal Jaworowski 801db5ef4fcSRafal Jaworowski return (0); 802db5ef4fcSRafal Jaworowski } 803db5ef4fcSRafal Jaworowski 804db5ef4fcSRafal Jaworowski static int 805db5ef4fcSRafal Jaworowski mv_pcib_init_all_bars(struct mv_pcib_softc *sc, int bus, int slot, 806db5ef4fcSRafal Jaworowski int func, int hdrtype) 807db5ef4fcSRafal Jaworowski { 808db5ef4fcSRafal Jaworowski int maxbar, bar, i; 809db5ef4fcSRafal Jaworowski 810db5ef4fcSRafal Jaworowski maxbar = (hdrtype & PCIM_HDRTYPE) ? 0 : 6; 811db5ef4fcSRafal Jaworowski bar = 0; 812db5ef4fcSRafal Jaworowski 813db5ef4fcSRafal Jaworowski /* Program the base address registers */ 814db5ef4fcSRafal Jaworowski while (bar < maxbar) { 815db5ef4fcSRafal Jaworowski i = mv_pcib_init_bar(sc, bus, slot, func, bar); 816db5ef4fcSRafal Jaworowski bar += i; 817db5ef4fcSRafal Jaworowski if (i < 0) { 818db5ef4fcSRafal Jaworowski device_printf(sc->sc_dev, 819db5ef4fcSRafal Jaworowski "PCI IO/Memory space exhausted\n"); 820db5ef4fcSRafal Jaworowski return (ENOMEM); 821db5ef4fcSRafal Jaworowski } 822db5ef4fcSRafal Jaworowski } 823db5ef4fcSRafal Jaworowski 824db5ef4fcSRafal Jaworowski return (0); 825db5ef4fcSRafal Jaworowski } 826db5ef4fcSRafal Jaworowski 827db5ef4fcSRafal Jaworowski static struct resource * 828db5ef4fcSRafal Jaworowski mv_pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 8292dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 830db5ef4fcSRafal Jaworowski { 831db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 832db5ef4fcSRafal Jaworowski struct rman *rm = NULL; 833db5ef4fcSRafal Jaworowski struct resource *res; 834db5ef4fcSRafal Jaworowski 835db5ef4fcSRafal Jaworowski switch (type) { 836db5ef4fcSRafal Jaworowski case SYS_RES_IOPORT: 837db5ef4fcSRafal Jaworowski rm = &sc->sc_io_rman; 838db5ef4fcSRafal Jaworowski break; 839db5ef4fcSRafal Jaworowski case SYS_RES_MEMORY: 840db5ef4fcSRafal Jaworowski rm = &sc->sc_mem_rman; 841db5ef4fcSRafal Jaworowski break; 842db5ef4fcSRafal Jaworowski default: 843e3ac9753SGrzegorz Bernacki return (BUS_ALLOC_RESOURCE(device_get_parent(dev), dev, 844db5ef4fcSRafal Jaworowski type, rid, start, end, count, flags)); 84574b8d63dSPedro F. Giffuni } 846db5ef4fcSRafal Jaworowski 8477915adb5SJustin Hibbits if (RMAN_IS_DEFAULT_RANGE(start, end)) { 848e3ac9753SGrzegorz Bernacki start = sc->sc_mem_base; 849e3ac9753SGrzegorz Bernacki end = sc->sc_mem_base + sc->sc_mem_size - 1; 850e3ac9753SGrzegorz Bernacki count = sc->sc_mem_size; 851e3ac9753SGrzegorz Bernacki } 852e3ac9753SGrzegorz Bernacki 853e3ac9753SGrzegorz Bernacki if ((start < sc->sc_mem_base) || (start + count - 1 != end) || 854e3ac9753SGrzegorz Bernacki (end > sc->sc_mem_base + sc->sc_mem_size - 1)) 855e3ac9753SGrzegorz Bernacki return (NULL); 856e3ac9753SGrzegorz Bernacki 857db5ef4fcSRafal Jaworowski res = rman_reserve_resource(rm, start, end, count, flags, child); 858db5ef4fcSRafal Jaworowski if (res == NULL) 859db5ef4fcSRafal Jaworowski return (NULL); 860db5ef4fcSRafal Jaworowski 861db5ef4fcSRafal Jaworowski rman_set_rid(res, *rid); 862db5ef4fcSRafal Jaworowski rman_set_bustag(res, fdtbus_bs_tag); 863db5ef4fcSRafal Jaworowski rman_set_bushandle(res, start); 864db5ef4fcSRafal Jaworowski 865db5ef4fcSRafal Jaworowski if (flags & RF_ACTIVE) 866db5ef4fcSRafal Jaworowski if (bus_activate_resource(child, type, *rid, res)) { 867db5ef4fcSRafal Jaworowski rman_release_resource(res); 868db5ef4fcSRafal Jaworowski return (NULL); 869db5ef4fcSRafal Jaworowski } 870db5ef4fcSRafal Jaworowski 871db5ef4fcSRafal Jaworowski return (res); 872db5ef4fcSRafal Jaworowski } 873db5ef4fcSRafal Jaworowski 874db5ef4fcSRafal Jaworowski static int 875db5ef4fcSRafal Jaworowski mv_pcib_release_resource(device_t dev, device_t child, int type, int rid, 876db5ef4fcSRafal Jaworowski struct resource *res) 877db5ef4fcSRafal Jaworowski { 878db5ef4fcSRafal Jaworowski 879db5ef4fcSRafal Jaworowski if (type != SYS_RES_IOPORT && type != SYS_RES_MEMORY) 880db5ef4fcSRafal Jaworowski return (BUS_RELEASE_RESOURCE(device_get_parent(dev), child, 881db5ef4fcSRafal Jaworowski type, rid, res)); 882db5ef4fcSRafal Jaworowski 883db5ef4fcSRafal Jaworowski return (rman_release_resource(res)); 884db5ef4fcSRafal Jaworowski } 885db5ef4fcSRafal Jaworowski 886db5ef4fcSRafal Jaworowski static int 887db5ef4fcSRafal Jaworowski mv_pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 888db5ef4fcSRafal Jaworowski { 889db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 890db5ef4fcSRafal Jaworowski 891db5ef4fcSRafal Jaworowski switch (which) { 892db5ef4fcSRafal Jaworowski case PCIB_IVAR_BUS: 893db5ef4fcSRafal Jaworowski *result = sc->sc_busnr; 894db5ef4fcSRafal Jaworowski return (0); 895db5ef4fcSRafal Jaworowski case PCIB_IVAR_DOMAIN: 896db5ef4fcSRafal Jaworowski *result = device_get_unit(dev); 897db5ef4fcSRafal Jaworowski return (0); 898db5ef4fcSRafal Jaworowski } 899db5ef4fcSRafal Jaworowski 900db5ef4fcSRafal Jaworowski return (ENOENT); 901db5ef4fcSRafal Jaworowski } 902db5ef4fcSRafal Jaworowski 903db5ef4fcSRafal Jaworowski static int 904db5ef4fcSRafal Jaworowski mv_pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 905db5ef4fcSRafal Jaworowski { 906db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 907db5ef4fcSRafal Jaworowski 908db5ef4fcSRafal Jaworowski switch (which) { 909db5ef4fcSRafal Jaworowski case PCIB_IVAR_BUS: 910db5ef4fcSRafal Jaworowski sc->sc_busnr = value; 911db5ef4fcSRafal Jaworowski return (0); 912db5ef4fcSRafal Jaworowski } 913db5ef4fcSRafal Jaworowski 914db5ef4fcSRafal Jaworowski return (ENOENT); 915db5ef4fcSRafal Jaworowski } 916db5ef4fcSRafal Jaworowski 917db5ef4fcSRafal Jaworowski static inline void 918db5ef4fcSRafal Jaworowski pcib_write_irq_mask(struct mv_pcib_softc *sc, uint32_t mask) 919db5ef4fcSRafal Jaworowski { 920db5ef4fcSRafal Jaworowski 921026ffbb8SAndrew Turner if (sc->sc_type != MV_TYPE_PCI) 922db5ef4fcSRafal Jaworowski return; 923db5ef4fcSRafal Jaworowski 924db5ef4fcSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_IRQ_MASK, mask); 925db5ef4fcSRafal Jaworowski } 926db5ef4fcSRafal Jaworowski 927db5ef4fcSRafal Jaworowski static void 928db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(void) 9296975124cSRafal Jaworowski { 9306975124cSRafal Jaworowski static int opened = 0; 9316975124cSRafal Jaworowski 9326975124cSRafal Jaworowski if (opened) 9336975124cSRafal Jaworowski return; 9346975124cSRafal Jaworowski 9356975124cSRafal Jaworowski mtx_init(&pcicfg_mtx, "pcicfg", NULL, MTX_SPIN); 9366975124cSRafal Jaworowski opened = 1; 9376975124cSRafal Jaworowski } 9386975124cSRafal Jaworowski 9396975124cSRafal Jaworowski static uint32_t 940db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgread(struct mv_pcib_softc *sc, u_int bus, u_int slot, 9416975124cSRafal Jaworowski u_int func, u_int reg, int bytes) 9426975124cSRafal Jaworowski { 9436975124cSRafal Jaworowski uint32_t addr, data, ca, cd; 9446975124cSRafal Jaworowski 945db5ef4fcSRafal Jaworowski ca = (sc->sc_type != MV_TYPE_PCI) ? 9466975124cSRafal Jaworowski PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR; 947db5ef4fcSRafal Jaworowski cd = (sc->sc_type != MV_TYPE_PCI) ? 9486975124cSRafal Jaworowski PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA; 9496975124cSRafal Jaworowski addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) | 9506975124cSRafal Jaworowski PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg); 9516975124cSRafal Jaworowski 9526975124cSRafal Jaworowski mtx_lock_spin(&pcicfg_mtx); 9536975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr); 9546975124cSRafal Jaworowski 9556975124cSRafal Jaworowski data = ~0; 9566975124cSRafal Jaworowski switch (bytes) { 9576975124cSRafal Jaworowski case 1: 9586975124cSRafal Jaworowski data = bus_space_read_1(sc->sc_bst, sc->sc_bsh, 9596975124cSRafal Jaworowski cd + (reg & 3)); 9606975124cSRafal Jaworowski break; 9616975124cSRafal Jaworowski case 2: 9626975124cSRafal Jaworowski data = le16toh(bus_space_read_2(sc->sc_bst, sc->sc_bsh, 9636975124cSRafal Jaworowski cd + (reg & 2))); 9646975124cSRafal Jaworowski break; 9656975124cSRafal Jaworowski case 4: 9666975124cSRafal Jaworowski data = le32toh(bus_space_read_4(sc->sc_bst, sc->sc_bsh, 9676975124cSRafal Jaworowski cd)); 9686975124cSRafal Jaworowski break; 9696975124cSRafal Jaworowski } 9706975124cSRafal Jaworowski mtx_unlock_spin(&pcicfg_mtx); 9716975124cSRafal Jaworowski return (data); 9726975124cSRafal Jaworowski } 9736975124cSRafal Jaworowski 9746975124cSRafal Jaworowski static void 975db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(struct mv_pcib_softc *sc, u_int bus, u_int slot, 9766975124cSRafal Jaworowski u_int func, u_int reg, uint32_t data, int bytes) 9776975124cSRafal Jaworowski { 9786975124cSRafal Jaworowski uint32_t addr, ca, cd; 9796975124cSRafal Jaworowski 980db5ef4fcSRafal Jaworowski ca = (sc->sc_type != MV_TYPE_PCI) ? 9816975124cSRafal Jaworowski PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR; 982db5ef4fcSRafal Jaworowski cd = (sc->sc_type != MV_TYPE_PCI) ? 9836975124cSRafal Jaworowski PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA; 9846975124cSRafal Jaworowski addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) | 9856975124cSRafal Jaworowski PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg); 9866975124cSRafal Jaworowski 9876975124cSRafal Jaworowski mtx_lock_spin(&pcicfg_mtx); 9886975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr); 9896975124cSRafal Jaworowski 9906975124cSRafal Jaworowski switch (bytes) { 9916975124cSRafal Jaworowski case 1: 9926975124cSRafal Jaworowski bus_space_write_1(sc->sc_bst, sc->sc_bsh, 9936975124cSRafal Jaworowski cd + (reg & 3), data); 9946975124cSRafal Jaworowski break; 9956975124cSRafal Jaworowski case 2: 9966975124cSRafal Jaworowski bus_space_write_2(sc->sc_bst, sc->sc_bsh, 9976975124cSRafal Jaworowski cd + (reg & 2), htole16(data)); 9986975124cSRafal Jaworowski break; 9996975124cSRafal Jaworowski case 4: 10006975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, 10016975124cSRafal Jaworowski cd, htole32(data)); 10026975124cSRafal Jaworowski break; 10036975124cSRafal Jaworowski } 10046975124cSRafal Jaworowski mtx_unlock_spin(&pcicfg_mtx); 10056975124cSRafal Jaworowski } 10066975124cSRafal Jaworowski 10076975124cSRafal Jaworowski static int 1008db5ef4fcSRafal Jaworowski mv_pcib_maxslots(device_t dev) 10096975124cSRafal Jaworowski { 1010db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10116975124cSRafal Jaworowski 1012db5ef4fcSRafal Jaworowski return ((sc->sc_type != MV_TYPE_PCI) ? 1 : PCI_SLOTMAX); 10136975124cSRafal Jaworowski } 10146975124cSRafal Jaworowski 10151e92574fSZbigniew Bodek static int 10161e92574fSZbigniew Bodek mv_pcib_root_slot(device_t dev, u_int bus, u_int slot, u_int func) 10171e92574fSZbigniew Bodek { 10181e92574fSZbigniew Bodek #if defined(SOC_MV_ARMADA38X) 10191e92574fSZbigniew Bodek struct mv_pcib_softc *sc = device_get_softc(dev); 10201e92574fSZbigniew Bodek uint32_t vendor, device; 10211e92574fSZbigniew Bodek 10221e92574fSZbigniew Bodek vendor = mv_pcib_hw_cfgread(sc, bus, slot, func, PCIR_VENDOR, 10231e92574fSZbigniew Bodek PCIR_VENDOR_LENGTH); 10241e92574fSZbigniew Bodek device = mv_pcib_hw_cfgread(sc, bus, slot, func, PCIR_DEVICE, 10251e92574fSZbigniew Bodek PCIR_DEVICE_LENGTH) & MV_DEV_FAMILY_MASK; 10261e92574fSZbigniew Bodek 10271e92574fSZbigniew Bodek return (vendor == PCI_VENDORID_MRVL && device == MV_DEV_ARMADA38X); 10281e92574fSZbigniew Bodek #else 10291e92574fSZbigniew Bodek /* On platforms other than Armada38x, root link is always at slot 0 */ 10301e92574fSZbigniew Bodek return (slot == 0); 10311e92574fSZbigniew Bodek #endif 10321e92574fSZbigniew Bodek } 10331e92574fSZbigniew Bodek 10346975124cSRafal Jaworowski static uint32_t 1035db5ef4fcSRafal Jaworowski mv_pcib_read_config(device_t dev, u_int bus, u_int slot, u_int func, 10366975124cSRafal Jaworowski u_int reg, int bytes) 10376975124cSRafal Jaworowski { 1038db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10396975124cSRafal Jaworowski 1040e3ac9753SGrzegorz Bernacki /* Return ~0 if link is inactive or trying to read from Root */ 1041e3ac9753SGrzegorz Bernacki if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) & 10421e92574fSZbigniew Bodek PCIE_STATUS_LINK_DOWN) || mv_pcib_root_slot(dev, bus, slot, func)) 10436975124cSRafal Jaworowski return (~0U); 10446975124cSRafal Jaworowski 1045db5ef4fcSRafal Jaworowski return (mv_pcib_hw_cfgread(sc, bus, slot, func, reg, bytes)); 10466975124cSRafal Jaworowski } 10476975124cSRafal Jaworowski 10486975124cSRafal Jaworowski static void 1049db5ef4fcSRafal Jaworowski mv_pcib_write_config(device_t dev, u_int bus, u_int slot, u_int func, 10506975124cSRafal Jaworowski u_int reg, uint32_t val, int bytes) 10516975124cSRafal Jaworowski { 1052db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10536975124cSRafal Jaworowski 1054e3ac9753SGrzegorz Bernacki /* Return if link is inactive or trying to write to Root */ 1055e3ac9753SGrzegorz Bernacki if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) & 10561e92574fSZbigniew Bodek PCIE_STATUS_LINK_DOWN) || mv_pcib_root_slot(dev, bus, slot, func)) 10576975124cSRafal Jaworowski return; 10586975124cSRafal Jaworowski 1059db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(sc, bus, slot, func, reg, val, bytes); 10606975124cSRafal Jaworowski } 10616975124cSRafal Jaworowski 1062db5ef4fcSRafal Jaworowski static int 1063c826a643SNathan Whitehorn mv_pcib_route_interrupt(device_t bus, device_t dev, int pin) 10646975124cSRafal Jaworowski { 1065db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc; 1066c826a643SNathan Whitehorn struct ofw_pci_register reg; 1067bbc6da03SNathan Whitehorn uint32_t pintr, mintr[4]; 1068bbc6da03SNathan Whitehorn int icells; 1069c826a643SNathan Whitehorn phandle_t iparent; 1070db5ef4fcSRafal Jaworowski 1071c826a643SNathan Whitehorn sc = device_get_softc(bus); 1072c826a643SNathan Whitehorn pintr = pin; 1073db5ef4fcSRafal Jaworowski 1074c826a643SNathan Whitehorn /* Fabricate imap information in case this isn't an OFW device */ 1075c826a643SNathan Whitehorn bzero(®, sizeof(reg)); 1076c826a643SNathan Whitehorn reg.phys_hi = (pci_get_bus(dev) << OFW_PCI_PHYS_HI_BUSSHIFT) | 1077c826a643SNathan Whitehorn (pci_get_slot(dev) << OFW_PCI_PHYS_HI_DEVICESHIFT) | 1078c826a643SNathan Whitehorn (pci_get_function(dev) << OFW_PCI_PHYS_HI_FUNCTIONSHIFT); 1079db5ef4fcSRafal Jaworowski 1080bbc6da03SNathan Whitehorn icells = ofw_bus_lookup_imap(ofw_bus_get_node(dev), &sc->sc_pci_iinfo, 1081bbc6da03SNathan Whitehorn ®, sizeof(reg), &pintr, sizeof(pintr), mintr, sizeof(mintr), 1082bbc6da03SNathan Whitehorn &iparent); 1083bbc6da03SNathan Whitehorn if (icells > 0) 1084bbc6da03SNathan Whitehorn return (ofw_bus_map_intr(dev, iparent, icells, mintr)); 1085c826a643SNathan Whitehorn 1086c826a643SNathan Whitehorn /* Maybe it's a real interrupt, not an intpin */ 1087c826a643SNathan Whitehorn if (pin > 4) 1088c826a643SNathan Whitehorn return (pin); 1089c826a643SNathan Whitehorn 1090c826a643SNathan Whitehorn device_printf(bus, "could not route pin %d for device %d.%d\n", 1091db5ef4fcSRafal Jaworowski pin, pci_get_slot(dev), pci_get_function(dev)); 1092db5ef4fcSRafal Jaworowski return (PCI_INVALID_IRQ); 1093db5ef4fcSRafal Jaworowski } 1094db5ef4fcSRafal Jaworowski 1095db5ef4fcSRafal Jaworowski static int 1096db5ef4fcSRafal Jaworowski mv_pcib_decode_win(phandle_t node, struct mv_pcib_softc *sc) 1097db5ef4fcSRafal Jaworowski { 109802c7dba9SIan Lepore struct mv_pci_range io_space, mem_space; 1099db5ef4fcSRafal Jaworowski device_t dev; 11006975124cSRafal Jaworowski int error; 11016975124cSRafal Jaworowski 1102db5ef4fcSRafal Jaworowski dev = sc->sc_dev; 1103db5ef4fcSRafal Jaworowski 110402c7dba9SIan Lepore if ((error = mv_pci_ranges(node, &io_space, &mem_space)) != 0) { 1105db5ef4fcSRafal Jaworowski device_printf(dev, "could not retrieve 'ranges' data\n"); 1106db5ef4fcSRafal Jaworowski return (error); 1107db5ef4fcSRafal Jaworowski } 1108db5ef4fcSRafal Jaworowski 11096975124cSRafal Jaworowski /* Configure CPU decoding windows */ 1110e3ac9753SGrzegorz Bernacki error = decode_win_cpu_set(sc->sc_win_target, 1111e3ac9753SGrzegorz Bernacki sc->sc_io_win_attr, io_space.base_parent, io_space.len, ~0); 11126975124cSRafal Jaworowski if (error < 0) { 1113db5ef4fcSRafal Jaworowski device_printf(dev, "could not set up CPU decode " 11146975124cSRafal Jaworowski "window for PCI IO\n"); 1115db5ef4fcSRafal Jaworowski return (ENXIO); 11166975124cSRafal Jaworowski } 1117e3ac9753SGrzegorz Bernacki error = decode_win_cpu_set(sc->sc_win_target, 1118e3ac9753SGrzegorz Bernacki sc->sc_mem_win_attr, mem_space.base_parent, mem_space.len, 1119e3ac9753SGrzegorz Bernacki mem_space.base_parent); 11206975124cSRafal Jaworowski if (error < 0) { 1121db5ef4fcSRafal Jaworowski device_printf(dev, "could not set up CPU decode " 11226975124cSRafal Jaworowski "windows for PCI MEM\n"); 1123db5ef4fcSRafal Jaworowski return (ENXIO); 11246975124cSRafal Jaworowski } 11256975124cSRafal Jaworowski 1126db5ef4fcSRafal Jaworowski sc->sc_io_base = io_space.base_parent; 1127db5ef4fcSRafal Jaworowski sc->sc_io_size = io_space.len; 1128db5ef4fcSRafal Jaworowski 1129db5ef4fcSRafal Jaworowski sc->sc_mem_base = mem_space.base_parent; 1130db5ef4fcSRafal Jaworowski sc->sc_mem_size = mem_space.len; 1131db5ef4fcSRafal Jaworowski 1132db5ef4fcSRafal Jaworowski return (0); 11336975124cSRafal Jaworowski } 11346975124cSRafal Jaworowski 113564dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 113664dc1cf3SGrzegorz Bernacki static int 113764dc1cf3SGrzegorz Bernacki mv_pcib_map_msi(device_t dev, device_t child, int irq, uint64_t *addr, 113864dc1cf3SGrzegorz Bernacki uint32_t *data) 113964dc1cf3SGrzegorz Bernacki { 114064dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 114164dc1cf3SGrzegorz Bernacki 114264dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 114364dc1cf3SGrzegorz Bernacki irq = irq - MSI_IRQ; 114464dc1cf3SGrzegorz Bernacki 114564dc1cf3SGrzegorz Bernacki /* validate parameters */ 114664dc1cf3SGrzegorz Bernacki if (isclr(&sc->sc_msi_bitmap, irq)) { 114764dc1cf3SGrzegorz Bernacki device_printf(dev, "invalid MSI 0x%x\n", irq); 114864dc1cf3SGrzegorz Bernacki return (EINVAL); 114964dc1cf3SGrzegorz Bernacki } 115064dc1cf3SGrzegorz Bernacki 115164dc1cf3SGrzegorz Bernacki mv_msi_data(irq, addr, data); 115264dc1cf3SGrzegorz Bernacki 115364dc1cf3SGrzegorz Bernacki debugf("%s: irq: %d addr: %jx data: %x\n", 115464dc1cf3SGrzegorz Bernacki __func__, irq, *addr, *data); 115564dc1cf3SGrzegorz Bernacki 115664dc1cf3SGrzegorz Bernacki return (0); 115764dc1cf3SGrzegorz Bernacki } 115864dc1cf3SGrzegorz Bernacki 115964dc1cf3SGrzegorz Bernacki static int 116064dc1cf3SGrzegorz Bernacki mv_pcib_alloc_msi(device_t dev, device_t child, int count, 116164dc1cf3SGrzegorz Bernacki int maxcount __unused, int *irqs) 116264dc1cf3SGrzegorz Bernacki { 116364dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 116464dc1cf3SGrzegorz Bernacki u_int start = 0, i; 116564dc1cf3SGrzegorz Bernacki 116664dc1cf3SGrzegorz Bernacki if (powerof2(count) == 0 || count > MSI_IRQ_NUM) 116764dc1cf3SGrzegorz Bernacki return (EINVAL); 116864dc1cf3SGrzegorz Bernacki 116964dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 117064dc1cf3SGrzegorz Bernacki mtx_lock(&sc->sc_msi_mtx); 117164dc1cf3SGrzegorz Bernacki 117264dc1cf3SGrzegorz Bernacki for (start = 0; (start + count) < MSI_IRQ_NUM; start++) { 117364dc1cf3SGrzegorz Bernacki for (i = start; i < start + count; i++) { 117464dc1cf3SGrzegorz Bernacki if (isset(&sc->sc_msi_bitmap, i)) 117564dc1cf3SGrzegorz Bernacki break; 117664dc1cf3SGrzegorz Bernacki } 117764dc1cf3SGrzegorz Bernacki if (i == start + count) 117864dc1cf3SGrzegorz Bernacki break; 117964dc1cf3SGrzegorz Bernacki } 118064dc1cf3SGrzegorz Bernacki 118164dc1cf3SGrzegorz Bernacki if ((start + count) == MSI_IRQ_NUM) { 118264dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 118364dc1cf3SGrzegorz Bernacki return (ENXIO); 118464dc1cf3SGrzegorz Bernacki } 118564dc1cf3SGrzegorz Bernacki 118664dc1cf3SGrzegorz Bernacki for (i = start; i < start + count; i++) { 118764dc1cf3SGrzegorz Bernacki setbit(&sc->sc_msi_bitmap, i); 118889489567SZbigniew Bodek *irqs++ = MSI_IRQ + i; 118964dc1cf3SGrzegorz Bernacki } 119064dc1cf3SGrzegorz Bernacki debugf("%s: start: %x count: %x\n", __func__, start, count); 119164dc1cf3SGrzegorz Bernacki 119264dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 119364dc1cf3SGrzegorz Bernacki return (0); 119464dc1cf3SGrzegorz Bernacki } 119564dc1cf3SGrzegorz Bernacki 119664dc1cf3SGrzegorz Bernacki static int 119764dc1cf3SGrzegorz Bernacki mv_pcib_release_msi(device_t dev, device_t child, int count, int *irqs) 119864dc1cf3SGrzegorz Bernacki { 119964dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 120064dc1cf3SGrzegorz Bernacki u_int i; 120164dc1cf3SGrzegorz Bernacki 120264dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 120364dc1cf3SGrzegorz Bernacki mtx_lock(&sc->sc_msi_mtx); 120464dc1cf3SGrzegorz Bernacki 120564dc1cf3SGrzegorz Bernacki for (i = 0; i < count; i++) 120664dc1cf3SGrzegorz Bernacki clrbit(&sc->sc_msi_bitmap, irqs[i] - MSI_IRQ); 120764dc1cf3SGrzegorz Bernacki 120864dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 120964dc1cf3SGrzegorz Bernacki return (0); 121064dc1cf3SGrzegorz Bernacki } 121164dc1cf3SGrzegorz Bernacki #endif 121202c7dba9SIan Lepore 1213