xref: /freebsd/sys/arm/mv/mv_pci.c (revision bbc6da03ef22011dcb9965d4d88b4f164808b79f)
16975124cSRafal Jaworowski /*-
2db5ef4fcSRafal Jaworowski  * Copyright (c) 2008 MARVELL INTERNATIONAL LTD.
3db5ef4fcSRafal Jaworowski  * Copyright (c) 2010 The FreeBSD Foundation
4e3ac9753SGrzegorz Bernacki  * Copyright (c) 2010-2012 Semihalf
56975124cSRafal Jaworowski  * All rights reserved.
66975124cSRafal Jaworowski  *
76975124cSRafal Jaworowski  * Developed by Semihalf.
86975124cSRafal Jaworowski  *
9db5ef4fcSRafal Jaworowski  * Portions of this software were developed by Semihalf
10db5ef4fcSRafal Jaworowski  * under sponsorship from the FreeBSD Foundation.
11db5ef4fcSRafal Jaworowski  *
126975124cSRafal Jaworowski  * Redistribution and use in source and binary forms, with or without
136975124cSRafal Jaworowski  * modification, are permitted provided that the following conditions
146975124cSRafal Jaworowski  * are met:
156975124cSRafal Jaworowski  * 1. Redistributions of source code must retain the above copyright
166975124cSRafal Jaworowski  *    notice, this list of conditions and the following disclaimer.
176975124cSRafal Jaworowski  * 2. Redistributions in binary form must reproduce the above copyright
186975124cSRafal Jaworowski  *    notice, this list of conditions and the following disclaimer in the
196975124cSRafal Jaworowski  *    documentation and/or other materials provided with the distribution.
206975124cSRafal Jaworowski  * 3. Neither the name of MARVELL nor the names of contributors
216975124cSRafal Jaworowski  *    may be used to endorse or promote products derived from this software
226975124cSRafal Jaworowski  *    without specific prior written permission.
236975124cSRafal Jaworowski  *
246975124cSRafal Jaworowski  * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
256975124cSRafal Jaworowski  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
266975124cSRafal Jaworowski  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
276975124cSRafal Jaworowski  * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
286975124cSRafal Jaworowski  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
296975124cSRafal Jaworowski  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
306975124cSRafal Jaworowski  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
316975124cSRafal Jaworowski  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
326975124cSRafal Jaworowski  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
336975124cSRafal Jaworowski  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
346975124cSRafal Jaworowski  * SUCH DAMAGE.
356975124cSRafal Jaworowski  */
366975124cSRafal Jaworowski 
376975124cSRafal Jaworowski /*
386975124cSRafal Jaworowski  * Marvell integrated PCI/PCI-Express controller driver.
396975124cSRafal Jaworowski  */
406975124cSRafal Jaworowski 
416975124cSRafal Jaworowski #include <sys/cdefs.h>
426975124cSRafal Jaworowski __FBSDID("$FreeBSD$");
436975124cSRafal Jaworowski 
446975124cSRafal Jaworowski #include <sys/param.h>
456975124cSRafal Jaworowski #include <sys/systm.h>
466975124cSRafal Jaworowski #include <sys/kernel.h>
476975124cSRafal Jaworowski #include <sys/lock.h>
486975124cSRafal Jaworowski #include <sys/malloc.h>
496975124cSRafal Jaworowski #include <sys/module.h>
506975124cSRafal Jaworowski #include <sys/mutex.h>
516975124cSRafal Jaworowski #include <sys/queue.h>
526975124cSRafal Jaworowski #include <sys/bus.h>
536975124cSRafal Jaworowski #include <sys/rman.h>
546975124cSRafal Jaworowski #include <sys/endian.h>
556975124cSRafal Jaworowski 
56dcd08302SNathan Whitehorn #include <machine/fdt.h>
5764dc1cf3SGrzegorz Bernacki #include <machine/intr.h>
5864dc1cf3SGrzegorz Bernacki 
596975124cSRafal Jaworowski #include <vm/vm.h>
606975124cSRafal Jaworowski #include <vm/pmap.h>
616975124cSRafal Jaworowski 
62db5ef4fcSRafal Jaworowski #include <dev/fdt/fdt_common.h>
63db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h>
64c826a643SNathan Whitehorn #include <dev/ofw/ofw_pci.h>
65db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h>
666975124cSRafal Jaworowski #include <dev/pci/pcivar.h>
676975124cSRafal Jaworowski #include <dev/pci/pcireg.h>
686975124cSRafal Jaworowski #include <dev/pci/pcib_private.h>
696975124cSRafal Jaworowski 
70db5ef4fcSRafal Jaworowski #include "ofw_bus_if.h"
716975124cSRafal Jaworowski #include "pcib_if.h"
726975124cSRafal Jaworowski 
7302c7dba9SIan Lepore #include <machine/devmap.h>
746975124cSRafal Jaworowski #include <machine/resource.h>
756975124cSRafal Jaworowski #include <machine/bus.h>
766975124cSRafal Jaworowski 
776975124cSRafal Jaworowski #include <arm/mv/mvreg.h>
786975124cSRafal Jaworowski #include <arm/mv/mvvar.h>
79db5ef4fcSRafal Jaworowski #include <arm/mv/mvwin.h>
806975124cSRafal Jaworowski 
8164dc1cf3SGrzegorz Bernacki #ifdef DEBUG
8264dc1cf3SGrzegorz Bernacki #define debugf(fmt, args...) do { printf(fmt,##args); } while (0)
8364dc1cf3SGrzegorz Bernacki #else
8464dc1cf3SGrzegorz Bernacki #define debugf(fmt, args...)
8564dc1cf3SGrzegorz Bernacki #endif
8664dc1cf3SGrzegorz Bernacki 
8702c7dba9SIan Lepore /*
8802c7dba9SIan Lepore  * Code and data related to fdt-based PCI configuration.
8902c7dba9SIan Lepore  *
9002c7dba9SIan Lepore  * This stuff used to be in dev/fdt/fdt_pci.c and fdt_common.h, but it was
9102c7dba9SIan Lepore  * always Marvell-specific so that was deleted and the code now lives here.
9202c7dba9SIan Lepore  */
9302c7dba9SIan Lepore 
9402c7dba9SIan Lepore struct mv_pci_range {
9502c7dba9SIan Lepore 	u_long	base_pci;
9602c7dba9SIan Lepore 	u_long	base_parent;
9702c7dba9SIan Lepore 	u_long	len;
9802c7dba9SIan Lepore };
9902c7dba9SIan Lepore 
10002c7dba9SIan Lepore #define FDT_RANGES_CELLS	((3 + 3 + 2) * 2)
10102c7dba9SIan Lepore 
10202c7dba9SIan Lepore static void
10302c7dba9SIan Lepore mv_pci_range_dump(struct mv_pci_range *range)
10402c7dba9SIan Lepore {
10502c7dba9SIan Lepore #ifdef DEBUG
10602c7dba9SIan Lepore 	printf("\n");
10702c7dba9SIan Lepore 	printf("  base_pci = 0x%08lx\n", range->base_pci);
10802c7dba9SIan Lepore 	printf("  base_par = 0x%08lx\n", range->base_parent);
10902c7dba9SIan Lepore 	printf("  len      = 0x%08lx\n", range->len);
11002c7dba9SIan Lepore #endif
11102c7dba9SIan Lepore }
11202c7dba9SIan Lepore 
11302c7dba9SIan Lepore static int
11402c7dba9SIan Lepore mv_pci_ranges_decode(phandle_t node, struct mv_pci_range *io_space,
11502c7dba9SIan Lepore     struct mv_pci_range *mem_space)
11602c7dba9SIan Lepore {
11702c7dba9SIan Lepore 	pcell_t ranges[FDT_RANGES_CELLS];
11802c7dba9SIan Lepore 	struct mv_pci_range *pci_space;
11902c7dba9SIan Lepore 	pcell_t addr_cells, size_cells, par_addr_cells;
12002c7dba9SIan Lepore 	pcell_t *rangesptr;
12102c7dba9SIan Lepore 	pcell_t cell0, cell1, cell2;
12202c7dba9SIan Lepore 	int tuple_size, tuples, i, rv, offset_cells, len;
12302c7dba9SIan Lepore 
12402c7dba9SIan Lepore 	/*
12502c7dba9SIan Lepore 	 * Retrieve 'ranges' property.
12602c7dba9SIan Lepore 	 */
12702c7dba9SIan Lepore 	if ((fdt_addrsize_cells(node, &addr_cells, &size_cells)) != 0)
12802c7dba9SIan Lepore 		return (EINVAL);
12902c7dba9SIan Lepore 	if (addr_cells != 3 || size_cells != 2)
13002c7dba9SIan Lepore 		return (ERANGE);
13102c7dba9SIan Lepore 
13202c7dba9SIan Lepore 	par_addr_cells = fdt_parent_addr_cells(node);
13302c7dba9SIan Lepore 	if (par_addr_cells > 3)
13402c7dba9SIan Lepore 		return (ERANGE);
13502c7dba9SIan Lepore 
13602c7dba9SIan Lepore 	len = OF_getproplen(node, "ranges");
13702c7dba9SIan Lepore 	if (len > sizeof(ranges))
13802c7dba9SIan Lepore 		return (ENOMEM);
13902c7dba9SIan Lepore 
14002c7dba9SIan Lepore 	if (OF_getprop(node, "ranges", ranges, sizeof(ranges)) <= 0)
14102c7dba9SIan Lepore 		return (EINVAL);
14202c7dba9SIan Lepore 
14302c7dba9SIan Lepore 	tuple_size = sizeof(pcell_t) * (addr_cells + par_addr_cells +
14402c7dba9SIan Lepore 	    size_cells);
14502c7dba9SIan Lepore 	tuples = len / tuple_size;
14602c7dba9SIan Lepore 
14702c7dba9SIan Lepore 	/*
14802c7dba9SIan Lepore 	 * Initialize the ranges so that we don't have to worry about
14902c7dba9SIan Lepore 	 * having them all defined in the FDT. In particular, it is
15002c7dba9SIan Lepore 	 * perfectly fine not to want I/O space on PCI busses.
15102c7dba9SIan Lepore 	 */
15202c7dba9SIan Lepore 	bzero(io_space, sizeof(*io_space));
15302c7dba9SIan Lepore 	bzero(mem_space, sizeof(*mem_space));
15402c7dba9SIan Lepore 
15502c7dba9SIan Lepore 	rangesptr = &ranges[0];
15602c7dba9SIan Lepore 	offset_cells = 0;
15702c7dba9SIan Lepore 	for (i = 0; i < tuples; i++) {
15802c7dba9SIan Lepore 		cell0 = fdt_data_get((void *)rangesptr, 1);
15902c7dba9SIan Lepore 		rangesptr++;
16002c7dba9SIan Lepore 		cell1 = fdt_data_get((void *)rangesptr, 1);
16102c7dba9SIan Lepore 		rangesptr++;
16202c7dba9SIan Lepore 		cell2 = fdt_data_get((void *)rangesptr, 1);
16302c7dba9SIan Lepore 		rangesptr++;
16402c7dba9SIan Lepore 
16502c7dba9SIan Lepore 		if (cell0 & 0x02000000) {
16602c7dba9SIan Lepore 			pci_space = mem_space;
16702c7dba9SIan Lepore 		} else if (cell0 & 0x01000000) {
16802c7dba9SIan Lepore 			pci_space = io_space;
16902c7dba9SIan Lepore 		} else {
17002c7dba9SIan Lepore 			rv = ERANGE;
17102c7dba9SIan Lepore 			goto out;
17202c7dba9SIan Lepore 		}
17302c7dba9SIan Lepore 
17402c7dba9SIan Lepore 		if (par_addr_cells == 3) {
17502c7dba9SIan Lepore 			/*
17602c7dba9SIan Lepore 			 * This is a PCI subnode 'ranges'. Skip cell0 and
17702c7dba9SIan Lepore 			 * cell1 of this entry and only use cell2.
17802c7dba9SIan Lepore 			 */
17902c7dba9SIan Lepore 			offset_cells = 2;
18002c7dba9SIan Lepore 			rangesptr += offset_cells;
18102c7dba9SIan Lepore 		}
18202c7dba9SIan Lepore 
18302c7dba9SIan Lepore 		if (fdt_data_verify((void *)rangesptr, par_addr_cells -
18402c7dba9SIan Lepore 		    offset_cells)) {
18502c7dba9SIan Lepore 			rv = ERANGE;
18602c7dba9SIan Lepore 			goto out;
18702c7dba9SIan Lepore 		}
18802c7dba9SIan Lepore 		pci_space->base_parent = fdt_data_get((void *)rangesptr,
18902c7dba9SIan Lepore 		    par_addr_cells - offset_cells);
19002c7dba9SIan Lepore 		rangesptr += par_addr_cells - offset_cells;
19102c7dba9SIan Lepore 
19202c7dba9SIan Lepore 		if (fdt_data_verify((void *)rangesptr, size_cells)) {
19302c7dba9SIan Lepore 			rv = ERANGE;
19402c7dba9SIan Lepore 			goto out;
19502c7dba9SIan Lepore 		}
19602c7dba9SIan Lepore 		pci_space->len = fdt_data_get((void *)rangesptr, size_cells);
19702c7dba9SIan Lepore 		rangesptr += size_cells;
19802c7dba9SIan Lepore 
19902c7dba9SIan Lepore 		pci_space->base_pci = cell2;
20002c7dba9SIan Lepore 	}
20102c7dba9SIan Lepore 	rv = 0;
20202c7dba9SIan Lepore out:
20302c7dba9SIan Lepore 	return (rv);
20402c7dba9SIan Lepore }
20502c7dba9SIan Lepore 
20602c7dba9SIan Lepore static int
20702c7dba9SIan Lepore mv_pci_ranges(phandle_t node, struct mv_pci_range *io_space,
20802c7dba9SIan Lepore     struct mv_pci_range *mem_space)
20902c7dba9SIan Lepore {
21002c7dba9SIan Lepore 	int err;
21102c7dba9SIan Lepore 
21202c7dba9SIan Lepore 	debugf("Processing PCI node: %x\n", node);
21302c7dba9SIan Lepore 	if ((err = mv_pci_ranges_decode(node, io_space, mem_space)) != 0) {
21402c7dba9SIan Lepore 		debugf("could not decode parent PCI node 'ranges'\n");
21502c7dba9SIan Lepore 		return (err);
21602c7dba9SIan Lepore 	}
21702c7dba9SIan Lepore 
21802c7dba9SIan Lepore 	debugf("Post fixup dump:\n");
21902c7dba9SIan Lepore 	mv_pci_range_dump(io_space);
22002c7dba9SIan Lepore 	mv_pci_range_dump(mem_space);
22102c7dba9SIan Lepore 	return (0);
22202c7dba9SIan Lepore }
22302c7dba9SIan Lepore 
22402c7dba9SIan Lepore int
22502c7dba9SIan Lepore mv_pci_devmap(phandle_t node, struct arm_devmap_entry *devmap, vm_offset_t io_va,
22602c7dba9SIan Lepore     vm_offset_t mem_va)
22702c7dba9SIan Lepore {
22802c7dba9SIan Lepore 	struct mv_pci_range io_space, mem_space;
22902c7dba9SIan Lepore 	int error;
23002c7dba9SIan Lepore 
23102c7dba9SIan Lepore 	if ((error = mv_pci_ranges_decode(node, &io_space, &mem_space)) != 0)
23202c7dba9SIan Lepore 		return (error);
23302c7dba9SIan Lepore 
23402c7dba9SIan Lepore 	devmap->pd_va = (io_va ? io_va : io_space.base_parent);
23502c7dba9SIan Lepore 	devmap->pd_pa = io_space.base_parent;
23602c7dba9SIan Lepore 	devmap->pd_size = io_space.len;
23702c7dba9SIan Lepore 	devmap->pd_prot = VM_PROT_READ | VM_PROT_WRITE;
23802c7dba9SIan Lepore 	devmap->pd_cache = PTE_NOCACHE;
23902c7dba9SIan Lepore 	devmap++;
24002c7dba9SIan Lepore 
24102c7dba9SIan Lepore 	devmap->pd_va = (mem_va ? mem_va : mem_space.base_parent);
24202c7dba9SIan Lepore 	devmap->pd_pa = mem_space.base_parent;
24302c7dba9SIan Lepore 	devmap->pd_size = mem_space.len;
24402c7dba9SIan Lepore 	devmap->pd_prot = VM_PROT_READ | VM_PROT_WRITE;
24502c7dba9SIan Lepore 	devmap->pd_cache = PTE_NOCACHE;
24602c7dba9SIan Lepore 	return (0);
24702c7dba9SIan Lepore }
24802c7dba9SIan Lepore 
24902c7dba9SIan Lepore /*
25002c7dba9SIan Lepore  * Code and data related to the Marvell pcib driver.
25102c7dba9SIan Lepore  */
25202c7dba9SIan Lepore 
2537a22215cSEitan Adler #define PCI_CFG_ENA		(1U << 31)
2546975124cSRafal Jaworowski #define PCI_CFG_BUS(bus)	(((bus) & 0xff) << 16)
2556975124cSRafal Jaworowski #define PCI_CFG_DEV(dev)	(((dev) & 0x1f) << 11)
2566975124cSRafal Jaworowski #define PCI_CFG_FUN(fun)	(((fun) & 0x7) << 8)
2576975124cSRafal Jaworowski #define PCI_CFG_PCIE_REG(reg)	((reg) & 0xfc)
2586975124cSRafal Jaworowski 
2596975124cSRafal Jaworowski #define PCI_REG_CFG_ADDR	0x0C78
2606975124cSRafal Jaworowski #define PCI_REG_CFG_DATA	0x0C7C
2616975124cSRafal Jaworowski 
2626975124cSRafal Jaworowski #define PCIE_REG_CFG_ADDR	0x18F8
2636975124cSRafal Jaworowski #define PCIE_REG_CFG_DATA	0x18FC
2646975124cSRafal Jaworowski #define PCIE_REG_CONTROL	0x1A00
2656975124cSRafal Jaworowski #define   PCIE_CTRL_LINK1X	0x00000001
2666975124cSRafal Jaworowski #define PCIE_REG_STATUS		0x1A04
2676975124cSRafal Jaworowski #define PCIE_REG_IRQ_MASK	0x1910
2686975124cSRafal Jaworowski 
269e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_ROOT_CMPLX	(1 << 1)
270e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_HOT_RESET	(1 << 24)
2716975124cSRafal Jaworowski 
272e3ac9753SGrzegorz Bernacki #define PCIE_LINK_TIMEOUT	1000000
2736975124cSRafal Jaworowski 
274e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_LINK_DOWN	1
275e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_DEV_OFFS	16
276e3ac9753SGrzegorz Bernacki 
277e3ac9753SGrzegorz Bernacki /* Minimum PCI Memory and I/O allocations taken from PCI spec (in bytes) */
278e3ac9753SGrzegorz Bernacki #define PCI_MIN_IO_ALLOC	4
279e3ac9753SGrzegorz Bernacki #define PCI_MIN_MEM_ALLOC	16
280e3ac9753SGrzegorz Bernacki 
281e3ac9753SGrzegorz Bernacki #define BITS_PER_UINT32		(NBBY * sizeof(uint32_t))
2826975124cSRafal Jaworowski 
283db5ef4fcSRafal Jaworowski struct mv_pcib_softc {
2846975124cSRafal Jaworowski 	device_t	sc_dev;
2856975124cSRafal Jaworowski 
286db5ef4fcSRafal Jaworowski 	struct rman	sc_mem_rman;
287db5ef4fcSRafal Jaworowski 	bus_addr_t	sc_mem_base;
288db5ef4fcSRafal Jaworowski 	bus_addr_t	sc_mem_size;
289e3ac9753SGrzegorz Bernacki 	uint32_t	sc_mem_map[MV_PCI_MEM_SLICE_SIZE /
290e3ac9753SGrzegorz Bernacki 	    (PCI_MIN_MEM_ALLOC * BITS_PER_UINT32)];
291e3ac9753SGrzegorz Bernacki 	int		sc_win_target;
292db5ef4fcSRafal Jaworowski 	int		sc_mem_win_attr;
2936975124cSRafal Jaworowski 
294db5ef4fcSRafal Jaworowski 	struct rman	sc_io_rman;
295db5ef4fcSRafal Jaworowski 	bus_addr_t	sc_io_base;
296db5ef4fcSRafal Jaworowski 	bus_addr_t	sc_io_size;
297e3ac9753SGrzegorz Bernacki 	uint32_t	sc_io_map[MV_PCI_IO_SLICE_SIZE /
298e3ac9753SGrzegorz Bernacki 	    (PCI_MIN_IO_ALLOC * BITS_PER_UINT32)];
299db5ef4fcSRafal Jaworowski 	int		sc_io_win_attr;
3006975124cSRafal Jaworowski 
3016975124cSRafal Jaworowski 	struct resource	*sc_res;
3026975124cSRafal Jaworowski 	bus_space_handle_t sc_bsh;
3036975124cSRafal Jaworowski 	bus_space_tag_t	sc_bst;
3046975124cSRafal Jaworowski 	int		sc_rid;
3056975124cSRafal Jaworowski 
30664dc1cf3SGrzegorz Bernacki 	struct mtx	sc_msi_mtx;
30764dc1cf3SGrzegorz Bernacki 	uint32_t	sc_msi_bitmap;
30864dc1cf3SGrzegorz Bernacki 
3096975124cSRafal Jaworowski 	int		sc_busnr;		/* Host bridge bus number */
3106975124cSRafal Jaworowski 	int		sc_devnr;		/* Host bridge device number */
311db5ef4fcSRafal Jaworowski 	int		sc_type;
312e3ac9753SGrzegorz Bernacki 	int		sc_mode;		/* Endpoint / Root Complex */
3136975124cSRafal Jaworowski 
314c826a643SNathan Whitehorn 	struct ofw_bus_iinfo	sc_pci_iinfo;
3156975124cSRafal Jaworowski };
3166975124cSRafal Jaworowski 
317db5ef4fcSRafal Jaworowski /* Local forward prototypes */
318db5ef4fcSRafal Jaworowski static int mv_pcib_decode_win(phandle_t, struct mv_pcib_softc *);
319db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfginit(void);
320db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_hw_cfgread(struct mv_pcib_softc *, u_int, u_int,
321db5ef4fcSRafal Jaworowski     u_int, u_int, int);
322db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfgwrite(struct mv_pcib_softc *, u_int, u_int,
323db5ef4fcSRafal Jaworowski     u_int, u_int, uint32_t, int);
324db5ef4fcSRafal Jaworowski static int mv_pcib_init(struct mv_pcib_softc *, int, int);
325db5ef4fcSRafal Jaworowski static int mv_pcib_init_all_bars(struct mv_pcib_softc *, int, int, int, int);
326db5ef4fcSRafal Jaworowski static void mv_pcib_init_bridge(struct mv_pcib_softc *, int, int, int);
327db5ef4fcSRafal Jaworowski static inline void pcib_write_irq_mask(struct mv_pcib_softc *, uint32_t);
328e3ac9753SGrzegorz Bernacki static void mv_pcib_enable(struct mv_pcib_softc *, uint32_t);
329e3ac9753SGrzegorz Bernacki static int mv_pcib_mem_init(struct mv_pcib_softc *);
330db5ef4fcSRafal Jaworowski 
331db5ef4fcSRafal Jaworowski /* Forward prototypes */
332db5ef4fcSRafal Jaworowski static int mv_pcib_probe(device_t);
333db5ef4fcSRafal Jaworowski static int mv_pcib_attach(device_t);
334db5ef4fcSRafal Jaworowski 
335db5ef4fcSRafal Jaworowski static struct resource *mv_pcib_alloc_resource(device_t, device_t, int, int *,
3366975124cSRafal Jaworowski     u_long, u_long, u_long, u_int);
337db5ef4fcSRafal Jaworowski static int mv_pcib_release_resource(device_t, device_t, int, int,
3386975124cSRafal Jaworowski     struct resource *);
339db5ef4fcSRafal Jaworowski static int mv_pcib_read_ivar(device_t, device_t, int, uintptr_t *);
340db5ef4fcSRafal Jaworowski static int mv_pcib_write_ivar(device_t, device_t, int, uintptr_t);
3416975124cSRafal Jaworowski 
342db5ef4fcSRafal Jaworowski static int mv_pcib_maxslots(device_t);
343db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_read_config(device_t, u_int, u_int, u_int, u_int, int);
344db5ef4fcSRafal Jaworowski static void mv_pcib_write_config(device_t, u_int, u_int, u_int, u_int,
3456975124cSRafal Jaworowski     uint32_t, int);
346db5ef4fcSRafal Jaworowski static int mv_pcib_route_interrupt(device_t, device_t, int);
34764dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP)
34864dc1cf3SGrzegorz Bernacki static int mv_pcib_alloc_msi(device_t, device_t, int, int, int *);
34964dc1cf3SGrzegorz Bernacki static int mv_pcib_map_msi(device_t, device_t, int, uint64_t *, uint32_t *);
35064dc1cf3SGrzegorz Bernacki static int mv_pcib_release_msi(device_t, device_t, int, int *);
35164dc1cf3SGrzegorz Bernacki #endif
3526975124cSRafal Jaworowski 
3536975124cSRafal Jaworowski /*
3546975124cSRafal Jaworowski  * Bus interface definitions.
3556975124cSRafal Jaworowski  */
356db5ef4fcSRafal Jaworowski static device_method_t mv_pcib_methods[] = {
3576975124cSRafal Jaworowski 	/* Device interface */
358db5ef4fcSRafal Jaworowski 	DEVMETHOD(device_probe,			mv_pcib_probe),
359db5ef4fcSRafal Jaworowski 	DEVMETHOD(device_attach,		mv_pcib_attach),
3606975124cSRafal Jaworowski 
3616975124cSRafal Jaworowski 	/* Bus interface */
362db5ef4fcSRafal Jaworowski 	DEVMETHOD(bus_read_ivar,		mv_pcib_read_ivar),
363db5ef4fcSRafal Jaworowski 	DEVMETHOD(bus_write_ivar,		mv_pcib_write_ivar),
364db5ef4fcSRafal Jaworowski 	DEVMETHOD(bus_alloc_resource,		mv_pcib_alloc_resource),
365db5ef4fcSRafal Jaworowski 	DEVMETHOD(bus_release_resource,		mv_pcib_release_resource),
3666975124cSRafal Jaworowski 	DEVMETHOD(bus_activate_resource,	bus_generic_activate_resource),
3676975124cSRafal Jaworowski 	DEVMETHOD(bus_deactivate_resource,	bus_generic_deactivate_resource),
3686975124cSRafal Jaworowski 	DEVMETHOD(bus_setup_intr,		bus_generic_setup_intr),
3696975124cSRafal Jaworowski 	DEVMETHOD(bus_teardown_intr,		bus_generic_teardown_intr),
3706975124cSRafal Jaworowski 
3716975124cSRafal Jaworowski 	/* pcib interface */
372db5ef4fcSRafal Jaworowski 	DEVMETHOD(pcib_maxslots,		mv_pcib_maxslots),
373db5ef4fcSRafal Jaworowski 	DEVMETHOD(pcib_read_config,		mv_pcib_read_config),
374db5ef4fcSRafal Jaworowski 	DEVMETHOD(pcib_write_config,		mv_pcib_write_config),
375db5ef4fcSRafal Jaworowski 	DEVMETHOD(pcib_route_interrupt,		mv_pcib_route_interrupt),
376db5ef4fcSRafal Jaworowski 
37764dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP)
37864dc1cf3SGrzegorz Bernacki 	DEVMETHOD(pcib_alloc_msi,		mv_pcib_alloc_msi),
37964dc1cf3SGrzegorz Bernacki 	DEVMETHOD(pcib_release_msi,		mv_pcib_release_msi),
38064dc1cf3SGrzegorz Bernacki 	DEVMETHOD(pcib_map_msi,			mv_pcib_map_msi),
38164dc1cf3SGrzegorz Bernacki #endif
38264dc1cf3SGrzegorz Bernacki 
383db5ef4fcSRafal Jaworowski 	/* OFW bus interface */
384db5ef4fcSRafal Jaworowski 	DEVMETHOD(ofw_bus_get_compat,   ofw_bus_gen_get_compat),
385db5ef4fcSRafal Jaworowski 	DEVMETHOD(ofw_bus_get_model,    ofw_bus_gen_get_model),
386db5ef4fcSRafal Jaworowski 	DEVMETHOD(ofw_bus_get_name,     ofw_bus_gen_get_name),
387db5ef4fcSRafal Jaworowski 	DEVMETHOD(ofw_bus_get_node,     ofw_bus_gen_get_node),
388db5ef4fcSRafal Jaworowski 	DEVMETHOD(ofw_bus_get_type,     ofw_bus_gen_get_type),
3896975124cSRafal Jaworowski 
3904b7ec270SMarius Strobl 	DEVMETHOD_END
3916975124cSRafal Jaworowski };
3926975124cSRafal Jaworowski 
393db5ef4fcSRafal Jaworowski static driver_t mv_pcib_driver = {
3946975124cSRafal Jaworowski 	"pcib",
395db5ef4fcSRafal Jaworowski 	mv_pcib_methods,
396db5ef4fcSRafal Jaworowski 	sizeof(struct mv_pcib_softc),
3976975124cSRafal Jaworowski };
3986975124cSRafal Jaworowski 
3996975124cSRafal Jaworowski devclass_t pcib_devclass;
4006975124cSRafal Jaworowski 
4015cd2b97cSNathan Whitehorn DRIVER_MODULE(pcib, nexus, mv_pcib_driver, pcib_devclass, 0, 0);
4026975124cSRafal Jaworowski 
4036975124cSRafal Jaworowski static struct mtx pcicfg_mtx;
4046975124cSRafal Jaworowski 
405db5ef4fcSRafal Jaworowski static int
406db5ef4fcSRafal Jaworowski mv_pcib_probe(device_t self)
4076975124cSRafal Jaworowski {
4081b96faf8SMarcel Moolenaar 	phandle_t node;
4096975124cSRafal Jaworowski 
4101b96faf8SMarcel Moolenaar 	node = ofw_bus_get_node(self);
4111b96faf8SMarcel Moolenaar 	if (!fdt_is_type(node, "pci"))
412db5ef4fcSRafal Jaworowski 		return (ENXIO);
4131b96faf8SMarcel Moolenaar 
414c826a643SNathan Whitehorn 	if (!(ofw_bus_is_compatible(self, "mrvl,pcie") ||
415c826a643SNathan Whitehorn 	    ofw_bus_is_compatible(self, "mrvl,pci")))
416db5ef4fcSRafal Jaworowski 		return (ENXIO);
4176975124cSRafal Jaworowski 
418db5ef4fcSRafal Jaworowski 	device_set_desc(self, "Marvell Integrated PCI/PCI-E Controller");
419db5ef4fcSRafal Jaworowski 	return (BUS_PROBE_DEFAULT);
420db5ef4fcSRafal Jaworowski }
421db5ef4fcSRafal Jaworowski 
422db5ef4fcSRafal Jaworowski static int
423db5ef4fcSRafal Jaworowski mv_pcib_attach(device_t self)
424db5ef4fcSRafal Jaworowski {
425db5ef4fcSRafal Jaworowski 	struct mv_pcib_softc *sc;
426db5ef4fcSRafal Jaworowski 	phandle_t node, parnode;
427e3ac9753SGrzegorz Bernacki 	uint32_t val, unit;
428db5ef4fcSRafal Jaworowski 	int err;
429db5ef4fcSRafal Jaworowski 
430db5ef4fcSRafal Jaworowski 	sc = device_get_softc(self);
431db5ef4fcSRafal Jaworowski 	sc->sc_dev = self;
432e3ac9753SGrzegorz Bernacki 	unit = fdt_get_unit(self);
433e3ac9753SGrzegorz Bernacki 
434db5ef4fcSRafal Jaworowski 
4351b96faf8SMarcel Moolenaar 	node = ofw_bus_get_node(self);
4361b96faf8SMarcel Moolenaar 	parnode = OF_parent(node);
4371b96faf8SMarcel Moolenaar 	if (fdt_is_compatible(node, "mrvl,pcie")) {
438db5ef4fcSRafal Jaworowski 		sc->sc_type = MV_TYPE_PCIE;
439e3ac9753SGrzegorz Bernacki 		sc->sc_win_target = MV_WIN_PCIE_TARGET(unit);
440e3ac9753SGrzegorz Bernacki 		sc->sc_mem_win_attr = MV_WIN_PCIE_MEM_ATTR(unit);
441e3ac9753SGrzegorz Bernacki 		sc->sc_io_win_attr = MV_WIN_PCIE_IO_ATTR(unit);
4421b96faf8SMarcel Moolenaar 	} else if (fdt_is_compatible(node, "mrvl,pci")) {
443db5ef4fcSRafal Jaworowski 		sc->sc_type = MV_TYPE_PCI;
444e3ac9753SGrzegorz Bernacki 		sc->sc_win_target = MV_WIN_PCI_TARGET;
445db5ef4fcSRafal Jaworowski 		sc->sc_mem_win_attr = MV_WIN_PCI_MEM_ATTR;
446db5ef4fcSRafal Jaworowski 		sc->sc_io_win_attr = MV_WIN_PCI_IO_ATTR;
447db5ef4fcSRafal Jaworowski 	} else
448db5ef4fcSRafal Jaworowski 		return (ENXIO);
449db5ef4fcSRafal Jaworowski 
450db5ef4fcSRafal Jaworowski 	/*
451db5ef4fcSRafal Jaworowski 	 * Retrieve our mem-mapped registers range.
452db5ef4fcSRafal Jaworowski 	 */
453db5ef4fcSRafal Jaworowski 	sc->sc_rid = 0;
454db5ef4fcSRafal Jaworowski 	sc->sc_res = bus_alloc_resource_any(self, SYS_RES_MEMORY, &sc->sc_rid,
455db5ef4fcSRafal Jaworowski 	    RF_ACTIVE);
456db5ef4fcSRafal Jaworowski 	if (sc->sc_res == NULL) {
457db5ef4fcSRafal Jaworowski 		device_printf(self, "could not map memory\n");
458db5ef4fcSRafal Jaworowski 		return (ENXIO);
459db5ef4fcSRafal Jaworowski 	}
460db5ef4fcSRafal Jaworowski 	sc->sc_bst = rman_get_bustag(sc->sc_res);
461db5ef4fcSRafal Jaworowski 	sc->sc_bsh = rman_get_bushandle(sc->sc_res);
462db5ef4fcSRafal Jaworowski 
463e3ac9753SGrzegorz Bernacki 	val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_CONTROL);
464e3ac9753SGrzegorz Bernacki 	sc->sc_mode = (val & PCIE_CONTROL_ROOT_CMPLX ? MV_MODE_ROOT :
465e3ac9753SGrzegorz Bernacki 	    MV_MODE_ENDPOINT);
466e3ac9753SGrzegorz Bernacki 
467e3ac9753SGrzegorz Bernacki 	/*
468e3ac9753SGrzegorz Bernacki 	 * Get PCI interrupt info.
469e3ac9753SGrzegorz Bernacki 	 */
470c826a643SNathan Whitehorn 	if (sc->sc_mode == MV_MODE_ROOT)
471c826a643SNathan Whitehorn 		ofw_bus_setup_iinfo(node, &sc->sc_pci_iinfo, sizeof(pcell_t));
472e3ac9753SGrzegorz Bernacki 
473db5ef4fcSRafal Jaworowski 	/*
474db5ef4fcSRafal Jaworowski 	 * Configure decode windows for PCI(E) access.
475db5ef4fcSRafal Jaworowski 	 */
476db5ef4fcSRafal Jaworowski 	if (mv_pcib_decode_win(node, sc) != 0)
477db5ef4fcSRafal Jaworowski 		return (ENXIO);
478db5ef4fcSRafal Jaworowski 
479db5ef4fcSRafal Jaworowski 	mv_pcib_hw_cfginit();
480db5ef4fcSRafal Jaworowski 
481db5ef4fcSRafal Jaworowski 	/*
482e3ac9753SGrzegorz Bernacki 	 * Enable PCIE device.
483e3ac9753SGrzegorz Bernacki 	 */
484e3ac9753SGrzegorz Bernacki 	mv_pcib_enable(sc, unit);
485e3ac9753SGrzegorz Bernacki 
486e3ac9753SGrzegorz Bernacki 	/*
487e3ac9753SGrzegorz Bernacki 	 * Memory management.
488e3ac9753SGrzegorz Bernacki 	 */
489e3ac9753SGrzegorz Bernacki 	err = mv_pcib_mem_init(sc);
490e3ac9753SGrzegorz Bernacki 	if (err)
491e3ac9753SGrzegorz Bernacki 		return (err);
492e3ac9753SGrzegorz Bernacki 
493e3ac9753SGrzegorz Bernacki 	if (sc->sc_mode == MV_MODE_ROOT) {
494e3ac9753SGrzegorz Bernacki 		err = mv_pcib_init(sc, sc->sc_busnr,
495e3ac9753SGrzegorz Bernacki 		    mv_pcib_maxslots(sc->sc_dev));
496e3ac9753SGrzegorz Bernacki 		if (err)
497e3ac9753SGrzegorz Bernacki 			goto error;
498e3ac9753SGrzegorz Bernacki 
499e3ac9753SGrzegorz Bernacki 		device_add_child(self, "pci", -1);
500e3ac9753SGrzegorz Bernacki 	} else {
501e3ac9753SGrzegorz Bernacki 		sc->sc_devnr = 1;
502e3ac9753SGrzegorz Bernacki 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
503e3ac9753SGrzegorz Bernacki 		    PCIE_REG_STATUS, 1 << PCIE_STATUS_DEV_OFFS);
504e3ac9753SGrzegorz Bernacki 		device_add_child(self, "pci_ep", -1);
505e3ac9753SGrzegorz Bernacki 	}
506e3ac9753SGrzegorz Bernacki 
50764dc1cf3SGrzegorz Bernacki 	mtx_init(&sc->sc_msi_mtx, "msi_mtx", NULL, MTX_DEF);
508e3ac9753SGrzegorz Bernacki 	return (bus_generic_attach(self));
509e3ac9753SGrzegorz Bernacki 
510e3ac9753SGrzegorz Bernacki error:
511e3ac9753SGrzegorz Bernacki 	/* XXX SYS_RES_ should be released here */
512e3ac9753SGrzegorz Bernacki 	rman_fini(&sc->sc_mem_rman);
513e3ac9753SGrzegorz Bernacki 	rman_fini(&sc->sc_io_rman);
514e3ac9753SGrzegorz Bernacki 
515e3ac9753SGrzegorz Bernacki 	return (err);
516e3ac9753SGrzegorz Bernacki }
517e3ac9753SGrzegorz Bernacki 
518e3ac9753SGrzegorz Bernacki static void
519e3ac9753SGrzegorz Bernacki mv_pcib_enable(struct mv_pcib_softc *sc, uint32_t unit)
520e3ac9753SGrzegorz Bernacki {
521e3ac9753SGrzegorz Bernacki 	uint32_t val;
522e3ac9753SGrzegorz Bernacki #if !defined(SOC_MV_ARMADAXP)
523e3ac9753SGrzegorz Bernacki 	int timeout;
524e3ac9753SGrzegorz Bernacki 
525e3ac9753SGrzegorz Bernacki 	/*
526e3ac9753SGrzegorz Bernacki 	 * Check if PCIE device is enabled.
527e3ac9753SGrzegorz Bernacki 	 */
528e3ac9753SGrzegorz Bernacki 	if (read_cpu_ctrl(CPU_CONTROL) & CPU_CONTROL_PCIE_DISABLE(unit)) {
529e3ac9753SGrzegorz Bernacki 		write_cpu_ctrl(CPU_CONTROL, read_cpu_ctrl(CPU_CONTROL) &
530e3ac9753SGrzegorz Bernacki 		    ~(CPU_CONTROL_PCIE_DISABLE(unit)));
531e3ac9753SGrzegorz Bernacki 
532e3ac9753SGrzegorz Bernacki 		timeout = PCIE_LINK_TIMEOUT;
533e3ac9753SGrzegorz Bernacki 		val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
534e3ac9753SGrzegorz Bernacki 		    PCIE_REG_STATUS);
535e3ac9753SGrzegorz Bernacki 		while (((val & PCIE_STATUS_LINK_DOWN) == 1) && (timeout > 0)) {
536e3ac9753SGrzegorz Bernacki 			DELAY(1000);
537e3ac9753SGrzegorz Bernacki 			timeout -= 1000;
538e3ac9753SGrzegorz Bernacki 			val = bus_space_read_4(sc->sc_bst, sc->sc_bsh,
539e3ac9753SGrzegorz Bernacki 			    PCIE_REG_STATUS);
540e3ac9753SGrzegorz Bernacki 		}
541e3ac9753SGrzegorz Bernacki 	}
542e3ac9753SGrzegorz Bernacki #endif
543e3ac9753SGrzegorz Bernacki 
544e3ac9753SGrzegorz Bernacki 
545e3ac9753SGrzegorz Bernacki 	if (sc->sc_mode == MV_MODE_ROOT) {
546e3ac9753SGrzegorz Bernacki 		/*
547db5ef4fcSRafal Jaworowski 		 * Enable PCI bridge.
548db5ef4fcSRafal Jaworowski 		 */
549e3ac9753SGrzegorz Bernacki 		val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND);
550e3ac9753SGrzegorz Bernacki 		val |= PCIM_CMD_SERRESPEN | PCIM_CMD_BUSMASTEREN |
551e3ac9753SGrzegorz Bernacki 		    PCIM_CMD_MEMEN | PCIM_CMD_PORTEN;
552e3ac9753SGrzegorz Bernacki 		bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND, val);
553e3ac9753SGrzegorz Bernacki 	}
554e3ac9753SGrzegorz Bernacki }
555db5ef4fcSRafal Jaworowski 
556e3ac9753SGrzegorz Bernacki static int
557e3ac9753SGrzegorz Bernacki mv_pcib_mem_init(struct mv_pcib_softc *sc)
558e3ac9753SGrzegorz Bernacki {
559e3ac9753SGrzegorz Bernacki 	int err;
560db5ef4fcSRafal Jaworowski 
561e3ac9753SGrzegorz Bernacki 	/*
562e3ac9753SGrzegorz Bernacki 	 * Memory management.
563e3ac9753SGrzegorz Bernacki 	 */
564db5ef4fcSRafal Jaworowski 	sc->sc_mem_rman.rm_type = RMAN_ARRAY;
565db5ef4fcSRafal Jaworowski 	err = rman_init(&sc->sc_mem_rman);
566db5ef4fcSRafal Jaworowski 	if (err)
567db5ef4fcSRafal Jaworowski 		return (err);
568db5ef4fcSRafal Jaworowski 
569db5ef4fcSRafal Jaworowski 	sc->sc_io_rman.rm_type = RMAN_ARRAY;
570db5ef4fcSRafal Jaworowski 	err = rman_init(&sc->sc_io_rman);
571db5ef4fcSRafal Jaworowski 	if (err) {
572db5ef4fcSRafal Jaworowski 		rman_fini(&sc->sc_mem_rman);
573db5ef4fcSRafal Jaworowski 		return (err);
574db5ef4fcSRafal Jaworowski 	}
575db5ef4fcSRafal Jaworowski 
576db5ef4fcSRafal Jaworowski 	err = rman_manage_region(&sc->sc_mem_rman, sc->sc_mem_base,
577db5ef4fcSRafal Jaworowski 	    sc->sc_mem_base + sc->sc_mem_size - 1);
578db5ef4fcSRafal Jaworowski 	if (err)
579db5ef4fcSRafal Jaworowski 		goto error;
580db5ef4fcSRafal Jaworowski 
581db5ef4fcSRafal Jaworowski 	err = rman_manage_region(&sc->sc_io_rman, sc->sc_io_base,
582db5ef4fcSRafal Jaworowski 	    sc->sc_io_base + sc->sc_io_size - 1);
583db5ef4fcSRafal Jaworowski 	if (err)
584db5ef4fcSRafal Jaworowski 		goto error;
585db5ef4fcSRafal Jaworowski 
586e3ac9753SGrzegorz Bernacki 	return (0);
587db5ef4fcSRafal Jaworowski 
588db5ef4fcSRafal Jaworowski error:
589db5ef4fcSRafal Jaworowski 	rman_fini(&sc->sc_mem_rman);
590db5ef4fcSRafal Jaworowski 	rman_fini(&sc->sc_io_rman);
591e3ac9753SGrzegorz Bernacki 
592db5ef4fcSRafal Jaworowski 	return (err);
593db5ef4fcSRafal Jaworowski }
594db5ef4fcSRafal Jaworowski 
595e3ac9753SGrzegorz Bernacki static inline uint32_t
596e3ac9753SGrzegorz Bernacki pcib_bit_get(uint32_t *map, uint32_t bit)
597e3ac9753SGrzegorz Bernacki {
598e3ac9753SGrzegorz Bernacki 	uint32_t n = bit / BITS_PER_UINT32;
599e3ac9753SGrzegorz Bernacki 
600e3ac9753SGrzegorz Bernacki 	bit = bit % BITS_PER_UINT32;
601e3ac9753SGrzegorz Bernacki 	return (map[n] & (1 << bit));
602e3ac9753SGrzegorz Bernacki }
603e3ac9753SGrzegorz Bernacki 
604e3ac9753SGrzegorz Bernacki static inline void
605e3ac9753SGrzegorz Bernacki pcib_bit_set(uint32_t *map, uint32_t bit)
606e3ac9753SGrzegorz Bernacki {
607e3ac9753SGrzegorz Bernacki 	uint32_t n = bit / BITS_PER_UINT32;
608e3ac9753SGrzegorz Bernacki 
609e3ac9753SGrzegorz Bernacki 	bit = bit % BITS_PER_UINT32;
610e3ac9753SGrzegorz Bernacki 	map[n] |= (1 << bit);
611e3ac9753SGrzegorz Bernacki }
612e3ac9753SGrzegorz Bernacki 
613e3ac9753SGrzegorz Bernacki static inline uint32_t
614e3ac9753SGrzegorz Bernacki pcib_map_check(uint32_t *map, uint32_t start, uint32_t bits)
615e3ac9753SGrzegorz Bernacki {
616e3ac9753SGrzegorz Bernacki 	uint32_t i;
617e3ac9753SGrzegorz Bernacki 
618e3ac9753SGrzegorz Bernacki 	for (i = start; i < start + bits; i++)
619e3ac9753SGrzegorz Bernacki 		if (pcib_bit_get(map, i))
620e3ac9753SGrzegorz Bernacki 			return (0);
621e3ac9753SGrzegorz Bernacki 
622e3ac9753SGrzegorz Bernacki 	return (1);
623e3ac9753SGrzegorz Bernacki }
624e3ac9753SGrzegorz Bernacki 
625e3ac9753SGrzegorz Bernacki static inline void
626e3ac9753SGrzegorz Bernacki pcib_map_set(uint32_t *map, uint32_t start, uint32_t bits)
627e3ac9753SGrzegorz Bernacki {
628e3ac9753SGrzegorz Bernacki 	uint32_t i;
629e3ac9753SGrzegorz Bernacki 
630e3ac9753SGrzegorz Bernacki 	for (i = start; i < start + bits; i++)
631e3ac9753SGrzegorz Bernacki 		pcib_bit_set(map, i);
632e3ac9753SGrzegorz Bernacki }
633e3ac9753SGrzegorz Bernacki 
634e3ac9753SGrzegorz Bernacki /*
635e3ac9753SGrzegorz Bernacki  * The idea of this allocator is taken from ARM No-Cache memory
636e3ac9753SGrzegorz Bernacki  * management code (sys/arm/arm/vm_machdep.c).
637e3ac9753SGrzegorz Bernacki  */
638e3ac9753SGrzegorz Bernacki static bus_addr_t
639e3ac9753SGrzegorz Bernacki pcib_alloc(struct mv_pcib_softc *sc, uint32_t smask)
640e3ac9753SGrzegorz Bernacki {
641e3ac9753SGrzegorz Bernacki 	uint32_t bits, bits_limit, i, *map, min_alloc, size;
642e3ac9753SGrzegorz Bernacki 	bus_addr_t addr = 0;
643e3ac9753SGrzegorz Bernacki 	bus_addr_t base;
644e3ac9753SGrzegorz Bernacki 
645e3ac9753SGrzegorz Bernacki 	if (smask & 1) {
646e3ac9753SGrzegorz Bernacki 		base = sc->sc_io_base;
647e3ac9753SGrzegorz Bernacki 		min_alloc = PCI_MIN_IO_ALLOC;
648e3ac9753SGrzegorz Bernacki 		bits_limit = sc->sc_io_size / min_alloc;
649e3ac9753SGrzegorz Bernacki 		map = sc->sc_io_map;
650e3ac9753SGrzegorz Bernacki 		smask &= ~0x3;
651e3ac9753SGrzegorz Bernacki 	} else {
652e3ac9753SGrzegorz Bernacki 		base = sc->sc_mem_base;
653e3ac9753SGrzegorz Bernacki 		min_alloc = PCI_MIN_MEM_ALLOC;
654e3ac9753SGrzegorz Bernacki 		bits_limit = sc->sc_mem_size / min_alloc;
655e3ac9753SGrzegorz Bernacki 		map = sc->sc_mem_map;
656e3ac9753SGrzegorz Bernacki 		smask &= ~0xF;
657e3ac9753SGrzegorz Bernacki 	}
658e3ac9753SGrzegorz Bernacki 
659e3ac9753SGrzegorz Bernacki 	size = ~smask + 1;
660e3ac9753SGrzegorz Bernacki 	bits = size / min_alloc;
661e3ac9753SGrzegorz Bernacki 
662e3ac9753SGrzegorz Bernacki 	for (i = 0; i + bits <= bits_limit; i += bits)
663e3ac9753SGrzegorz Bernacki 		if (pcib_map_check(map, i, bits)) {
664e3ac9753SGrzegorz Bernacki 			pcib_map_set(map, i, bits);
665e3ac9753SGrzegorz Bernacki 			addr = base + (i * min_alloc);
666e3ac9753SGrzegorz Bernacki 			return (addr);
667e3ac9753SGrzegorz Bernacki 		}
668e3ac9753SGrzegorz Bernacki 
669e3ac9753SGrzegorz Bernacki 	return (addr);
670e3ac9753SGrzegorz Bernacki }
671e3ac9753SGrzegorz Bernacki 
672db5ef4fcSRafal Jaworowski static int
673db5ef4fcSRafal Jaworowski mv_pcib_init_bar(struct mv_pcib_softc *sc, int bus, int slot, int func,
674db5ef4fcSRafal Jaworowski     int barno)
675db5ef4fcSRafal Jaworowski {
676e3ac9753SGrzegorz Bernacki 	uint32_t addr, bar;
677db5ef4fcSRafal Jaworowski 	int reg, width;
678db5ef4fcSRafal Jaworowski 
679db5ef4fcSRafal Jaworowski 	reg = PCIR_BAR(barno);
680e3ac9753SGrzegorz Bernacki 
681e3ac9753SGrzegorz Bernacki 	/*
682e3ac9753SGrzegorz Bernacki 	 * Need to init the BAR register with 0xffffffff before correct
683e3ac9753SGrzegorz Bernacki 	 * value can be read.
684e3ac9753SGrzegorz Bernacki 	 */
685e3ac9753SGrzegorz Bernacki 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, ~0, 4);
686db5ef4fcSRafal Jaworowski 	bar = mv_pcib_read_config(sc->sc_dev, bus, slot, func, reg, 4);
687db5ef4fcSRafal Jaworowski 	if (bar == 0)
688db5ef4fcSRafal Jaworowski 		return (1);
689db5ef4fcSRafal Jaworowski 
690db5ef4fcSRafal Jaworowski 	/* Calculate BAR size: 64 or 32 bit (in 32-bit units) */
691db5ef4fcSRafal Jaworowski 	width = ((bar & 7) == 4) ? 2 : 1;
692db5ef4fcSRafal Jaworowski 
693e3ac9753SGrzegorz Bernacki 	addr = pcib_alloc(sc, bar);
694e3ac9753SGrzegorz Bernacki 	if (!addr)
695db5ef4fcSRafal Jaworowski 		return (-1);
696db5ef4fcSRafal Jaworowski 
697db5ef4fcSRafal Jaworowski 	if (bootverbose)
698e3ac9753SGrzegorz Bernacki 		printf("PCI %u:%u:%u: reg %x: smask=%08x: addr=%08x\n",
699e3ac9753SGrzegorz Bernacki 		    bus, slot, func, reg, bar, addr);
700db5ef4fcSRafal Jaworowski 
701db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, addr, 4);
702db5ef4fcSRafal Jaworowski 	if (width == 2)
703db5ef4fcSRafal Jaworowski 		mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg + 4,
704db5ef4fcSRafal Jaworowski 		    0, 4);
705db5ef4fcSRafal Jaworowski 
706db5ef4fcSRafal Jaworowski 	return (width);
7076975124cSRafal Jaworowski }
7086975124cSRafal Jaworowski 
7096975124cSRafal Jaworowski static void
710db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(struct mv_pcib_softc *sc, int bus, int slot, int func)
711db5ef4fcSRafal Jaworowski {
712db5ef4fcSRafal Jaworowski 	bus_addr_t io_base, mem_base;
713db5ef4fcSRafal Jaworowski 	uint32_t io_limit, mem_limit;
714db5ef4fcSRafal Jaworowski 	int secbus;
715db5ef4fcSRafal Jaworowski 
716db5ef4fcSRafal Jaworowski 	io_base = sc->sc_io_base;
717db5ef4fcSRafal Jaworowski 	io_limit = io_base + sc->sc_io_size - 1;
718db5ef4fcSRafal Jaworowski 	mem_base = sc->sc_mem_base;
719db5ef4fcSRafal Jaworowski 	mem_limit = mem_base + sc->sc_mem_size - 1;
720db5ef4fcSRafal Jaworowski 
721db5ef4fcSRafal Jaworowski 	/* Configure I/O decode registers */
722db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEL_1,
723db5ef4fcSRafal Jaworowski 	    io_base >> 8, 1);
724db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEH_1,
725db5ef4fcSRafal Jaworowski 	    io_base >> 16, 2);
726db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITL_1,
727db5ef4fcSRafal Jaworowski 	    io_limit >> 8, 1);
728db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITH_1,
729db5ef4fcSRafal Jaworowski 	    io_limit >> 16, 2);
730db5ef4fcSRafal Jaworowski 
731db5ef4fcSRafal Jaworowski 	/* Configure memory decode registers */
732db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMBASE_1,
733db5ef4fcSRafal Jaworowski 	    mem_base >> 16, 2);
734db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMLIMIT_1,
735db5ef4fcSRafal Jaworowski 	    mem_limit >> 16, 2);
736db5ef4fcSRafal Jaworowski 
737db5ef4fcSRafal Jaworowski 	/* Disable memory prefetch decode */
738db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEL_1,
739db5ef4fcSRafal Jaworowski 	    0x10, 2);
740db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEH_1,
741db5ef4fcSRafal Jaworowski 	    0x0, 4);
742db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITL_1,
743db5ef4fcSRafal Jaworowski 	    0xF, 2);
744db5ef4fcSRafal Jaworowski 	mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITH_1,
745db5ef4fcSRafal Jaworowski 	    0x0, 4);
746db5ef4fcSRafal Jaworowski 
747db5ef4fcSRafal Jaworowski 	secbus = mv_pcib_read_config(sc->sc_dev, bus, slot, func,
748db5ef4fcSRafal Jaworowski 	    PCIR_SECBUS_1, 1);
749db5ef4fcSRafal Jaworowski 
750db5ef4fcSRafal Jaworowski 	/* Configure buses behind the bridge */
751db5ef4fcSRafal Jaworowski 	mv_pcib_init(sc, secbus, PCI_SLOTMAX);
752db5ef4fcSRafal Jaworowski }
753db5ef4fcSRafal Jaworowski 
754db5ef4fcSRafal Jaworowski static int
755db5ef4fcSRafal Jaworowski mv_pcib_init(struct mv_pcib_softc *sc, int bus, int maxslot)
756db5ef4fcSRafal Jaworowski {
757db5ef4fcSRafal Jaworowski 	int slot, func, maxfunc, error;
758db5ef4fcSRafal Jaworowski 	uint8_t hdrtype, command, class, subclass;
759db5ef4fcSRafal Jaworowski 
760db5ef4fcSRafal Jaworowski 	for (slot = 0; slot <= maxslot; slot++) {
761db5ef4fcSRafal Jaworowski 		maxfunc = 0;
762db5ef4fcSRafal Jaworowski 		for (func = 0; func <= maxfunc; func++) {
763db5ef4fcSRafal Jaworowski 			hdrtype = mv_pcib_read_config(sc->sc_dev, bus, slot,
764db5ef4fcSRafal Jaworowski 			    func, PCIR_HDRTYPE, 1);
765db5ef4fcSRafal Jaworowski 
766db5ef4fcSRafal Jaworowski 			if ((hdrtype & PCIM_HDRTYPE) > PCI_MAXHDRTYPE)
767db5ef4fcSRafal Jaworowski 				continue;
768db5ef4fcSRafal Jaworowski 
769db5ef4fcSRafal Jaworowski 			if (func == 0 && (hdrtype & PCIM_MFDEV))
770db5ef4fcSRafal Jaworowski 				maxfunc = PCI_FUNCMAX;
771db5ef4fcSRafal Jaworowski 
772db5ef4fcSRafal Jaworowski 			command = mv_pcib_read_config(sc->sc_dev, bus, slot,
773db5ef4fcSRafal Jaworowski 			    func, PCIR_COMMAND, 1);
774db5ef4fcSRafal Jaworowski 			command &= ~(PCIM_CMD_MEMEN | PCIM_CMD_PORTEN);
775db5ef4fcSRafal Jaworowski 			mv_pcib_write_config(sc->sc_dev, bus, slot, func,
776db5ef4fcSRafal Jaworowski 			    PCIR_COMMAND, command, 1);
777db5ef4fcSRafal Jaworowski 
778db5ef4fcSRafal Jaworowski 			error = mv_pcib_init_all_bars(sc, bus, slot, func,
779db5ef4fcSRafal Jaworowski 			    hdrtype);
780db5ef4fcSRafal Jaworowski 
781db5ef4fcSRafal Jaworowski 			if (error)
782db5ef4fcSRafal Jaworowski 				return (error);
783db5ef4fcSRafal Jaworowski 
784db5ef4fcSRafal Jaworowski 			command |= PCIM_CMD_BUSMASTEREN | PCIM_CMD_MEMEN |
785db5ef4fcSRafal Jaworowski 			    PCIM_CMD_PORTEN;
786db5ef4fcSRafal Jaworowski 			mv_pcib_write_config(sc->sc_dev, bus, slot, func,
787db5ef4fcSRafal Jaworowski 			    PCIR_COMMAND, command, 1);
788db5ef4fcSRafal Jaworowski 
789db5ef4fcSRafal Jaworowski 			/* Handle PCI-PCI bridges */
790db5ef4fcSRafal Jaworowski 			class = mv_pcib_read_config(sc->sc_dev, bus, slot,
791db5ef4fcSRafal Jaworowski 			    func, PCIR_CLASS, 1);
792db5ef4fcSRafal Jaworowski 			subclass = mv_pcib_read_config(sc->sc_dev, bus, slot,
793db5ef4fcSRafal Jaworowski 			    func, PCIR_SUBCLASS, 1);
794db5ef4fcSRafal Jaworowski 
795db5ef4fcSRafal Jaworowski 			if (class != PCIC_BRIDGE ||
796db5ef4fcSRafal Jaworowski 			    subclass != PCIS_BRIDGE_PCI)
797db5ef4fcSRafal Jaworowski 				continue;
798db5ef4fcSRafal Jaworowski 
799db5ef4fcSRafal Jaworowski 			mv_pcib_init_bridge(sc, bus, slot, func);
800db5ef4fcSRafal Jaworowski 		}
801db5ef4fcSRafal Jaworowski 	}
802db5ef4fcSRafal Jaworowski 
803db5ef4fcSRafal Jaworowski 	/* Enable all ABCD interrupts */
804db5ef4fcSRafal Jaworowski 	pcib_write_irq_mask(sc, (0xF << 24));
805db5ef4fcSRafal Jaworowski 
806db5ef4fcSRafal Jaworowski 	return (0);
807db5ef4fcSRafal Jaworowski }
808db5ef4fcSRafal Jaworowski 
809db5ef4fcSRafal Jaworowski static int
810db5ef4fcSRafal Jaworowski mv_pcib_init_all_bars(struct mv_pcib_softc *sc, int bus, int slot,
811db5ef4fcSRafal Jaworowski     int func, int hdrtype)
812db5ef4fcSRafal Jaworowski {
813db5ef4fcSRafal Jaworowski 	int maxbar, bar, i;
814db5ef4fcSRafal Jaworowski 
815db5ef4fcSRafal Jaworowski 	maxbar = (hdrtype & PCIM_HDRTYPE) ? 0 : 6;
816db5ef4fcSRafal Jaworowski 	bar = 0;
817db5ef4fcSRafal Jaworowski 
818db5ef4fcSRafal Jaworowski 	/* Program the base address registers */
819db5ef4fcSRafal Jaworowski 	while (bar < maxbar) {
820db5ef4fcSRafal Jaworowski 		i = mv_pcib_init_bar(sc, bus, slot, func, bar);
821db5ef4fcSRafal Jaworowski 		bar += i;
822db5ef4fcSRafal Jaworowski 		if (i < 0) {
823db5ef4fcSRafal Jaworowski 			device_printf(sc->sc_dev,
824db5ef4fcSRafal Jaworowski 			    "PCI IO/Memory space exhausted\n");
825db5ef4fcSRafal Jaworowski 			return (ENOMEM);
826db5ef4fcSRafal Jaworowski 		}
827db5ef4fcSRafal Jaworowski 	}
828db5ef4fcSRafal Jaworowski 
829db5ef4fcSRafal Jaworowski 	return (0);
830db5ef4fcSRafal Jaworowski }
831db5ef4fcSRafal Jaworowski 
832db5ef4fcSRafal Jaworowski static struct resource *
833db5ef4fcSRafal Jaworowski mv_pcib_alloc_resource(device_t dev, device_t child, int type, int *rid,
834db5ef4fcSRafal Jaworowski     u_long start, u_long end, u_long count, u_int flags)
835db5ef4fcSRafal Jaworowski {
836db5ef4fcSRafal Jaworowski 	struct mv_pcib_softc *sc = device_get_softc(dev);
837db5ef4fcSRafal Jaworowski 	struct rman *rm = NULL;
838db5ef4fcSRafal Jaworowski 	struct resource *res;
839db5ef4fcSRafal Jaworowski 
840db5ef4fcSRafal Jaworowski 	switch (type) {
841db5ef4fcSRafal Jaworowski 	case SYS_RES_IOPORT:
842db5ef4fcSRafal Jaworowski 		rm = &sc->sc_io_rman;
843db5ef4fcSRafal Jaworowski 		break;
844db5ef4fcSRafal Jaworowski 	case SYS_RES_MEMORY:
845db5ef4fcSRafal Jaworowski 		rm = &sc->sc_mem_rman;
846db5ef4fcSRafal Jaworowski 		break;
847db5ef4fcSRafal Jaworowski 	default:
848e3ac9753SGrzegorz Bernacki 		return (BUS_ALLOC_RESOURCE(device_get_parent(dev), dev,
849db5ef4fcSRafal Jaworowski 		    type, rid, start, end, count, flags));
850db5ef4fcSRafal Jaworowski 	};
851db5ef4fcSRafal Jaworowski 
852e3ac9753SGrzegorz Bernacki 	if ((start == 0UL) && (end == ~0UL)) {
853e3ac9753SGrzegorz Bernacki 		start = sc->sc_mem_base;
854e3ac9753SGrzegorz Bernacki 		end = sc->sc_mem_base + sc->sc_mem_size - 1;
855e3ac9753SGrzegorz Bernacki 		count = sc->sc_mem_size;
856e3ac9753SGrzegorz Bernacki 	}
857e3ac9753SGrzegorz Bernacki 
858e3ac9753SGrzegorz Bernacki 	if ((start < sc->sc_mem_base) || (start + count - 1 != end) ||
859e3ac9753SGrzegorz Bernacki 	    (end > sc->sc_mem_base + sc->sc_mem_size - 1))
860e3ac9753SGrzegorz Bernacki 		return (NULL);
861e3ac9753SGrzegorz Bernacki 
862db5ef4fcSRafal Jaworowski 	res = rman_reserve_resource(rm, start, end, count, flags, child);
863db5ef4fcSRafal Jaworowski 	if (res == NULL)
864db5ef4fcSRafal Jaworowski 		return (NULL);
865db5ef4fcSRafal Jaworowski 
866db5ef4fcSRafal Jaworowski 	rman_set_rid(res, *rid);
867db5ef4fcSRafal Jaworowski 	rman_set_bustag(res, fdtbus_bs_tag);
868db5ef4fcSRafal Jaworowski 	rman_set_bushandle(res, start);
869db5ef4fcSRafal Jaworowski 
870db5ef4fcSRafal Jaworowski 	if (flags & RF_ACTIVE)
871db5ef4fcSRafal Jaworowski 		if (bus_activate_resource(child, type, *rid, res)) {
872db5ef4fcSRafal Jaworowski 			rman_release_resource(res);
873db5ef4fcSRafal Jaworowski 			return (NULL);
874db5ef4fcSRafal Jaworowski 		}
875db5ef4fcSRafal Jaworowski 
876db5ef4fcSRafal Jaworowski 	return (res);
877db5ef4fcSRafal Jaworowski }
878db5ef4fcSRafal Jaworowski 
879db5ef4fcSRafal Jaworowski static int
880db5ef4fcSRafal Jaworowski mv_pcib_release_resource(device_t dev, device_t child, int type, int rid,
881db5ef4fcSRafal Jaworowski     struct resource *res)
882db5ef4fcSRafal Jaworowski {
883db5ef4fcSRafal Jaworowski 
884db5ef4fcSRafal Jaworowski 	if (type != SYS_RES_IOPORT && type != SYS_RES_MEMORY)
885db5ef4fcSRafal Jaworowski 		return (BUS_RELEASE_RESOURCE(device_get_parent(dev), child,
886db5ef4fcSRafal Jaworowski 		    type, rid, res));
887db5ef4fcSRafal Jaworowski 
888db5ef4fcSRafal Jaworowski 	return (rman_release_resource(res));
889db5ef4fcSRafal Jaworowski }
890db5ef4fcSRafal Jaworowski 
891db5ef4fcSRafal Jaworowski static int
892db5ef4fcSRafal Jaworowski mv_pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result)
893db5ef4fcSRafal Jaworowski {
894db5ef4fcSRafal Jaworowski 	struct mv_pcib_softc *sc = device_get_softc(dev);
895db5ef4fcSRafal Jaworowski 
896db5ef4fcSRafal Jaworowski 	switch (which) {
897db5ef4fcSRafal Jaworowski 	case PCIB_IVAR_BUS:
898db5ef4fcSRafal Jaworowski 		*result = sc->sc_busnr;
899db5ef4fcSRafal Jaworowski 		return (0);
900db5ef4fcSRafal Jaworowski 	case PCIB_IVAR_DOMAIN:
901db5ef4fcSRafal Jaworowski 		*result = device_get_unit(dev);
902db5ef4fcSRafal Jaworowski 		return (0);
903db5ef4fcSRafal Jaworowski 	}
904db5ef4fcSRafal Jaworowski 
905db5ef4fcSRafal Jaworowski 	return (ENOENT);
906db5ef4fcSRafal Jaworowski }
907db5ef4fcSRafal Jaworowski 
908db5ef4fcSRafal Jaworowski static int
909db5ef4fcSRafal Jaworowski mv_pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value)
910db5ef4fcSRafal Jaworowski {
911db5ef4fcSRafal Jaworowski 	struct mv_pcib_softc *sc = device_get_softc(dev);
912db5ef4fcSRafal Jaworowski 
913db5ef4fcSRafal Jaworowski 	switch (which) {
914db5ef4fcSRafal Jaworowski 	case PCIB_IVAR_BUS:
915db5ef4fcSRafal Jaworowski 		sc->sc_busnr = value;
916db5ef4fcSRafal Jaworowski 		return (0);
917db5ef4fcSRafal Jaworowski 	}
918db5ef4fcSRafal Jaworowski 
919db5ef4fcSRafal Jaworowski 	return (ENOENT);
920db5ef4fcSRafal Jaworowski }
921db5ef4fcSRafal Jaworowski 
922db5ef4fcSRafal Jaworowski static inline void
923db5ef4fcSRafal Jaworowski pcib_write_irq_mask(struct mv_pcib_softc *sc, uint32_t mask)
924db5ef4fcSRafal Jaworowski {
925db5ef4fcSRafal Jaworowski 
926db5ef4fcSRafal Jaworowski 	if (!sc->sc_type != MV_TYPE_PCI)
927db5ef4fcSRafal Jaworowski 		return;
928db5ef4fcSRafal Jaworowski 
929db5ef4fcSRafal Jaworowski 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_IRQ_MASK, mask);
930db5ef4fcSRafal Jaworowski }
931db5ef4fcSRafal Jaworowski 
932db5ef4fcSRafal Jaworowski static void
933db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(void)
9346975124cSRafal Jaworowski {
9356975124cSRafal Jaworowski 	static int opened = 0;
9366975124cSRafal Jaworowski 
9376975124cSRafal Jaworowski 	if (opened)
9386975124cSRafal Jaworowski 		return;
9396975124cSRafal Jaworowski 
9406975124cSRafal Jaworowski 	mtx_init(&pcicfg_mtx, "pcicfg", NULL, MTX_SPIN);
9416975124cSRafal Jaworowski 	opened = 1;
9426975124cSRafal Jaworowski }
9436975124cSRafal Jaworowski 
9446975124cSRafal Jaworowski static uint32_t
945db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgread(struct mv_pcib_softc *sc, u_int bus, u_int slot,
9466975124cSRafal Jaworowski     u_int func, u_int reg, int bytes)
9476975124cSRafal Jaworowski {
9486975124cSRafal Jaworowski 	uint32_t addr, data, ca, cd;
9496975124cSRafal Jaworowski 
950db5ef4fcSRafal Jaworowski 	ca = (sc->sc_type != MV_TYPE_PCI) ?
9516975124cSRafal Jaworowski 	    PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR;
952db5ef4fcSRafal Jaworowski 	cd = (sc->sc_type != MV_TYPE_PCI) ?
9536975124cSRafal Jaworowski 	    PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA;
9546975124cSRafal Jaworowski 	addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) |
9556975124cSRafal Jaworowski 	    PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg);
9566975124cSRafal Jaworowski 
9576975124cSRafal Jaworowski 	mtx_lock_spin(&pcicfg_mtx);
9586975124cSRafal Jaworowski 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr);
9596975124cSRafal Jaworowski 
9606975124cSRafal Jaworowski 	data = ~0;
9616975124cSRafal Jaworowski 	switch (bytes) {
9626975124cSRafal Jaworowski 	case 1:
9636975124cSRafal Jaworowski 		data = bus_space_read_1(sc->sc_bst, sc->sc_bsh,
9646975124cSRafal Jaworowski 		    cd + (reg & 3));
9656975124cSRafal Jaworowski 		break;
9666975124cSRafal Jaworowski 	case 2:
9676975124cSRafal Jaworowski 		data = le16toh(bus_space_read_2(sc->sc_bst, sc->sc_bsh,
9686975124cSRafal Jaworowski 		    cd + (reg & 2)));
9696975124cSRafal Jaworowski 		break;
9706975124cSRafal Jaworowski 	case 4:
9716975124cSRafal Jaworowski 		data = le32toh(bus_space_read_4(sc->sc_bst, sc->sc_bsh,
9726975124cSRafal Jaworowski 		    cd));
9736975124cSRafal Jaworowski 		break;
9746975124cSRafal Jaworowski 	}
9756975124cSRafal Jaworowski 	mtx_unlock_spin(&pcicfg_mtx);
9766975124cSRafal Jaworowski 	return (data);
9776975124cSRafal Jaworowski }
9786975124cSRafal Jaworowski 
9796975124cSRafal Jaworowski static void
980db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(struct mv_pcib_softc *sc, u_int bus, u_int slot,
9816975124cSRafal Jaworowski     u_int func, u_int reg, uint32_t data, int bytes)
9826975124cSRafal Jaworowski {
9836975124cSRafal Jaworowski 	uint32_t addr, ca, cd;
9846975124cSRafal Jaworowski 
985db5ef4fcSRafal Jaworowski 	ca = (sc->sc_type != MV_TYPE_PCI) ?
9866975124cSRafal Jaworowski 	    PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR;
987db5ef4fcSRafal Jaworowski 	cd = (sc->sc_type != MV_TYPE_PCI) ?
9886975124cSRafal Jaworowski 	    PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA;
9896975124cSRafal Jaworowski 	addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) |
9906975124cSRafal Jaworowski 	    PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg);
9916975124cSRafal Jaworowski 
9926975124cSRafal Jaworowski 	mtx_lock_spin(&pcicfg_mtx);
9936975124cSRafal Jaworowski 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr);
9946975124cSRafal Jaworowski 
9956975124cSRafal Jaworowski 	switch (bytes) {
9966975124cSRafal Jaworowski 	case 1:
9976975124cSRafal Jaworowski 		bus_space_write_1(sc->sc_bst, sc->sc_bsh,
9986975124cSRafal Jaworowski 		    cd + (reg & 3), data);
9996975124cSRafal Jaworowski 		break;
10006975124cSRafal Jaworowski 	case 2:
10016975124cSRafal Jaworowski 		bus_space_write_2(sc->sc_bst, sc->sc_bsh,
10026975124cSRafal Jaworowski 		    cd + (reg & 2), htole16(data));
10036975124cSRafal Jaworowski 		break;
10046975124cSRafal Jaworowski 	case 4:
10056975124cSRafal Jaworowski 		bus_space_write_4(sc->sc_bst, sc->sc_bsh,
10066975124cSRafal Jaworowski 		    cd, htole32(data));
10076975124cSRafal Jaworowski 		break;
10086975124cSRafal Jaworowski 	}
10096975124cSRafal Jaworowski 	mtx_unlock_spin(&pcicfg_mtx);
10106975124cSRafal Jaworowski }
10116975124cSRafal Jaworowski 
10126975124cSRafal Jaworowski static int
1013db5ef4fcSRafal Jaworowski mv_pcib_maxslots(device_t dev)
10146975124cSRafal Jaworowski {
1015db5ef4fcSRafal Jaworowski 	struct mv_pcib_softc *sc = device_get_softc(dev);
10166975124cSRafal Jaworowski 
1017db5ef4fcSRafal Jaworowski 	return ((sc->sc_type != MV_TYPE_PCI) ? 1 : PCI_SLOTMAX);
10186975124cSRafal Jaworowski }
10196975124cSRafal Jaworowski 
10206975124cSRafal Jaworowski static uint32_t
1021db5ef4fcSRafal Jaworowski mv_pcib_read_config(device_t dev, u_int bus, u_int slot, u_int func,
10226975124cSRafal Jaworowski     u_int reg, int bytes)
10236975124cSRafal Jaworowski {
1024db5ef4fcSRafal Jaworowski 	struct mv_pcib_softc *sc = device_get_softc(dev);
10256975124cSRafal Jaworowski 
1026e3ac9753SGrzegorz Bernacki 	/* Return ~0 if link is inactive or trying to read from Root */
1027e3ac9753SGrzegorz Bernacki 	if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) &
1028e3ac9753SGrzegorz Bernacki 	    PCIE_STATUS_LINK_DOWN) || (slot == 0))
10296975124cSRafal Jaworowski 		return (~0U);
10306975124cSRafal Jaworowski 
1031db5ef4fcSRafal Jaworowski 	return (mv_pcib_hw_cfgread(sc, bus, slot, func, reg, bytes));
10326975124cSRafal Jaworowski }
10336975124cSRafal Jaworowski 
10346975124cSRafal Jaworowski static void
1035db5ef4fcSRafal Jaworowski mv_pcib_write_config(device_t dev, u_int bus, u_int slot, u_int func,
10366975124cSRafal Jaworowski     u_int reg, uint32_t val, int bytes)
10376975124cSRafal Jaworowski {
1038db5ef4fcSRafal Jaworowski 	struct mv_pcib_softc *sc = device_get_softc(dev);
10396975124cSRafal Jaworowski 
1040e3ac9753SGrzegorz Bernacki 	/* Return if link is inactive or trying to write to Root */
1041e3ac9753SGrzegorz Bernacki 	if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) &
1042e3ac9753SGrzegorz Bernacki 	    PCIE_STATUS_LINK_DOWN) || (slot == 0))
10436975124cSRafal Jaworowski 		return;
10446975124cSRafal Jaworowski 
1045db5ef4fcSRafal Jaworowski 	mv_pcib_hw_cfgwrite(sc, bus, slot, func, reg, val, bytes);
10466975124cSRafal Jaworowski }
10476975124cSRafal Jaworowski 
1048db5ef4fcSRafal Jaworowski static int
1049c826a643SNathan Whitehorn mv_pcib_route_interrupt(device_t bus, device_t dev, int pin)
10506975124cSRafal Jaworowski {
1051db5ef4fcSRafal Jaworowski 	struct mv_pcib_softc *sc;
1052c826a643SNathan Whitehorn 	struct ofw_pci_register reg;
1053*bbc6da03SNathan Whitehorn 	uint32_t pintr, mintr[4];
1054*bbc6da03SNathan Whitehorn 	int icells;
1055c826a643SNathan Whitehorn 	phandle_t iparent;
1056db5ef4fcSRafal Jaworowski 
1057c826a643SNathan Whitehorn 	sc = device_get_softc(bus);
1058c826a643SNathan Whitehorn 	pintr = pin;
1059db5ef4fcSRafal Jaworowski 
1060c826a643SNathan Whitehorn 	/* Fabricate imap information in case this isn't an OFW device */
1061c826a643SNathan Whitehorn 	bzero(&reg, sizeof(reg));
1062c826a643SNathan Whitehorn 	reg.phys_hi = (pci_get_bus(dev) << OFW_PCI_PHYS_HI_BUSSHIFT) |
1063c826a643SNathan Whitehorn 	    (pci_get_slot(dev) << OFW_PCI_PHYS_HI_DEVICESHIFT) |
1064c826a643SNathan Whitehorn 	    (pci_get_function(dev) << OFW_PCI_PHYS_HI_FUNCTIONSHIFT);
1065db5ef4fcSRafal Jaworowski 
1066*bbc6da03SNathan Whitehorn 	icells = ofw_bus_lookup_imap(ofw_bus_get_node(dev), &sc->sc_pci_iinfo,
1067*bbc6da03SNathan Whitehorn 	    &reg, sizeof(reg), &pintr, sizeof(pintr), mintr, sizeof(mintr),
1068*bbc6da03SNathan Whitehorn 	    &iparent);
1069*bbc6da03SNathan Whitehorn 	if (icells > 0)
1070*bbc6da03SNathan Whitehorn 		return (ofw_bus_map_intr(dev, iparent, icells, mintr));
1071c826a643SNathan Whitehorn 
1072c826a643SNathan Whitehorn 	/* Maybe it's a real interrupt, not an intpin */
1073c826a643SNathan Whitehorn 	if (pin > 4)
1074c826a643SNathan Whitehorn 		return (pin);
1075c826a643SNathan Whitehorn 
1076c826a643SNathan Whitehorn 	device_printf(bus, "could not route pin %d for device %d.%d\n",
1077db5ef4fcSRafal Jaworowski 	    pin, pci_get_slot(dev), pci_get_function(dev));
1078db5ef4fcSRafal Jaworowski 	return (PCI_INVALID_IRQ);
1079db5ef4fcSRafal Jaworowski }
1080db5ef4fcSRafal Jaworowski 
1081db5ef4fcSRafal Jaworowski static int
1082db5ef4fcSRafal Jaworowski mv_pcib_decode_win(phandle_t node, struct mv_pcib_softc *sc)
1083db5ef4fcSRafal Jaworowski {
108402c7dba9SIan Lepore 	struct mv_pci_range io_space, mem_space;
1085db5ef4fcSRafal Jaworowski 	device_t dev;
10866975124cSRafal Jaworowski 	int error;
10876975124cSRafal Jaworowski 
1088db5ef4fcSRafal Jaworowski 	dev = sc->sc_dev;
1089db5ef4fcSRafal Jaworowski 
109002c7dba9SIan Lepore 	if ((error = mv_pci_ranges(node, &io_space, &mem_space)) != 0) {
1091db5ef4fcSRafal Jaworowski 		device_printf(dev, "could not retrieve 'ranges' data\n");
1092db5ef4fcSRafal Jaworowski 		return (error);
1093db5ef4fcSRafal Jaworowski 	}
1094db5ef4fcSRafal Jaworowski 
10956975124cSRafal Jaworowski 	/* Configure CPU decoding windows */
1096e3ac9753SGrzegorz Bernacki 	error = decode_win_cpu_set(sc->sc_win_target,
1097e3ac9753SGrzegorz Bernacki 	    sc->sc_io_win_attr, io_space.base_parent, io_space.len, ~0);
10986975124cSRafal Jaworowski 	if (error < 0) {
1099db5ef4fcSRafal Jaworowski 		device_printf(dev, "could not set up CPU decode "
11006975124cSRafal Jaworowski 		    "window for PCI IO\n");
1101db5ef4fcSRafal Jaworowski 		return (ENXIO);
11026975124cSRafal Jaworowski 	}
1103e3ac9753SGrzegorz Bernacki 	error = decode_win_cpu_set(sc->sc_win_target,
1104e3ac9753SGrzegorz Bernacki 	    sc->sc_mem_win_attr, mem_space.base_parent, mem_space.len,
1105e3ac9753SGrzegorz Bernacki 	    mem_space.base_parent);
11066975124cSRafal Jaworowski 	if (error < 0) {
1107db5ef4fcSRafal Jaworowski 		device_printf(dev, "could not set up CPU decode "
11086975124cSRafal Jaworowski 		    "windows for PCI MEM\n");
1109db5ef4fcSRafal Jaworowski 		return (ENXIO);
11106975124cSRafal Jaworowski 	}
11116975124cSRafal Jaworowski 
1112db5ef4fcSRafal Jaworowski 	sc->sc_io_base = io_space.base_parent;
1113db5ef4fcSRafal Jaworowski 	sc->sc_io_size = io_space.len;
1114db5ef4fcSRafal Jaworowski 
1115db5ef4fcSRafal Jaworowski 	sc->sc_mem_base = mem_space.base_parent;
1116db5ef4fcSRafal Jaworowski 	sc->sc_mem_size = mem_space.len;
1117db5ef4fcSRafal Jaworowski 
1118db5ef4fcSRafal Jaworowski 	return (0);
11196975124cSRafal Jaworowski }
11206975124cSRafal Jaworowski 
112164dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP)
112264dc1cf3SGrzegorz Bernacki static int
112364dc1cf3SGrzegorz Bernacki mv_pcib_map_msi(device_t dev, device_t child, int irq, uint64_t *addr,
112464dc1cf3SGrzegorz Bernacki     uint32_t *data)
112564dc1cf3SGrzegorz Bernacki {
112664dc1cf3SGrzegorz Bernacki 	struct mv_pcib_softc *sc;
112764dc1cf3SGrzegorz Bernacki 
112864dc1cf3SGrzegorz Bernacki 	sc = device_get_softc(dev);
112964dc1cf3SGrzegorz Bernacki 	irq = irq - MSI_IRQ;
113064dc1cf3SGrzegorz Bernacki 
113164dc1cf3SGrzegorz Bernacki 	/* validate parameters */
113264dc1cf3SGrzegorz Bernacki 	if (isclr(&sc->sc_msi_bitmap, irq)) {
113364dc1cf3SGrzegorz Bernacki 		device_printf(dev, "invalid MSI 0x%x\n", irq);
113464dc1cf3SGrzegorz Bernacki 		return (EINVAL);
113564dc1cf3SGrzegorz Bernacki 	}
113664dc1cf3SGrzegorz Bernacki 
113764dc1cf3SGrzegorz Bernacki 	mv_msi_data(irq, addr, data);
113864dc1cf3SGrzegorz Bernacki 
113964dc1cf3SGrzegorz Bernacki 	debugf("%s: irq: %d addr: %jx data: %x\n",
114064dc1cf3SGrzegorz Bernacki 	    __func__, irq, *addr, *data);
114164dc1cf3SGrzegorz Bernacki 
114264dc1cf3SGrzegorz Bernacki 	return (0);
114364dc1cf3SGrzegorz Bernacki }
114464dc1cf3SGrzegorz Bernacki 
114564dc1cf3SGrzegorz Bernacki static int
114664dc1cf3SGrzegorz Bernacki mv_pcib_alloc_msi(device_t dev, device_t child, int count,
114764dc1cf3SGrzegorz Bernacki     int maxcount __unused, int *irqs)
114864dc1cf3SGrzegorz Bernacki {
114964dc1cf3SGrzegorz Bernacki 	struct mv_pcib_softc *sc;
115064dc1cf3SGrzegorz Bernacki 	u_int start = 0, i;
115164dc1cf3SGrzegorz Bernacki 
115264dc1cf3SGrzegorz Bernacki 	if (powerof2(count) == 0 || count > MSI_IRQ_NUM)
115364dc1cf3SGrzegorz Bernacki 		return (EINVAL);
115464dc1cf3SGrzegorz Bernacki 
115564dc1cf3SGrzegorz Bernacki 	sc = device_get_softc(dev);
115664dc1cf3SGrzegorz Bernacki 	mtx_lock(&sc->sc_msi_mtx);
115764dc1cf3SGrzegorz Bernacki 
115864dc1cf3SGrzegorz Bernacki 	for (start = 0; (start + count) < MSI_IRQ_NUM; start++) {
115964dc1cf3SGrzegorz Bernacki 		for (i = start; i < start + count; i++) {
116064dc1cf3SGrzegorz Bernacki 			if (isset(&sc->sc_msi_bitmap, i))
116164dc1cf3SGrzegorz Bernacki 				break;
116264dc1cf3SGrzegorz Bernacki 		}
116364dc1cf3SGrzegorz Bernacki 		if (i == start + count)
116464dc1cf3SGrzegorz Bernacki 			break;
116564dc1cf3SGrzegorz Bernacki 	}
116664dc1cf3SGrzegorz Bernacki 
116764dc1cf3SGrzegorz Bernacki 	if ((start + count) == MSI_IRQ_NUM) {
116864dc1cf3SGrzegorz Bernacki 		mtx_unlock(&sc->sc_msi_mtx);
116964dc1cf3SGrzegorz Bernacki 		return (ENXIO);
117064dc1cf3SGrzegorz Bernacki 	}
117164dc1cf3SGrzegorz Bernacki 
117264dc1cf3SGrzegorz Bernacki 	for (i = start; i < start + count; i++) {
117364dc1cf3SGrzegorz Bernacki 		setbit(&sc->sc_msi_bitmap, i);
117464dc1cf3SGrzegorz Bernacki 		irqs[i] = MSI_IRQ + i;
117564dc1cf3SGrzegorz Bernacki 	}
117664dc1cf3SGrzegorz Bernacki 	debugf("%s: start: %x count: %x\n", __func__, start, count);
117764dc1cf3SGrzegorz Bernacki 
117864dc1cf3SGrzegorz Bernacki 	mtx_unlock(&sc->sc_msi_mtx);
117964dc1cf3SGrzegorz Bernacki 	return (0);
118064dc1cf3SGrzegorz Bernacki }
118164dc1cf3SGrzegorz Bernacki 
118264dc1cf3SGrzegorz Bernacki static int
118364dc1cf3SGrzegorz Bernacki mv_pcib_release_msi(device_t dev, device_t child, int count, int *irqs)
118464dc1cf3SGrzegorz Bernacki {
118564dc1cf3SGrzegorz Bernacki 	struct mv_pcib_softc *sc;
118664dc1cf3SGrzegorz Bernacki 	u_int i;
118764dc1cf3SGrzegorz Bernacki 
118864dc1cf3SGrzegorz Bernacki 	sc = device_get_softc(dev);
118964dc1cf3SGrzegorz Bernacki 	mtx_lock(&sc->sc_msi_mtx);
119064dc1cf3SGrzegorz Bernacki 
119164dc1cf3SGrzegorz Bernacki 	for (i = 0; i < count; i++)
119264dc1cf3SGrzegorz Bernacki 		clrbit(&sc->sc_msi_bitmap, irqs[i] - MSI_IRQ);
119364dc1cf3SGrzegorz Bernacki 
119464dc1cf3SGrzegorz Bernacki 	mtx_unlock(&sc->sc_msi_mtx);
119564dc1cf3SGrzegorz Bernacki 	return (0);
119664dc1cf3SGrzegorz Bernacki }
119764dc1cf3SGrzegorz Bernacki #endif
119802c7dba9SIan Lepore 
1199