16975124cSRafal Jaworowski /*- 2*51369649SPedro F. Giffuni * SPDX-License-Identifier: BSD-3-Clause 3*51369649SPedro F. Giffuni * 4db5ef4fcSRafal Jaworowski * Copyright (c) 2008 MARVELL INTERNATIONAL LTD. 5db5ef4fcSRafal Jaworowski * Copyright (c) 2010 The FreeBSD Foundation 61e92574fSZbigniew Bodek * Copyright (c) 2010-2015 Semihalf 76975124cSRafal Jaworowski * All rights reserved. 86975124cSRafal Jaworowski * 96975124cSRafal Jaworowski * Developed by Semihalf. 106975124cSRafal Jaworowski * 11db5ef4fcSRafal Jaworowski * Portions of this software were developed by Semihalf 12db5ef4fcSRafal Jaworowski * under sponsorship from the FreeBSD Foundation. 13db5ef4fcSRafal Jaworowski * 146975124cSRafal Jaworowski * Redistribution and use in source and binary forms, with or without 156975124cSRafal Jaworowski * modification, are permitted provided that the following conditions 166975124cSRafal Jaworowski * are met: 176975124cSRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 186975124cSRafal Jaworowski * notice, this list of conditions and the following disclaimer. 196975124cSRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 206975124cSRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 216975124cSRafal Jaworowski * documentation and/or other materials provided with the distribution. 226975124cSRafal Jaworowski * 3. Neither the name of MARVELL nor the names of contributors 236975124cSRafal Jaworowski * may be used to endorse or promote products derived from this software 246975124cSRafal Jaworowski * without specific prior written permission. 256975124cSRafal Jaworowski * 266975124cSRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND 276975124cSRafal Jaworowski * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 286975124cSRafal Jaworowski * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 296975124cSRafal Jaworowski * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 306975124cSRafal Jaworowski * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 316975124cSRafal Jaworowski * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 326975124cSRafal Jaworowski * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 336975124cSRafal Jaworowski * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 346975124cSRafal Jaworowski * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 356975124cSRafal Jaworowski * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 366975124cSRafal Jaworowski * SUCH DAMAGE. 376975124cSRafal Jaworowski */ 386975124cSRafal Jaworowski 396975124cSRafal Jaworowski /* 406975124cSRafal Jaworowski * Marvell integrated PCI/PCI-Express controller driver. 416975124cSRafal Jaworowski */ 426975124cSRafal Jaworowski 436975124cSRafal Jaworowski #include <sys/cdefs.h> 446975124cSRafal Jaworowski __FBSDID("$FreeBSD$"); 456975124cSRafal Jaworowski 466975124cSRafal Jaworowski #include <sys/param.h> 476975124cSRafal Jaworowski #include <sys/systm.h> 486975124cSRafal Jaworowski #include <sys/kernel.h> 496975124cSRafal Jaworowski #include <sys/lock.h> 506975124cSRafal Jaworowski #include <sys/malloc.h> 516975124cSRafal Jaworowski #include <sys/module.h> 526975124cSRafal Jaworowski #include <sys/mutex.h> 536975124cSRafal Jaworowski #include <sys/queue.h> 546975124cSRafal Jaworowski #include <sys/bus.h> 556975124cSRafal Jaworowski #include <sys/rman.h> 566975124cSRafal Jaworowski #include <sys/endian.h> 5730b72b68SRuslan Bukin #include <sys/devmap.h> 586975124cSRafal Jaworowski 59dcd08302SNathan Whitehorn #include <machine/fdt.h> 6064dc1cf3SGrzegorz Bernacki #include <machine/intr.h> 6164dc1cf3SGrzegorz Bernacki 626975124cSRafal Jaworowski #include <vm/vm.h> 636975124cSRafal Jaworowski #include <vm/pmap.h> 646975124cSRafal Jaworowski 65db5ef4fcSRafal Jaworowski #include <dev/fdt/fdt_common.h> 66db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h> 67db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h> 68f9a32acbSAndrew Turner #include <dev/ofw/ofw_pci.h> 696975124cSRafal Jaworowski #include <dev/pci/pcivar.h> 706975124cSRafal Jaworowski #include <dev/pci/pcireg.h> 716975124cSRafal Jaworowski #include <dev/pci/pcib_private.h> 726975124cSRafal Jaworowski 73db5ef4fcSRafal Jaworowski #include "ofw_bus_if.h" 746975124cSRafal Jaworowski #include "pcib_if.h" 756975124cSRafal Jaworowski 766975124cSRafal Jaworowski #include <machine/resource.h> 776975124cSRafal Jaworowski #include <machine/bus.h> 786975124cSRafal Jaworowski 796975124cSRafal Jaworowski #include <arm/mv/mvreg.h> 806975124cSRafal Jaworowski #include <arm/mv/mvvar.h> 81db5ef4fcSRafal Jaworowski #include <arm/mv/mvwin.h> 826975124cSRafal Jaworowski 8364dc1cf3SGrzegorz Bernacki #ifdef DEBUG 8464dc1cf3SGrzegorz Bernacki #define debugf(fmt, args...) do { printf(fmt,##args); } while (0) 8564dc1cf3SGrzegorz Bernacki #else 8664dc1cf3SGrzegorz Bernacki #define debugf(fmt, args...) 8764dc1cf3SGrzegorz Bernacki #endif 8864dc1cf3SGrzegorz Bernacki 8902c7dba9SIan Lepore /* 9002c7dba9SIan Lepore * Code and data related to fdt-based PCI configuration. 9102c7dba9SIan Lepore * 9202c7dba9SIan Lepore * This stuff used to be in dev/fdt/fdt_pci.c and fdt_common.h, but it was 9302c7dba9SIan Lepore * always Marvell-specific so that was deleted and the code now lives here. 9402c7dba9SIan Lepore */ 9502c7dba9SIan Lepore 9602c7dba9SIan Lepore struct mv_pci_range { 9702c7dba9SIan Lepore u_long base_pci; 9802c7dba9SIan Lepore u_long base_parent; 9902c7dba9SIan Lepore u_long len; 10002c7dba9SIan Lepore }; 10102c7dba9SIan Lepore 10202c7dba9SIan Lepore #define FDT_RANGES_CELLS ((3 + 3 + 2) * 2) 10302c7dba9SIan Lepore 10402c7dba9SIan Lepore static void 10502c7dba9SIan Lepore mv_pci_range_dump(struct mv_pci_range *range) 10602c7dba9SIan Lepore { 10702c7dba9SIan Lepore #ifdef DEBUG 10802c7dba9SIan Lepore printf("\n"); 10902c7dba9SIan Lepore printf(" base_pci = 0x%08lx\n", range->base_pci); 11002c7dba9SIan Lepore printf(" base_par = 0x%08lx\n", range->base_parent); 11102c7dba9SIan Lepore printf(" len = 0x%08lx\n", range->len); 11202c7dba9SIan Lepore #endif 11302c7dba9SIan Lepore } 11402c7dba9SIan Lepore 11502c7dba9SIan Lepore static int 11602c7dba9SIan Lepore mv_pci_ranges_decode(phandle_t node, struct mv_pci_range *io_space, 11702c7dba9SIan Lepore struct mv_pci_range *mem_space) 11802c7dba9SIan Lepore { 11902c7dba9SIan Lepore pcell_t ranges[FDT_RANGES_CELLS]; 12002c7dba9SIan Lepore struct mv_pci_range *pci_space; 12102c7dba9SIan Lepore pcell_t addr_cells, size_cells, par_addr_cells; 12202c7dba9SIan Lepore pcell_t *rangesptr; 12302c7dba9SIan Lepore pcell_t cell0, cell1, cell2; 12402c7dba9SIan Lepore int tuple_size, tuples, i, rv, offset_cells, len; 12502c7dba9SIan Lepore 12602c7dba9SIan Lepore /* 12702c7dba9SIan Lepore * Retrieve 'ranges' property. 12802c7dba9SIan Lepore */ 12902c7dba9SIan Lepore if ((fdt_addrsize_cells(node, &addr_cells, &size_cells)) != 0) 13002c7dba9SIan Lepore return (EINVAL); 13102c7dba9SIan Lepore if (addr_cells != 3 || size_cells != 2) 13202c7dba9SIan Lepore return (ERANGE); 13302c7dba9SIan Lepore 13402c7dba9SIan Lepore par_addr_cells = fdt_parent_addr_cells(node); 13502c7dba9SIan Lepore if (par_addr_cells > 3) 13602c7dba9SIan Lepore return (ERANGE); 13702c7dba9SIan Lepore 13802c7dba9SIan Lepore len = OF_getproplen(node, "ranges"); 13902c7dba9SIan Lepore if (len > sizeof(ranges)) 14002c7dba9SIan Lepore return (ENOMEM); 14102c7dba9SIan Lepore 14202c7dba9SIan Lepore if (OF_getprop(node, "ranges", ranges, sizeof(ranges)) <= 0) 14302c7dba9SIan Lepore return (EINVAL); 14402c7dba9SIan Lepore 14502c7dba9SIan Lepore tuple_size = sizeof(pcell_t) * (addr_cells + par_addr_cells + 14602c7dba9SIan Lepore size_cells); 14702c7dba9SIan Lepore tuples = len / tuple_size; 14802c7dba9SIan Lepore 14902c7dba9SIan Lepore /* 15002c7dba9SIan Lepore * Initialize the ranges so that we don't have to worry about 15102c7dba9SIan Lepore * having them all defined in the FDT. In particular, it is 152db4fcadfSConrad Meyer * perfectly fine not to want I/O space on PCI buses. 15302c7dba9SIan Lepore */ 15402c7dba9SIan Lepore bzero(io_space, sizeof(*io_space)); 15502c7dba9SIan Lepore bzero(mem_space, sizeof(*mem_space)); 15602c7dba9SIan Lepore 15702c7dba9SIan Lepore rangesptr = &ranges[0]; 15802c7dba9SIan Lepore offset_cells = 0; 15902c7dba9SIan Lepore for (i = 0; i < tuples; i++) { 16002c7dba9SIan Lepore cell0 = fdt_data_get((void *)rangesptr, 1); 16102c7dba9SIan Lepore rangesptr++; 16202c7dba9SIan Lepore cell1 = fdt_data_get((void *)rangesptr, 1); 16302c7dba9SIan Lepore rangesptr++; 16402c7dba9SIan Lepore cell2 = fdt_data_get((void *)rangesptr, 1); 16502c7dba9SIan Lepore rangesptr++; 16602c7dba9SIan Lepore 16702c7dba9SIan Lepore if (cell0 & 0x02000000) { 16802c7dba9SIan Lepore pci_space = mem_space; 16902c7dba9SIan Lepore } else if (cell0 & 0x01000000) { 17002c7dba9SIan Lepore pci_space = io_space; 17102c7dba9SIan Lepore } else { 17202c7dba9SIan Lepore rv = ERANGE; 17302c7dba9SIan Lepore goto out; 17402c7dba9SIan Lepore } 17502c7dba9SIan Lepore 17602c7dba9SIan Lepore if (par_addr_cells == 3) { 17702c7dba9SIan Lepore /* 17802c7dba9SIan Lepore * This is a PCI subnode 'ranges'. Skip cell0 and 17902c7dba9SIan Lepore * cell1 of this entry and only use cell2. 18002c7dba9SIan Lepore */ 18102c7dba9SIan Lepore offset_cells = 2; 18202c7dba9SIan Lepore rangesptr += offset_cells; 18302c7dba9SIan Lepore } 18402c7dba9SIan Lepore 1851f7f3314SRuslan Bukin if ((par_addr_cells - offset_cells) > 2) { 18602c7dba9SIan Lepore rv = ERANGE; 18702c7dba9SIan Lepore goto out; 18802c7dba9SIan Lepore } 18902c7dba9SIan Lepore pci_space->base_parent = fdt_data_get((void *)rangesptr, 19002c7dba9SIan Lepore par_addr_cells - offset_cells); 19102c7dba9SIan Lepore rangesptr += par_addr_cells - offset_cells; 19202c7dba9SIan Lepore 193dd279f7aSRuslan Bukin if (size_cells > 2) { 19402c7dba9SIan Lepore rv = ERANGE; 19502c7dba9SIan Lepore goto out; 19602c7dba9SIan Lepore } 19702c7dba9SIan Lepore pci_space->len = fdt_data_get((void *)rangesptr, size_cells); 19802c7dba9SIan Lepore rangesptr += size_cells; 19902c7dba9SIan Lepore 20002c7dba9SIan Lepore pci_space->base_pci = cell2; 20102c7dba9SIan Lepore } 20202c7dba9SIan Lepore rv = 0; 20302c7dba9SIan Lepore out: 20402c7dba9SIan Lepore return (rv); 20502c7dba9SIan Lepore } 20602c7dba9SIan Lepore 20702c7dba9SIan Lepore static int 20802c7dba9SIan Lepore mv_pci_ranges(phandle_t node, struct mv_pci_range *io_space, 20902c7dba9SIan Lepore struct mv_pci_range *mem_space) 21002c7dba9SIan Lepore { 21102c7dba9SIan Lepore int err; 21202c7dba9SIan Lepore 21302c7dba9SIan Lepore debugf("Processing PCI node: %x\n", node); 21402c7dba9SIan Lepore if ((err = mv_pci_ranges_decode(node, io_space, mem_space)) != 0) { 21502c7dba9SIan Lepore debugf("could not decode parent PCI node 'ranges'\n"); 21602c7dba9SIan Lepore return (err); 21702c7dba9SIan Lepore } 21802c7dba9SIan Lepore 21902c7dba9SIan Lepore debugf("Post fixup dump:\n"); 22002c7dba9SIan Lepore mv_pci_range_dump(io_space); 22102c7dba9SIan Lepore mv_pci_range_dump(mem_space); 22202c7dba9SIan Lepore return (0); 22302c7dba9SIan Lepore } 22402c7dba9SIan Lepore 22502c7dba9SIan Lepore int 22630b72b68SRuslan Bukin mv_pci_devmap(phandle_t node, struct devmap_entry *devmap, vm_offset_t io_va, 22702c7dba9SIan Lepore vm_offset_t mem_va) 22802c7dba9SIan Lepore { 22902c7dba9SIan Lepore struct mv_pci_range io_space, mem_space; 23002c7dba9SIan Lepore int error; 23102c7dba9SIan Lepore 23202c7dba9SIan Lepore if ((error = mv_pci_ranges_decode(node, &io_space, &mem_space)) != 0) 23302c7dba9SIan Lepore return (error); 23402c7dba9SIan Lepore 23502c7dba9SIan Lepore devmap->pd_va = (io_va ? io_va : io_space.base_parent); 23602c7dba9SIan Lepore devmap->pd_pa = io_space.base_parent; 23702c7dba9SIan Lepore devmap->pd_size = io_space.len; 23802c7dba9SIan Lepore devmap++; 23902c7dba9SIan Lepore 24002c7dba9SIan Lepore devmap->pd_va = (mem_va ? mem_va : mem_space.base_parent); 24102c7dba9SIan Lepore devmap->pd_pa = mem_space.base_parent; 24202c7dba9SIan Lepore devmap->pd_size = mem_space.len; 24302c7dba9SIan Lepore return (0); 24402c7dba9SIan Lepore } 24502c7dba9SIan Lepore 24602c7dba9SIan Lepore /* 24702c7dba9SIan Lepore * Code and data related to the Marvell pcib driver. 24802c7dba9SIan Lepore */ 24902c7dba9SIan Lepore 2507a22215cSEitan Adler #define PCI_CFG_ENA (1U << 31) 2516975124cSRafal Jaworowski #define PCI_CFG_BUS(bus) (((bus) & 0xff) << 16) 2526975124cSRafal Jaworowski #define PCI_CFG_DEV(dev) (((dev) & 0x1f) << 11) 2536975124cSRafal Jaworowski #define PCI_CFG_FUN(fun) (((fun) & 0x7) << 8) 2546975124cSRafal Jaworowski #define PCI_CFG_PCIE_REG(reg) ((reg) & 0xfc) 2556975124cSRafal Jaworowski 2566975124cSRafal Jaworowski #define PCI_REG_CFG_ADDR 0x0C78 2576975124cSRafal Jaworowski #define PCI_REG_CFG_DATA 0x0C7C 2586975124cSRafal Jaworowski 2596975124cSRafal Jaworowski #define PCIE_REG_CFG_ADDR 0x18F8 2606975124cSRafal Jaworowski #define PCIE_REG_CFG_DATA 0x18FC 2616975124cSRafal Jaworowski #define PCIE_REG_CONTROL 0x1A00 2626975124cSRafal Jaworowski #define PCIE_CTRL_LINK1X 0x00000001 2636975124cSRafal Jaworowski #define PCIE_REG_STATUS 0x1A04 2646975124cSRafal Jaworowski #define PCIE_REG_IRQ_MASK 0x1910 2656975124cSRafal Jaworowski 266e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_ROOT_CMPLX (1 << 1) 267e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_HOT_RESET (1 << 24) 2686975124cSRafal Jaworowski 269e3ac9753SGrzegorz Bernacki #define PCIE_LINK_TIMEOUT 1000000 2706975124cSRafal Jaworowski 271e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_LINK_DOWN 1 272e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_DEV_OFFS 16 273e3ac9753SGrzegorz Bernacki 274e3ac9753SGrzegorz Bernacki /* Minimum PCI Memory and I/O allocations taken from PCI spec (in bytes) */ 275e3ac9753SGrzegorz Bernacki #define PCI_MIN_IO_ALLOC 4 276e3ac9753SGrzegorz Bernacki #define PCI_MIN_MEM_ALLOC 16 277e3ac9753SGrzegorz Bernacki 278e3ac9753SGrzegorz Bernacki #define BITS_PER_UINT32 (NBBY * sizeof(uint32_t)) 2796975124cSRafal Jaworowski 280db5ef4fcSRafal Jaworowski struct mv_pcib_softc { 2816975124cSRafal Jaworowski device_t sc_dev; 2826975124cSRafal Jaworowski 283db5ef4fcSRafal Jaworowski struct rman sc_mem_rman; 284db5ef4fcSRafal Jaworowski bus_addr_t sc_mem_base; 285db5ef4fcSRafal Jaworowski bus_addr_t sc_mem_size; 286e3ac9753SGrzegorz Bernacki uint32_t sc_mem_map[MV_PCI_MEM_SLICE_SIZE / 287e3ac9753SGrzegorz Bernacki (PCI_MIN_MEM_ALLOC * BITS_PER_UINT32)]; 288e3ac9753SGrzegorz Bernacki int sc_win_target; 289db5ef4fcSRafal Jaworowski int sc_mem_win_attr; 2906975124cSRafal Jaworowski 291db5ef4fcSRafal Jaworowski struct rman sc_io_rman; 292db5ef4fcSRafal Jaworowski bus_addr_t sc_io_base; 293db5ef4fcSRafal Jaworowski bus_addr_t sc_io_size; 294e3ac9753SGrzegorz Bernacki uint32_t sc_io_map[MV_PCI_IO_SLICE_SIZE / 295e3ac9753SGrzegorz Bernacki (PCI_MIN_IO_ALLOC * BITS_PER_UINT32)]; 296db5ef4fcSRafal Jaworowski int sc_io_win_attr; 2976975124cSRafal Jaworowski 2986975124cSRafal Jaworowski struct resource *sc_res; 2996975124cSRafal Jaworowski bus_space_handle_t sc_bsh; 3006975124cSRafal Jaworowski bus_space_tag_t sc_bst; 3016975124cSRafal Jaworowski int sc_rid; 3026975124cSRafal Jaworowski 30364dc1cf3SGrzegorz Bernacki struct mtx sc_msi_mtx; 30464dc1cf3SGrzegorz Bernacki uint32_t sc_msi_bitmap; 30564dc1cf3SGrzegorz Bernacki 3066975124cSRafal Jaworowski int sc_busnr; /* Host bridge bus number */ 3076975124cSRafal Jaworowski int sc_devnr; /* Host bridge device number */ 308db5ef4fcSRafal Jaworowski int sc_type; 309e3ac9753SGrzegorz Bernacki int sc_mode; /* Endpoint / Root Complex */ 3106975124cSRafal Jaworowski 311c826a643SNathan Whitehorn struct ofw_bus_iinfo sc_pci_iinfo; 3126975124cSRafal Jaworowski }; 3136975124cSRafal Jaworowski 314db5ef4fcSRafal Jaworowski /* Local forward prototypes */ 315db5ef4fcSRafal Jaworowski static int mv_pcib_decode_win(phandle_t, struct mv_pcib_softc *); 316db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfginit(void); 317db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_hw_cfgread(struct mv_pcib_softc *, u_int, u_int, 318db5ef4fcSRafal Jaworowski u_int, u_int, int); 319db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfgwrite(struct mv_pcib_softc *, u_int, u_int, 320db5ef4fcSRafal Jaworowski u_int, u_int, uint32_t, int); 321db5ef4fcSRafal Jaworowski static int mv_pcib_init(struct mv_pcib_softc *, int, int); 322db5ef4fcSRafal Jaworowski static int mv_pcib_init_all_bars(struct mv_pcib_softc *, int, int, int, int); 323db5ef4fcSRafal Jaworowski static void mv_pcib_init_bridge(struct mv_pcib_softc *, int, int, int); 324db5ef4fcSRafal Jaworowski static inline void pcib_write_irq_mask(struct mv_pcib_softc *, uint32_t); 325e3ac9753SGrzegorz Bernacki static void mv_pcib_enable(struct mv_pcib_softc *, uint32_t); 326e3ac9753SGrzegorz Bernacki static int mv_pcib_mem_init(struct mv_pcib_softc *); 327db5ef4fcSRafal Jaworowski 328db5ef4fcSRafal Jaworowski /* Forward prototypes */ 329db5ef4fcSRafal Jaworowski static int mv_pcib_probe(device_t); 330db5ef4fcSRafal Jaworowski static int mv_pcib_attach(device_t); 331db5ef4fcSRafal Jaworowski 332db5ef4fcSRafal Jaworowski static struct resource *mv_pcib_alloc_resource(device_t, device_t, int, int *, 3332dd1bdf1SJustin Hibbits rman_res_t, rman_res_t, rman_res_t, u_int); 334db5ef4fcSRafal Jaworowski static int mv_pcib_release_resource(device_t, device_t, int, int, 3356975124cSRafal Jaworowski struct resource *); 336db5ef4fcSRafal Jaworowski static int mv_pcib_read_ivar(device_t, device_t, int, uintptr_t *); 337db5ef4fcSRafal Jaworowski static int mv_pcib_write_ivar(device_t, device_t, int, uintptr_t); 3386975124cSRafal Jaworowski 339db5ef4fcSRafal Jaworowski static int mv_pcib_maxslots(device_t); 340db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_read_config(device_t, u_int, u_int, u_int, u_int, int); 341db5ef4fcSRafal Jaworowski static void mv_pcib_write_config(device_t, u_int, u_int, u_int, u_int, 3426975124cSRafal Jaworowski uint32_t, int); 343db5ef4fcSRafal Jaworowski static int mv_pcib_route_interrupt(device_t, device_t, int); 34464dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 34564dc1cf3SGrzegorz Bernacki static int mv_pcib_alloc_msi(device_t, device_t, int, int, int *); 34664dc1cf3SGrzegorz Bernacki static int mv_pcib_map_msi(device_t, device_t, int, uint64_t *, uint32_t *); 34764dc1cf3SGrzegorz Bernacki static int mv_pcib_release_msi(device_t, device_t, int, int *); 34864dc1cf3SGrzegorz Bernacki #endif 3496975124cSRafal Jaworowski 3506975124cSRafal Jaworowski /* 3516975124cSRafal Jaworowski * Bus interface definitions. 3526975124cSRafal Jaworowski */ 353db5ef4fcSRafal Jaworowski static device_method_t mv_pcib_methods[] = { 3546975124cSRafal Jaworowski /* Device interface */ 355db5ef4fcSRafal Jaworowski DEVMETHOD(device_probe, mv_pcib_probe), 356db5ef4fcSRafal Jaworowski DEVMETHOD(device_attach, mv_pcib_attach), 3576975124cSRafal Jaworowski 3586975124cSRafal Jaworowski /* Bus interface */ 359db5ef4fcSRafal Jaworowski DEVMETHOD(bus_read_ivar, mv_pcib_read_ivar), 360db5ef4fcSRafal Jaworowski DEVMETHOD(bus_write_ivar, mv_pcib_write_ivar), 361db5ef4fcSRafal Jaworowski DEVMETHOD(bus_alloc_resource, mv_pcib_alloc_resource), 362db5ef4fcSRafal Jaworowski DEVMETHOD(bus_release_resource, mv_pcib_release_resource), 3636975124cSRafal Jaworowski DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 3646975124cSRafal Jaworowski DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 3656975124cSRafal Jaworowski DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 3666975124cSRafal Jaworowski DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 3676975124cSRafal Jaworowski 3686975124cSRafal Jaworowski /* pcib interface */ 369db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_maxslots, mv_pcib_maxslots), 370db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_read_config, mv_pcib_read_config), 371db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_write_config, mv_pcib_write_config), 372db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_route_interrupt, mv_pcib_route_interrupt), 37328586889SWarner Losh DEVMETHOD(pcib_request_feature, pcib_request_feature_allow), 37464dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 37564dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_alloc_msi, mv_pcib_alloc_msi), 37664dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_release_msi, mv_pcib_release_msi), 37764dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_map_msi, mv_pcib_map_msi), 37864dc1cf3SGrzegorz Bernacki #endif 37964dc1cf3SGrzegorz Bernacki 380db5ef4fcSRafal Jaworowski /* OFW bus interface */ 381db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_compat, ofw_bus_gen_get_compat), 382db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_model, ofw_bus_gen_get_model), 383db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_name, ofw_bus_gen_get_name), 384db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_node, ofw_bus_gen_get_node), 385db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_type, ofw_bus_gen_get_type), 3866975124cSRafal Jaworowski 3874b7ec270SMarius Strobl DEVMETHOD_END 3886975124cSRafal Jaworowski }; 3896975124cSRafal Jaworowski 390db5ef4fcSRafal Jaworowski static driver_t mv_pcib_driver = { 3916975124cSRafal Jaworowski "pcib", 392db5ef4fcSRafal Jaworowski mv_pcib_methods, 393db5ef4fcSRafal Jaworowski sizeof(struct mv_pcib_softc), 3946975124cSRafal Jaworowski }; 3956975124cSRafal Jaworowski 3966975124cSRafal Jaworowski devclass_t pcib_devclass; 3976975124cSRafal Jaworowski 39865d08437SNathan Whitehorn DRIVER_MODULE(pcib, ofwbus, mv_pcib_driver, pcib_devclass, 0, 0); 39985958649SZbigniew Bodek DRIVER_MODULE(pcib, pcib_ctrl, mv_pcib_driver, pcib_devclass, 0, 0); 4006975124cSRafal Jaworowski 4016975124cSRafal Jaworowski static struct mtx pcicfg_mtx; 4026975124cSRafal Jaworowski 403db5ef4fcSRafal Jaworowski static int 404db5ef4fcSRafal Jaworowski mv_pcib_probe(device_t self) 4056975124cSRafal Jaworowski { 4061b96faf8SMarcel Moolenaar phandle_t node; 4076975124cSRafal Jaworowski 4081b96faf8SMarcel Moolenaar node = ofw_bus_get_node(self); 4091b96faf8SMarcel Moolenaar if (!fdt_is_type(node, "pci")) 410db5ef4fcSRafal Jaworowski return (ENXIO); 4111b96faf8SMarcel Moolenaar 412c826a643SNathan Whitehorn if (!(ofw_bus_is_compatible(self, "mrvl,pcie") || 413c826a643SNathan Whitehorn ofw_bus_is_compatible(self, "mrvl,pci"))) 414db5ef4fcSRafal Jaworowski return (ENXIO); 4156975124cSRafal Jaworowski 416db5ef4fcSRafal Jaworowski device_set_desc(self, "Marvell Integrated PCI/PCI-E Controller"); 417db5ef4fcSRafal Jaworowski return (BUS_PROBE_DEFAULT); 418db5ef4fcSRafal Jaworowski } 419db5ef4fcSRafal Jaworowski 420db5ef4fcSRafal Jaworowski static int 421db5ef4fcSRafal Jaworowski mv_pcib_attach(device_t self) 422db5ef4fcSRafal Jaworowski { 423db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc; 424db5ef4fcSRafal Jaworowski phandle_t node, parnode; 42585958649SZbigniew Bodek uint32_t val, reg0; 42685958649SZbigniew Bodek int err, bus, devfn, port_id; 427db5ef4fcSRafal Jaworowski 428db5ef4fcSRafal Jaworowski sc = device_get_softc(self); 429db5ef4fcSRafal Jaworowski sc->sc_dev = self; 430db5ef4fcSRafal Jaworowski 4311b96faf8SMarcel Moolenaar node = ofw_bus_get_node(self); 4321b96faf8SMarcel Moolenaar parnode = OF_parent(node); 43385958649SZbigniew Bodek 43485958649SZbigniew Bodek if (OF_getencprop(node, "marvell,pcie-port", &(port_id), 43585958649SZbigniew Bodek sizeof(port_id)) <= 0) { 43685958649SZbigniew Bodek /* If port ID does not exist in the FDT set value to 0 */ 43785958649SZbigniew Bodek if (!OF_hasprop(node, "marvell,pcie-port")) 43885958649SZbigniew Bodek port_id = 0; 43985958649SZbigniew Bodek else 44085958649SZbigniew Bodek return(ENXIO); 44185958649SZbigniew Bodek } 44285958649SZbigniew Bodek 44387acb7f8SAndrew Turner if (ofw_bus_node_is_compatible(node, "mrvl,pcie")) { 444db5ef4fcSRafal Jaworowski sc->sc_type = MV_TYPE_PCIE; 44585958649SZbigniew Bodek sc->sc_win_target = MV_WIN_PCIE_TARGET(port_id); 44685958649SZbigniew Bodek sc->sc_mem_win_attr = MV_WIN_PCIE_MEM_ATTR(port_id); 44785958649SZbigniew Bodek sc->sc_io_win_attr = MV_WIN_PCIE_IO_ATTR(port_id); 44887acb7f8SAndrew Turner } else if (ofw_bus_node_is_compatible(node, "mrvl,pci")) { 449db5ef4fcSRafal Jaworowski sc->sc_type = MV_TYPE_PCI; 450e3ac9753SGrzegorz Bernacki sc->sc_win_target = MV_WIN_PCI_TARGET; 451db5ef4fcSRafal Jaworowski sc->sc_mem_win_attr = MV_WIN_PCI_MEM_ATTR; 452db5ef4fcSRafal Jaworowski sc->sc_io_win_attr = MV_WIN_PCI_IO_ATTR; 453db5ef4fcSRafal Jaworowski } else 454db5ef4fcSRafal Jaworowski return (ENXIO); 455db5ef4fcSRafal Jaworowski 456db5ef4fcSRafal Jaworowski /* 457db5ef4fcSRafal Jaworowski * Retrieve our mem-mapped registers range. 458db5ef4fcSRafal Jaworowski */ 459db5ef4fcSRafal Jaworowski sc->sc_rid = 0; 460db5ef4fcSRafal Jaworowski sc->sc_res = bus_alloc_resource_any(self, SYS_RES_MEMORY, &sc->sc_rid, 461db5ef4fcSRafal Jaworowski RF_ACTIVE); 462db5ef4fcSRafal Jaworowski if (sc->sc_res == NULL) { 463db5ef4fcSRafal Jaworowski device_printf(self, "could not map memory\n"); 464db5ef4fcSRafal Jaworowski return (ENXIO); 465db5ef4fcSRafal Jaworowski } 466db5ef4fcSRafal Jaworowski sc->sc_bst = rman_get_bustag(sc->sc_res); 467db5ef4fcSRafal Jaworowski sc->sc_bsh = rman_get_bushandle(sc->sc_res); 468db5ef4fcSRafal Jaworowski 469e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_CONTROL); 470e3ac9753SGrzegorz Bernacki sc->sc_mode = (val & PCIE_CONTROL_ROOT_CMPLX ? MV_MODE_ROOT : 471e3ac9753SGrzegorz Bernacki MV_MODE_ENDPOINT); 472e3ac9753SGrzegorz Bernacki 473e3ac9753SGrzegorz Bernacki /* 474e3ac9753SGrzegorz Bernacki * Get PCI interrupt info. 475e3ac9753SGrzegorz Bernacki */ 476c826a643SNathan Whitehorn if (sc->sc_mode == MV_MODE_ROOT) 477c826a643SNathan Whitehorn ofw_bus_setup_iinfo(node, &sc->sc_pci_iinfo, sizeof(pcell_t)); 478e3ac9753SGrzegorz Bernacki 479db5ef4fcSRafal Jaworowski /* 480db5ef4fcSRafal Jaworowski * Configure decode windows for PCI(E) access. 481db5ef4fcSRafal Jaworowski */ 482db5ef4fcSRafal Jaworowski if (mv_pcib_decode_win(node, sc) != 0) 483db5ef4fcSRafal Jaworowski return (ENXIO); 484db5ef4fcSRafal Jaworowski 485db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(); 486db5ef4fcSRafal Jaworowski 487db5ef4fcSRafal Jaworowski /* 488e3ac9753SGrzegorz Bernacki * Enable PCIE device. 489e3ac9753SGrzegorz Bernacki */ 49085958649SZbigniew Bodek mv_pcib_enable(sc, port_id); 491e3ac9753SGrzegorz Bernacki 492e3ac9753SGrzegorz Bernacki /* 493e3ac9753SGrzegorz Bernacki * Memory management. 494e3ac9753SGrzegorz Bernacki */ 495e3ac9753SGrzegorz Bernacki err = mv_pcib_mem_init(sc); 496e3ac9753SGrzegorz Bernacki if (err) 497e3ac9753SGrzegorz Bernacki return (err); 498e3ac9753SGrzegorz Bernacki 49985958649SZbigniew Bodek /* 50085958649SZbigniew Bodek * Preliminary bus enumeration to find first linked devices and set 50185958649SZbigniew Bodek * appropriate bus number from which should start the actual enumeration 50285958649SZbigniew Bodek */ 50385958649SZbigniew Bodek for (bus = 0; bus < PCI_BUSMAX; bus++) { 50485958649SZbigniew Bodek for (devfn = 0; devfn < mv_pcib_maxslots(self); devfn++) { 50585958649SZbigniew Bodek reg0 = mv_pcib_read_config(self, bus, devfn, devfn & 0x7, 0x0, 4); 50685958649SZbigniew Bodek if (reg0 == (~0U)) 50785958649SZbigniew Bodek continue; /* no device */ 50885958649SZbigniew Bodek else { 50985958649SZbigniew Bodek sc->sc_busnr = bus; /* update bus number */ 51085958649SZbigniew Bodek break; 51185958649SZbigniew Bodek } 51285958649SZbigniew Bodek } 51385958649SZbigniew Bodek } 51485958649SZbigniew Bodek 515e3ac9753SGrzegorz Bernacki if (sc->sc_mode == MV_MODE_ROOT) { 516e3ac9753SGrzegorz Bernacki err = mv_pcib_init(sc, sc->sc_busnr, 517e3ac9753SGrzegorz Bernacki mv_pcib_maxslots(sc->sc_dev)); 518e3ac9753SGrzegorz Bernacki if (err) 519e3ac9753SGrzegorz Bernacki goto error; 520e3ac9753SGrzegorz Bernacki 521e3ac9753SGrzegorz Bernacki device_add_child(self, "pci", -1); 522e3ac9753SGrzegorz Bernacki } else { 523e3ac9753SGrzegorz Bernacki sc->sc_devnr = 1; 524e3ac9753SGrzegorz Bernacki bus_space_write_4(sc->sc_bst, sc->sc_bsh, 525e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS, 1 << PCIE_STATUS_DEV_OFFS); 526e3ac9753SGrzegorz Bernacki device_add_child(self, "pci_ep", -1); 527e3ac9753SGrzegorz Bernacki } 528e3ac9753SGrzegorz Bernacki 52964dc1cf3SGrzegorz Bernacki mtx_init(&sc->sc_msi_mtx, "msi_mtx", NULL, MTX_DEF); 530e3ac9753SGrzegorz Bernacki return (bus_generic_attach(self)); 531e3ac9753SGrzegorz Bernacki 532e3ac9753SGrzegorz Bernacki error: 533e3ac9753SGrzegorz Bernacki /* XXX SYS_RES_ should be released here */ 534e3ac9753SGrzegorz Bernacki rman_fini(&sc->sc_mem_rman); 535e3ac9753SGrzegorz Bernacki rman_fini(&sc->sc_io_rman); 536e3ac9753SGrzegorz Bernacki 537e3ac9753SGrzegorz Bernacki return (err); 538e3ac9753SGrzegorz Bernacki } 539e3ac9753SGrzegorz Bernacki 540e3ac9753SGrzegorz Bernacki static void 541e3ac9753SGrzegorz Bernacki mv_pcib_enable(struct mv_pcib_softc *sc, uint32_t unit) 542e3ac9753SGrzegorz Bernacki { 543e3ac9753SGrzegorz Bernacki uint32_t val; 544e3ac9753SGrzegorz Bernacki #if !defined(SOC_MV_ARMADAXP) 545e3ac9753SGrzegorz Bernacki int timeout; 546e3ac9753SGrzegorz Bernacki 547e3ac9753SGrzegorz Bernacki /* 548e3ac9753SGrzegorz Bernacki * Check if PCIE device is enabled. 549e3ac9753SGrzegorz Bernacki */ 550e3ac9753SGrzegorz Bernacki if (read_cpu_ctrl(CPU_CONTROL) & CPU_CONTROL_PCIE_DISABLE(unit)) { 551e3ac9753SGrzegorz Bernacki write_cpu_ctrl(CPU_CONTROL, read_cpu_ctrl(CPU_CONTROL) & 552e3ac9753SGrzegorz Bernacki ~(CPU_CONTROL_PCIE_DISABLE(unit))); 553e3ac9753SGrzegorz Bernacki 554e3ac9753SGrzegorz Bernacki timeout = PCIE_LINK_TIMEOUT; 555e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 556e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS); 557e3ac9753SGrzegorz Bernacki while (((val & PCIE_STATUS_LINK_DOWN) == 1) && (timeout > 0)) { 558e3ac9753SGrzegorz Bernacki DELAY(1000); 559e3ac9753SGrzegorz Bernacki timeout -= 1000; 560e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 561e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS); 562e3ac9753SGrzegorz Bernacki } 563e3ac9753SGrzegorz Bernacki } 564e3ac9753SGrzegorz Bernacki #endif 565e3ac9753SGrzegorz Bernacki 566e3ac9753SGrzegorz Bernacki 567e3ac9753SGrzegorz Bernacki if (sc->sc_mode == MV_MODE_ROOT) { 568e3ac9753SGrzegorz Bernacki /* 569db5ef4fcSRafal Jaworowski * Enable PCI bridge. 570db5ef4fcSRafal Jaworowski */ 571e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND); 572e3ac9753SGrzegorz Bernacki val |= PCIM_CMD_SERRESPEN | PCIM_CMD_BUSMASTEREN | 573e3ac9753SGrzegorz Bernacki PCIM_CMD_MEMEN | PCIM_CMD_PORTEN; 574e3ac9753SGrzegorz Bernacki bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND, val); 575e3ac9753SGrzegorz Bernacki } 576e3ac9753SGrzegorz Bernacki } 577db5ef4fcSRafal Jaworowski 578e3ac9753SGrzegorz Bernacki static int 579e3ac9753SGrzegorz Bernacki mv_pcib_mem_init(struct mv_pcib_softc *sc) 580e3ac9753SGrzegorz Bernacki { 581e3ac9753SGrzegorz Bernacki int err; 582db5ef4fcSRafal Jaworowski 583e3ac9753SGrzegorz Bernacki /* 584e3ac9753SGrzegorz Bernacki * Memory management. 585e3ac9753SGrzegorz Bernacki */ 586db5ef4fcSRafal Jaworowski sc->sc_mem_rman.rm_type = RMAN_ARRAY; 587db5ef4fcSRafal Jaworowski err = rman_init(&sc->sc_mem_rman); 588db5ef4fcSRafal Jaworowski if (err) 589db5ef4fcSRafal Jaworowski return (err); 590db5ef4fcSRafal Jaworowski 591db5ef4fcSRafal Jaworowski sc->sc_io_rman.rm_type = RMAN_ARRAY; 592db5ef4fcSRafal Jaworowski err = rman_init(&sc->sc_io_rman); 593db5ef4fcSRafal Jaworowski if (err) { 594db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_mem_rman); 595db5ef4fcSRafal Jaworowski return (err); 596db5ef4fcSRafal Jaworowski } 597db5ef4fcSRafal Jaworowski 598db5ef4fcSRafal Jaworowski err = rman_manage_region(&sc->sc_mem_rman, sc->sc_mem_base, 599db5ef4fcSRafal Jaworowski sc->sc_mem_base + sc->sc_mem_size - 1); 600db5ef4fcSRafal Jaworowski if (err) 601db5ef4fcSRafal Jaworowski goto error; 602db5ef4fcSRafal Jaworowski 603db5ef4fcSRafal Jaworowski err = rman_manage_region(&sc->sc_io_rman, sc->sc_io_base, 604db5ef4fcSRafal Jaworowski sc->sc_io_base + sc->sc_io_size - 1); 605db5ef4fcSRafal Jaworowski if (err) 606db5ef4fcSRafal Jaworowski goto error; 607db5ef4fcSRafal Jaworowski 608e3ac9753SGrzegorz Bernacki return (0); 609db5ef4fcSRafal Jaworowski 610db5ef4fcSRafal Jaworowski error: 611db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_mem_rman); 612db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_io_rman); 613e3ac9753SGrzegorz Bernacki 614db5ef4fcSRafal Jaworowski return (err); 615db5ef4fcSRafal Jaworowski } 616db5ef4fcSRafal Jaworowski 617e3ac9753SGrzegorz Bernacki static inline uint32_t 618e3ac9753SGrzegorz Bernacki pcib_bit_get(uint32_t *map, uint32_t bit) 619e3ac9753SGrzegorz Bernacki { 620e3ac9753SGrzegorz Bernacki uint32_t n = bit / BITS_PER_UINT32; 621e3ac9753SGrzegorz Bernacki 622e3ac9753SGrzegorz Bernacki bit = bit % BITS_PER_UINT32; 623e3ac9753SGrzegorz Bernacki return (map[n] & (1 << bit)); 624e3ac9753SGrzegorz Bernacki } 625e3ac9753SGrzegorz Bernacki 626e3ac9753SGrzegorz Bernacki static inline void 627e3ac9753SGrzegorz Bernacki pcib_bit_set(uint32_t *map, uint32_t bit) 628e3ac9753SGrzegorz Bernacki { 629e3ac9753SGrzegorz Bernacki uint32_t n = bit / BITS_PER_UINT32; 630e3ac9753SGrzegorz Bernacki 631e3ac9753SGrzegorz Bernacki bit = bit % BITS_PER_UINT32; 632e3ac9753SGrzegorz Bernacki map[n] |= (1 << bit); 633e3ac9753SGrzegorz Bernacki } 634e3ac9753SGrzegorz Bernacki 635e3ac9753SGrzegorz Bernacki static inline uint32_t 636e3ac9753SGrzegorz Bernacki pcib_map_check(uint32_t *map, uint32_t start, uint32_t bits) 637e3ac9753SGrzegorz Bernacki { 638e3ac9753SGrzegorz Bernacki uint32_t i; 639e3ac9753SGrzegorz Bernacki 640e3ac9753SGrzegorz Bernacki for (i = start; i < start + bits; i++) 641e3ac9753SGrzegorz Bernacki if (pcib_bit_get(map, i)) 642e3ac9753SGrzegorz Bernacki return (0); 643e3ac9753SGrzegorz Bernacki 644e3ac9753SGrzegorz Bernacki return (1); 645e3ac9753SGrzegorz Bernacki } 646e3ac9753SGrzegorz Bernacki 647e3ac9753SGrzegorz Bernacki static inline void 648e3ac9753SGrzegorz Bernacki pcib_map_set(uint32_t *map, uint32_t start, uint32_t bits) 649e3ac9753SGrzegorz Bernacki { 650e3ac9753SGrzegorz Bernacki uint32_t i; 651e3ac9753SGrzegorz Bernacki 652e3ac9753SGrzegorz Bernacki for (i = start; i < start + bits; i++) 653e3ac9753SGrzegorz Bernacki pcib_bit_set(map, i); 654e3ac9753SGrzegorz Bernacki } 655e3ac9753SGrzegorz Bernacki 656e3ac9753SGrzegorz Bernacki /* 657e3ac9753SGrzegorz Bernacki * The idea of this allocator is taken from ARM No-Cache memory 658e3ac9753SGrzegorz Bernacki * management code (sys/arm/arm/vm_machdep.c). 659e3ac9753SGrzegorz Bernacki */ 660e3ac9753SGrzegorz Bernacki static bus_addr_t 661e3ac9753SGrzegorz Bernacki pcib_alloc(struct mv_pcib_softc *sc, uint32_t smask) 662e3ac9753SGrzegorz Bernacki { 663e3ac9753SGrzegorz Bernacki uint32_t bits, bits_limit, i, *map, min_alloc, size; 664e3ac9753SGrzegorz Bernacki bus_addr_t addr = 0; 665e3ac9753SGrzegorz Bernacki bus_addr_t base; 666e3ac9753SGrzegorz Bernacki 667e3ac9753SGrzegorz Bernacki if (smask & 1) { 668e3ac9753SGrzegorz Bernacki base = sc->sc_io_base; 669e3ac9753SGrzegorz Bernacki min_alloc = PCI_MIN_IO_ALLOC; 670e3ac9753SGrzegorz Bernacki bits_limit = sc->sc_io_size / min_alloc; 671e3ac9753SGrzegorz Bernacki map = sc->sc_io_map; 672e3ac9753SGrzegorz Bernacki smask &= ~0x3; 673e3ac9753SGrzegorz Bernacki } else { 674e3ac9753SGrzegorz Bernacki base = sc->sc_mem_base; 675e3ac9753SGrzegorz Bernacki min_alloc = PCI_MIN_MEM_ALLOC; 676e3ac9753SGrzegorz Bernacki bits_limit = sc->sc_mem_size / min_alloc; 677e3ac9753SGrzegorz Bernacki map = sc->sc_mem_map; 678e3ac9753SGrzegorz Bernacki smask &= ~0xF; 679e3ac9753SGrzegorz Bernacki } 680e3ac9753SGrzegorz Bernacki 681e3ac9753SGrzegorz Bernacki size = ~smask + 1; 682e3ac9753SGrzegorz Bernacki bits = size / min_alloc; 683e3ac9753SGrzegorz Bernacki 684e3ac9753SGrzegorz Bernacki for (i = 0; i + bits <= bits_limit; i += bits) 685e3ac9753SGrzegorz Bernacki if (pcib_map_check(map, i, bits)) { 686e3ac9753SGrzegorz Bernacki pcib_map_set(map, i, bits); 687e3ac9753SGrzegorz Bernacki addr = base + (i * min_alloc); 688e3ac9753SGrzegorz Bernacki return (addr); 689e3ac9753SGrzegorz Bernacki } 690e3ac9753SGrzegorz Bernacki 691e3ac9753SGrzegorz Bernacki return (addr); 692e3ac9753SGrzegorz Bernacki } 693e3ac9753SGrzegorz Bernacki 694db5ef4fcSRafal Jaworowski static int 695db5ef4fcSRafal Jaworowski mv_pcib_init_bar(struct mv_pcib_softc *sc, int bus, int slot, int func, 696db5ef4fcSRafal Jaworowski int barno) 697db5ef4fcSRafal Jaworowski { 698e3ac9753SGrzegorz Bernacki uint32_t addr, bar; 699db5ef4fcSRafal Jaworowski int reg, width; 700db5ef4fcSRafal Jaworowski 701db5ef4fcSRafal Jaworowski reg = PCIR_BAR(barno); 702e3ac9753SGrzegorz Bernacki 703e3ac9753SGrzegorz Bernacki /* 704e3ac9753SGrzegorz Bernacki * Need to init the BAR register with 0xffffffff before correct 705e3ac9753SGrzegorz Bernacki * value can be read. 706e3ac9753SGrzegorz Bernacki */ 707e3ac9753SGrzegorz Bernacki mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, ~0, 4); 708db5ef4fcSRafal Jaworowski bar = mv_pcib_read_config(sc->sc_dev, bus, slot, func, reg, 4); 709db5ef4fcSRafal Jaworowski if (bar == 0) 710db5ef4fcSRafal Jaworowski return (1); 711db5ef4fcSRafal Jaworowski 712db5ef4fcSRafal Jaworowski /* Calculate BAR size: 64 or 32 bit (in 32-bit units) */ 713db5ef4fcSRafal Jaworowski width = ((bar & 7) == 4) ? 2 : 1; 714db5ef4fcSRafal Jaworowski 715e3ac9753SGrzegorz Bernacki addr = pcib_alloc(sc, bar); 716e3ac9753SGrzegorz Bernacki if (!addr) 717db5ef4fcSRafal Jaworowski return (-1); 718db5ef4fcSRafal Jaworowski 719db5ef4fcSRafal Jaworowski if (bootverbose) 720e3ac9753SGrzegorz Bernacki printf("PCI %u:%u:%u: reg %x: smask=%08x: addr=%08x\n", 721e3ac9753SGrzegorz Bernacki bus, slot, func, reg, bar, addr); 722db5ef4fcSRafal Jaworowski 723db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, addr, 4); 724db5ef4fcSRafal Jaworowski if (width == 2) 725db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg + 4, 726db5ef4fcSRafal Jaworowski 0, 4); 727db5ef4fcSRafal Jaworowski 728db5ef4fcSRafal Jaworowski return (width); 7296975124cSRafal Jaworowski } 7306975124cSRafal Jaworowski 7316975124cSRafal Jaworowski static void 732db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(struct mv_pcib_softc *sc, int bus, int slot, int func) 733db5ef4fcSRafal Jaworowski { 734db5ef4fcSRafal Jaworowski bus_addr_t io_base, mem_base; 735db5ef4fcSRafal Jaworowski uint32_t io_limit, mem_limit; 736db5ef4fcSRafal Jaworowski int secbus; 737db5ef4fcSRafal Jaworowski 738db5ef4fcSRafal Jaworowski io_base = sc->sc_io_base; 739db5ef4fcSRafal Jaworowski io_limit = io_base + sc->sc_io_size - 1; 740db5ef4fcSRafal Jaworowski mem_base = sc->sc_mem_base; 741db5ef4fcSRafal Jaworowski mem_limit = mem_base + sc->sc_mem_size - 1; 742db5ef4fcSRafal Jaworowski 743db5ef4fcSRafal Jaworowski /* Configure I/O decode registers */ 744db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEL_1, 745db5ef4fcSRafal Jaworowski io_base >> 8, 1); 746db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEH_1, 747db5ef4fcSRafal Jaworowski io_base >> 16, 2); 748db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITL_1, 749db5ef4fcSRafal Jaworowski io_limit >> 8, 1); 750db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITH_1, 751db5ef4fcSRafal Jaworowski io_limit >> 16, 2); 752db5ef4fcSRafal Jaworowski 753db5ef4fcSRafal Jaworowski /* Configure memory decode registers */ 754db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMBASE_1, 755db5ef4fcSRafal Jaworowski mem_base >> 16, 2); 756db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMLIMIT_1, 757db5ef4fcSRafal Jaworowski mem_limit >> 16, 2); 758db5ef4fcSRafal Jaworowski 759db5ef4fcSRafal Jaworowski /* Disable memory prefetch decode */ 760db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEL_1, 761db5ef4fcSRafal Jaworowski 0x10, 2); 762db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEH_1, 763db5ef4fcSRafal Jaworowski 0x0, 4); 764db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITL_1, 765db5ef4fcSRafal Jaworowski 0xF, 2); 766db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITH_1, 767db5ef4fcSRafal Jaworowski 0x0, 4); 768db5ef4fcSRafal Jaworowski 769db5ef4fcSRafal Jaworowski secbus = mv_pcib_read_config(sc->sc_dev, bus, slot, func, 770db5ef4fcSRafal Jaworowski PCIR_SECBUS_1, 1); 771db5ef4fcSRafal Jaworowski 772db5ef4fcSRafal Jaworowski /* Configure buses behind the bridge */ 773db5ef4fcSRafal Jaworowski mv_pcib_init(sc, secbus, PCI_SLOTMAX); 774db5ef4fcSRafal Jaworowski } 775db5ef4fcSRafal Jaworowski 776db5ef4fcSRafal Jaworowski static int 777db5ef4fcSRafal Jaworowski mv_pcib_init(struct mv_pcib_softc *sc, int bus, int maxslot) 778db5ef4fcSRafal Jaworowski { 779db5ef4fcSRafal Jaworowski int slot, func, maxfunc, error; 780db5ef4fcSRafal Jaworowski uint8_t hdrtype, command, class, subclass; 781db5ef4fcSRafal Jaworowski 782db5ef4fcSRafal Jaworowski for (slot = 0; slot <= maxslot; slot++) { 783db5ef4fcSRafal Jaworowski maxfunc = 0; 784db5ef4fcSRafal Jaworowski for (func = 0; func <= maxfunc; func++) { 785db5ef4fcSRafal Jaworowski hdrtype = mv_pcib_read_config(sc->sc_dev, bus, slot, 786db5ef4fcSRafal Jaworowski func, PCIR_HDRTYPE, 1); 787db5ef4fcSRafal Jaworowski 788db5ef4fcSRafal Jaworowski if ((hdrtype & PCIM_HDRTYPE) > PCI_MAXHDRTYPE) 789db5ef4fcSRafal Jaworowski continue; 790db5ef4fcSRafal Jaworowski 791db5ef4fcSRafal Jaworowski if (func == 0 && (hdrtype & PCIM_MFDEV)) 792db5ef4fcSRafal Jaworowski maxfunc = PCI_FUNCMAX; 793db5ef4fcSRafal Jaworowski 794db5ef4fcSRafal Jaworowski command = mv_pcib_read_config(sc->sc_dev, bus, slot, 795db5ef4fcSRafal Jaworowski func, PCIR_COMMAND, 1); 796db5ef4fcSRafal Jaworowski command &= ~(PCIM_CMD_MEMEN | PCIM_CMD_PORTEN); 797db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, 798db5ef4fcSRafal Jaworowski PCIR_COMMAND, command, 1); 799db5ef4fcSRafal Jaworowski 800db5ef4fcSRafal Jaworowski error = mv_pcib_init_all_bars(sc, bus, slot, func, 801db5ef4fcSRafal Jaworowski hdrtype); 802db5ef4fcSRafal Jaworowski 803db5ef4fcSRafal Jaworowski if (error) 804db5ef4fcSRafal Jaworowski return (error); 805db5ef4fcSRafal Jaworowski 806db5ef4fcSRafal Jaworowski command |= PCIM_CMD_BUSMASTEREN | PCIM_CMD_MEMEN | 807db5ef4fcSRafal Jaworowski PCIM_CMD_PORTEN; 808db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, 809db5ef4fcSRafal Jaworowski PCIR_COMMAND, command, 1); 810db5ef4fcSRafal Jaworowski 811db5ef4fcSRafal Jaworowski /* Handle PCI-PCI bridges */ 812db5ef4fcSRafal Jaworowski class = mv_pcib_read_config(sc->sc_dev, bus, slot, 813db5ef4fcSRafal Jaworowski func, PCIR_CLASS, 1); 814db5ef4fcSRafal Jaworowski subclass = mv_pcib_read_config(sc->sc_dev, bus, slot, 815db5ef4fcSRafal Jaworowski func, PCIR_SUBCLASS, 1); 816db5ef4fcSRafal Jaworowski 817db5ef4fcSRafal Jaworowski if (class != PCIC_BRIDGE || 818db5ef4fcSRafal Jaworowski subclass != PCIS_BRIDGE_PCI) 819db5ef4fcSRafal Jaworowski continue; 820db5ef4fcSRafal Jaworowski 821db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(sc, bus, slot, func); 822db5ef4fcSRafal Jaworowski } 823db5ef4fcSRafal Jaworowski } 824db5ef4fcSRafal Jaworowski 825db5ef4fcSRafal Jaworowski /* Enable all ABCD interrupts */ 826db5ef4fcSRafal Jaworowski pcib_write_irq_mask(sc, (0xF << 24)); 827db5ef4fcSRafal Jaworowski 828db5ef4fcSRafal Jaworowski return (0); 829db5ef4fcSRafal Jaworowski } 830db5ef4fcSRafal Jaworowski 831db5ef4fcSRafal Jaworowski static int 832db5ef4fcSRafal Jaworowski mv_pcib_init_all_bars(struct mv_pcib_softc *sc, int bus, int slot, 833db5ef4fcSRafal Jaworowski int func, int hdrtype) 834db5ef4fcSRafal Jaworowski { 835db5ef4fcSRafal Jaworowski int maxbar, bar, i; 836db5ef4fcSRafal Jaworowski 837db5ef4fcSRafal Jaworowski maxbar = (hdrtype & PCIM_HDRTYPE) ? 0 : 6; 838db5ef4fcSRafal Jaworowski bar = 0; 839db5ef4fcSRafal Jaworowski 840db5ef4fcSRafal Jaworowski /* Program the base address registers */ 841db5ef4fcSRafal Jaworowski while (bar < maxbar) { 842db5ef4fcSRafal Jaworowski i = mv_pcib_init_bar(sc, bus, slot, func, bar); 843db5ef4fcSRafal Jaworowski bar += i; 844db5ef4fcSRafal Jaworowski if (i < 0) { 845db5ef4fcSRafal Jaworowski device_printf(sc->sc_dev, 846db5ef4fcSRafal Jaworowski "PCI IO/Memory space exhausted\n"); 847db5ef4fcSRafal Jaworowski return (ENOMEM); 848db5ef4fcSRafal Jaworowski } 849db5ef4fcSRafal Jaworowski } 850db5ef4fcSRafal Jaworowski 851db5ef4fcSRafal Jaworowski return (0); 852db5ef4fcSRafal Jaworowski } 853db5ef4fcSRafal Jaworowski 854db5ef4fcSRafal Jaworowski static struct resource * 855db5ef4fcSRafal Jaworowski mv_pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 8562dd1bdf1SJustin Hibbits rman_res_t start, rman_res_t end, rman_res_t count, u_int flags) 857db5ef4fcSRafal Jaworowski { 858db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 859db5ef4fcSRafal Jaworowski struct rman *rm = NULL; 860db5ef4fcSRafal Jaworowski struct resource *res; 861db5ef4fcSRafal Jaworowski 862db5ef4fcSRafal Jaworowski switch (type) { 863db5ef4fcSRafal Jaworowski case SYS_RES_IOPORT: 864db5ef4fcSRafal Jaworowski rm = &sc->sc_io_rman; 865db5ef4fcSRafal Jaworowski break; 866db5ef4fcSRafal Jaworowski case SYS_RES_MEMORY: 867db5ef4fcSRafal Jaworowski rm = &sc->sc_mem_rman; 868db5ef4fcSRafal Jaworowski break; 869db5ef4fcSRafal Jaworowski default: 870e3ac9753SGrzegorz Bernacki return (BUS_ALLOC_RESOURCE(device_get_parent(dev), dev, 871db5ef4fcSRafal Jaworowski type, rid, start, end, count, flags)); 87274b8d63dSPedro F. Giffuni } 873db5ef4fcSRafal Jaworowski 8747915adb5SJustin Hibbits if (RMAN_IS_DEFAULT_RANGE(start, end)) { 875e3ac9753SGrzegorz Bernacki start = sc->sc_mem_base; 876e3ac9753SGrzegorz Bernacki end = sc->sc_mem_base + sc->sc_mem_size - 1; 877e3ac9753SGrzegorz Bernacki count = sc->sc_mem_size; 878e3ac9753SGrzegorz Bernacki } 879e3ac9753SGrzegorz Bernacki 880e3ac9753SGrzegorz Bernacki if ((start < sc->sc_mem_base) || (start + count - 1 != end) || 881e3ac9753SGrzegorz Bernacki (end > sc->sc_mem_base + sc->sc_mem_size - 1)) 882e3ac9753SGrzegorz Bernacki return (NULL); 883e3ac9753SGrzegorz Bernacki 884db5ef4fcSRafal Jaworowski res = rman_reserve_resource(rm, start, end, count, flags, child); 885db5ef4fcSRafal Jaworowski if (res == NULL) 886db5ef4fcSRafal Jaworowski return (NULL); 887db5ef4fcSRafal Jaworowski 888db5ef4fcSRafal Jaworowski rman_set_rid(res, *rid); 889db5ef4fcSRafal Jaworowski rman_set_bustag(res, fdtbus_bs_tag); 890db5ef4fcSRafal Jaworowski rman_set_bushandle(res, start); 891db5ef4fcSRafal Jaworowski 892db5ef4fcSRafal Jaworowski if (flags & RF_ACTIVE) 893db5ef4fcSRafal Jaworowski if (bus_activate_resource(child, type, *rid, res)) { 894db5ef4fcSRafal Jaworowski rman_release_resource(res); 895db5ef4fcSRafal Jaworowski return (NULL); 896db5ef4fcSRafal Jaworowski } 897db5ef4fcSRafal Jaworowski 898db5ef4fcSRafal Jaworowski return (res); 899db5ef4fcSRafal Jaworowski } 900db5ef4fcSRafal Jaworowski 901db5ef4fcSRafal Jaworowski static int 902db5ef4fcSRafal Jaworowski mv_pcib_release_resource(device_t dev, device_t child, int type, int rid, 903db5ef4fcSRafal Jaworowski struct resource *res) 904db5ef4fcSRafal Jaworowski { 905db5ef4fcSRafal Jaworowski 906db5ef4fcSRafal Jaworowski if (type != SYS_RES_IOPORT && type != SYS_RES_MEMORY) 907db5ef4fcSRafal Jaworowski return (BUS_RELEASE_RESOURCE(device_get_parent(dev), child, 908db5ef4fcSRafal Jaworowski type, rid, res)); 909db5ef4fcSRafal Jaworowski 910db5ef4fcSRafal Jaworowski return (rman_release_resource(res)); 911db5ef4fcSRafal Jaworowski } 912db5ef4fcSRafal Jaworowski 913db5ef4fcSRafal Jaworowski static int 914db5ef4fcSRafal Jaworowski mv_pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 915db5ef4fcSRafal Jaworowski { 916db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 917db5ef4fcSRafal Jaworowski 918db5ef4fcSRafal Jaworowski switch (which) { 919db5ef4fcSRafal Jaworowski case PCIB_IVAR_BUS: 920db5ef4fcSRafal Jaworowski *result = sc->sc_busnr; 921db5ef4fcSRafal Jaworowski return (0); 922db5ef4fcSRafal Jaworowski case PCIB_IVAR_DOMAIN: 923db5ef4fcSRafal Jaworowski *result = device_get_unit(dev); 924db5ef4fcSRafal Jaworowski return (0); 925db5ef4fcSRafal Jaworowski } 926db5ef4fcSRafal Jaworowski 927db5ef4fcSRafal Jaworowski return (ENOENT); 928db5ef4fcSRafal Jaworowski } 929db5ef4fcSRafal Jaworowski 930db5ef4fcSRafal Jaworowski static int 931db5ef4fcSRafal Jaworowski mv_pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 932db5ef4fcSRafal Jaworowski { 933db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 934db5ef4fcSRafal Jaworowski 935db5ef4fcSRafal Jaworowski switch (which) { 936db5ef4fcSRafal Jaworowski case PCIB_IVAR_BUS: 937db5ef4fcSRafal Jaworowski sc->sc_busnr = value; 938db5ef4fcSRafal Jaworowski return (0); 939db5ef4fcSRafal Jaworowski } 940db5ef4fcSRafal Jaworowski 941db5ef4fcSRafal Jaworowski return (ENOENT); 942db5ef4fcSRafal Jaworowski } 943db5ef4fcSRafal Jaworowski 944db5ef4fcSRafal Jaworowski static inline void 945db5ef4fcSRafal Jaworowski pcib_write_irq_mask(struct mv_pcib_softc *sc, uint32_t mask) 946db5ef4fcSRafal Jaworowski { 947db5ef4fcSRafal Jaworowski 94826872c13SZbigniew Bodek if (sc->sc_type != MV_TYPE_PCIE) 949db5ef4fcSRafal Jaworowski return; 950db5ef4fcSRafal Jaworowski 951db5ef4fcSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_IRQ_MASK, mask); 952db5ef4fcSRafal Jaworowski } 953db5ef4fcSRafal Jaworowski 954db5ef4fcSRafal Jaworowski static void 955db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(void) 9566975124cSRafal Jaworowski { 9576975124cSRafal Jaworowski static int opened = 0; 9586975124cSRafal Jaworowski 9596975124cSRafal Jaworowski if (opened) 9606975124cSRafal Jaworowski return; 9616975124cSRafal Jaworowski 9626975124cSRafal Jaworowski mtx_init(&pcicfg_mtx, "pcicfg", NULL, MTX_SPIN); 9636975124cSRafal Jaworowski opened = 1; 9646975124cSRafal Jaworowski } 9656975124cSRafal Jaworowski 9666975124cSRafal Jaworowski static uint32_t 967db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgread(struct mv_pcib_softc *sc, u_int bus, u_int slot, 9686975124cSRafal Jaworowski u_int func, u_int reg, int bytes) 9696975124cSRafal Jaworowski { 9706975124cSRafal Jaworowski uint32_t addr, data, ca, cd; 9716975124cSRafal Jaworowski 972db5ef4fcSRafal Jaworowski ca = (sc->sc_type != MV_TYPE_PCI) ? 9736975124cSRafal Jaworowski PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR; 974db5ef4fcSRafal Jaworowski cd = (sc->sc_type != MV_TYPE_PCI) ? 9756975124cSRafal Jaworowski PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA; 9766975124cSRafal Jaworowski addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) | 9776975124cSRafal Jaworowski PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg); 9786975124cSRafal Jaworowski 9796975124cSRafal Jaworowski mtx_lock_spin(&pcicfg_mtx); 9806975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr); 9816975124cSRafal Jaworowski 9826975124cSRafal Jaworowski data = ~0; 9836975124cSRafal Jaworowski switch (bytes) { 9846975124cSRafal Jaworowski case 1: 9856975124cSRafal Jaworowski data = bus_space_read_1(sc->sc_bst, sc->sc_bsh, 9866975124cSRafal Jaworowski cd + (reg & 3)); 9876975124cSRafal Jaworowski break; 9886975124cSRafal Jaworowski case 2: 9896975124cSRafal Jaworowski data = le16toh(bus_space_read_2(sc->sc_bst, sc->sc_bsh, 9906975124cSRafal Jaworowski cd + (reg & 2))); 9916975124cSRafal Jaworowski break; 9926975124cSRafal Jaworowski case 4: 9936975124cSRafal Jaworowski data = le32toh(bus_space_read_4(sc->sc_bst, sc->sc_bsh, 9946975124cSRafal Jaworowski cd)); 9956975124cSRafal Jaworowski break; 9966975124cSRafal Jaworowski } 9976975124cSRafal Jaworowski mtx_unlock_spin(&pcicfg_mtx); 9986975124cSRafal Jaworowski return (data); 9996975124cSRafal Jaworowski } 10006975124cSRafal Jaworowski 10016975124cSRafal Jaworowski static void 1002db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(struct mv_pcib_softc *sc, u_int bus, u_int slot, 10036975124cSRafal Jaworowski u_int func, u_int reg, uint32_t data, int bytes) 10046975124cSRafal Jaworowski { 10056975124cSRafal Jaworowski uint32_t addr, ca, cd; 10066975124cSRafal Jaworowski 1007db5ef4fcSRafal Jaworowski ca = (sc->sc_type != MV_TYPE_PCI) ? 10086975124cSRafal Jaworowski PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR; 1009db5ef4fcSRafal Jaworowski cd = (sc->sc_type != MV_TYPE_PCI) ? 10106975124cSRafal Jaworowski PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA; 10116975124cSRafal Jaworowski addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) | 10126975124cSRafal Jaworowski PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg); 10136975124cSRafal Jaworowski 10146975124cSRafal Jaworowski mtx_lock_spin(&pcicfg_mtx); 10156975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr); 10166975124cSRafal Jaworowski 10176975124cSRafal Jaworowski switch (bytes) { 10186975124cSRafal Jaworowski case 1: 10196975124cSRafal Jaworowski bus_space_write_1(sc->sc_bst, sc->sc_bsh, 10206975124cSRafal Jaworowski cd + (reg & 3), data); 10216975124cSRafal Jaworowski break; 10226975124cSRafal Jaworowski case 2: 10236975124cSRafal Jaworowski bus_space_write_2(sc->sc_bst, sc->sc_bsh, 10246975124cSRafal Jaworowski cd + (reg & 2), htole16(data)); 10256975124cSRafal Jaworowski break; 10266975124cSRafal Jaworowski case 4: 10276975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, 10286975124cSRafal Jaworowski cd, htole32(data)); 10296975124cSRafal Jaworowski break; 10306975124cSRafal Jaworowski } 10316975124cSRafal Jaworowski mtx_unlock_spin(&pcicfg_mtx); 10326975124cSRafal Jaworowski } 10336975124cSRafal Jaworowski 10346975124cSRafal Jaworowski static int 1035db5ef4fcSRafal Jaworowski mv_pcib_maxslots(device_t dev) 10366975124cSRafal Jaworowski { 1037db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10386975124cSRafal Jaworowski 1039db5ef4fcSRafal Jaworowski return ((sc->sc_type != MV_TYPE_PCI) ? 1 : PCI_SLOTMAX); 10406975124cSRafal Jaworowski } 10416975124cSRafal Jaworowski 10421e92574fSZbigniew Bodek static int 10431e92574fSZbigniew Bodek mv_pcib_root_slot(device_t dev, u_int bus, u_int slot, u_int func) 10441e92574fSZbigniew Bodek { 10451e92574fSZbigniew Bodek #if defined(SOC_MV_ARMADA38X) 10461e92574fSZbigniew Bodek struct mv_pcib_softc *sc = device_get_softc(dev); 10471e92574fSZbigniew Bodek uint32_t vendor, device; 10481e92574fSZbigniew Bodek 10491e92574fSZbigniew Bodek vendor = mv_pcib_hw_cfgread(sc, bus, slot, func, PCIR_VENDOR, 10501e92574fSZbigniew Bodek PCIR_VENDOR_LENGTH); 10511e92574fSZbigniew Bodek device = mv_pcib_hw_cfgread(sc, bus, slot, func, PCIR_DEVICE, 10521e92574fSZbigniew Bodek PCIR_DEVICE_LENGTH) & MV_DEV_FAMILY_MASK; 10531e92574fSZbigniew Bodek 10541e92574fSZbigniew Bodek return (vendor == PCI_VENDORID_MRVL && device == MV_DEV_ARMADA38X); 10551e92574fSZbigniew Bodek #else 10561e92574fSZbigniew Bodek /* On platforms other than Armada38x, root link is always at slot 0 */ 10571e92574fSZbigniew Bodek return (slot == 0); 10581e92574fSZbigniew Bodek #endif 10591e92574fSZbigniew Bodek } 10601e92574fSZbigniew Bodek 10616975124cSRafal Jaworowski static uint32_t 1062db5ef4fcSRafal Jaworowski mv_pcib_read_config(device_t dev, u_int bus, u_int slot, u_int func, 10636975124cSRafal Jaworowski u_int reg, int bytes) 10646975124cSRafal Jaworowski { 1065db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10666975124cSRafal Jaworowski 1067e3ac9753SGrzegorz Bernacki /* Return ~0 if link is inactive or trying to read from Root */ 1068e3ac9753SGrzegorz Bernacki if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) & 10691e92574fSZbigniew Bodek PCIE_STATUS_LINK_DOWN) || mv_pcib_root_slot(dev, bus, slot, func)) 10706975124cSRafal Jaworowski return (~0U); 10716975124cSRafal Jaworowski 1072db5ef4fcSRafal Jaworowski return (mv_pcib_hw_cfgread(sc, bus, slot, func, reg, bytes)); 10736975124cSRafal Jaworowski } 10746975124cSRafal Jaworowski 10756975124cSRafal Jaworowski static void 1076db5ef4fcSRafal Jaworowski mv_pcib_write_config(device_t dev, u_int bus, u_int slot, u_int func, 10776975124cSRafal Jaworowski u_int reg, uint32_t val, int bytes) 10786975124cSRafal Jaworowski { 1079db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10806975124cSRafal Jaworowski 1081e3ac9753SGrzegorz Bernacki /* Return if link is inactive or trying to write to Root */ 1082e3ac9753SGrzegorz Bernacki if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) & 10831e92574fSZbigniew Bodek PCIE_STATUS_LINK_DOWN) || mv_pcib_root_slot(dev, bus, slot, func)) 10846975124cSRafal Jaworowski return; 10856975124cSRafal Jaworowski 1086db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(sc, bus, slot, func, reg, val, bytes); 10876975124cSRafal Jaworowski } 10886975124cSRafal Jaworowski 1089db5ef4fcSRafal Jaworowski static int 1090c826a643SNathan Whitehorn mv_pcib_route_interrupt(device_t bus, device_t dev, int pin) 10916975124cSRafal Jaworowski { 1092db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc; 1093c826a643SNathan Whitehorn struct ofw_pci_register reg; 1094bbc6da03SNathan Whitehorn uint32_t pintr, mintr[4]; 1095bbc6da03SNathan Whitehorn int icells; 1096c826a643SNathan Whitehorn phandle_t iparent; 1097db5ef4fcSRafal Jaworowski 1098c826a643SNathan Whitehorn sc = device_get_softc(bus); 1099c826a643SNathan Whitehorn pintr = pin; 1100db5ef4fcSRafal Jaworowski 1101c826a643SNathan Whitehorn /* Fabricate imap information in case this isn't an OFW device */ 1102c826a643SNathan Whitehorn bzero(®, sizeof(reg)); 1103c826a643SNathan Whitehorn reg.phys_hi = (pci_get_bus(dev) << OFW_PCI_PHYS_HI_BUSSHIFT) | 1104c826a643SNathan Whitehorn (pci_get_slot(dev) << OFW_PCI_PHYS_HI_DEVICESHIFT) | 1105c826a643SNathan Whitehorn (pci_get_function(dev) << OFW_PCI_PHYS_HI_FUNCTIONSHIFT); 1106db5ef4fcSRafal Jaworowski 1107bbc6da03SNathan Whitehorn icells = ofw_bus_lookup_imap(ofw_bus_get_node(dev), &sc->sc_pci_iinfo, 1108bbc6da03SNathan Whitehorn ®, sizeof(reg), &pintr, sizeof(pintr), mintr, sizeof(mintr), 1109bbc6da03SNathan Whitehorn &iparent); 1110bbc6da03SNathan Whitehorn if (icells > 0) 1111bbc6da03SNathan Whitehorn return (ofw_bus_map_intr(dev, iparent, icells, mintr)); 1112c826a643SNathan Whitehorn 1113c826a643SNathan Whitehorn /* Maybe it's a real interrupt, not an intpin */ 1114c826a643SNathan Whitehorn if (pin > 4) 1115c826a643SNathan Whitehorn return (pin); 1116c826a643SNathan Whitehorn 1117c826a643SNathan Whitehorn device_printf(bus, "could not route pin %d for device %d.%d\n", 1118db5ef4fcSRafal Jaworowski pin, pci_get_slot(dev), pci_get_function(dev)); 1119db5ef4fcSRafal Jaworowski return (PCI_INVALID_IRQ); 1120db5ef4fcSRafal Jaworowski } 1121db5ef4fcSRafal Jaworowski 1122db5ef4fcSRafal Jaworowski static int 1123db5ef4fcSRafal Jaworowski mv_pcib_decode_win(phandle_t node, struct mv_pcib_softc *sc) 1124db5ef4fcSRafal Jaworowski { 112502c7dba9SIan Lepore struct mv_pci_range io_space, mem_space; 1126db5ef4fcSRafal Jaworowski device_t dev; 11276975124cSRafal Jaworowski int error; 11286975124cSRafal Jaworowski 1129db5ef4fcSRafal Jaworowski dev = sc->sc_dev; 1130db5ef4fcSRafal Jaworowski 113102c7dba9SIan Lepore if ((error = mv_pci_ranges(node, &io_space, &mem_space)) != 0) { 1132db5ef4fcSRafal Jaworowski device_printf(dev, "could not retrieve 'ranges' data\n"); 1133db5ef4fcSRafal Jaworowski return (error); 1134db5ef4fcSRafal Jaworowski } 1135db5ef4fcSRafal Jaworowski 11366975124cSRafal Jaworowski /* Configure CPU decoding windows */ 1137e3ac9753SGrzegorz Bernacki error = decode_win_cpu_set(sc->sc_win_target, 1138e3ac9753SGrzegorz Bernacki sc->sc_io_win_attr, io_space.base_parent, io_space.len, ~0); 11396975124cSRafal Jaworowski if (error < 0) { 1140db5ef4fcSRafal Jaworowski device_printf(dev, "could not set up CPU decode " 11416975124cSRafal Jaworowski "window for PCI IO\n"); 1142db5ef4fcSRafal Jaworowski return (ENXIO); 11436975124cSRafal Jaworowski } 1144e3ac9753SGrzegorz Bernacki error = decode_win_cpu_set(sc->sc_win_target, 1145e3ac9753SGrzegorz Bernacki sc->sc_mem_win_attr, mem_space.base_parent, mem_space.len, 1146e3ac9753SGrzegorz Bernacki mem_space.base_parent); 11476975124cSRafal Jaworowski if (error < 0) { 1148db5ef4fcSRafal Jaworowski device_printf(dev, "could not set up CPU decode " 11496975124cSRafal Jaworowski "windows for PCI MEM\n"); 1150db5ef4fcSRafal Jaworowski return (ENXIO); 11516975124cSRafal Jaworowski } 11526975124cSRafal Jaworowski 1153db5ef4fcSRafal Jaworowski sc->sc_io_base = io_space.base_parent; 1154db5ef4fcSRafal Jaworowski sc->sc_io_size = io_space.len; 1155db5ef4fcSRafal Jaworowski 1156db5ef4fcSRafal Jaworowski sc->sc_mem_base = mem_space.base_parent; 1157db5ef4fcSRafal Jaworowski sc->sc_mem_size = mem_space.len; 1158db5ef4fcSRafal Jaworowski 1159db5ef4fcSRafal Jaworowski return (0); 11606975124cSRafal Jaworowski } 11616975124cSRafal Jaworowski 116264dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 116364dc1cf3SGrzegorz Bernacki static int 116464dc1cf3SGrzegorz Bernacki mv_pcib_map_msi(device_t dev, device_t child, int irq, uint64_t *addr, 116564dc1cf3SGrzegorz Bernacki uint32_t *data) 116664dc1cf3SGrzegorz Bernacki { 116764dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 116864dc1cf3SGrzegorz Bernacki 116964dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 117064dc1cf3SGrzegorz Bernacki irq = irq - MSI_IRQ; 117164dc1cf3SGrzegorz Bernacki 117264dc1cf3SGrzegorz Bernacki /* validate parameters */ 117364dc1cf3SGrzegorz Bernacki if (isclr(&sc->sc_msi_bitmap, irq)) { 117464dc1cf3SGrzegorz Bernacki device_printf(dev, "invalid MSI 0x%x\n", irq); 117564dc1cf3SGrzegorz Bernacki return (EINVAL); 117664dc1cf3SGrzegorz Bernacki } 117764dc1cf3SGrzegorz Bernacki 117864dc1cf3SGrzegorz Bernacki mv_msi_data(irq, addr, data); 117964dc1cf3SGrzegorz Bernacki 118064dc1cf3SGrzegorz Bernacki debugf("%s: irq: %d addr: %jx data: %x\n", 118164dc1cf3SGrzegorz Bernacki __func__, irq, *addr, *data); 118264dc1cf3SGrzegorz Bernacki 118364dc1cf3SGrzegorz Bernacki return (0); 118464dc1cf3SGrzegorz Bernacki } 118564dc1cf3SGrzegorz Bernacki 118664dc1cf3SGrzegorz Bernacki static int 118764dc1cf3SGrzegorz Bernacki mv_pcib_alloc_msi(device_t dev, device_t child, int count, 118864dc1cf3SGrzegorz Bernacki int maxcount __unused, int *irqs) 118964dc1cf3SGrzegorz Bernacki { 119064dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 119164dc1cf3SGrzegorz Bernacki u_int start = 0, i; 119264dc1cf3SGrzegorz Bernacki 119364dc1cf3SGrzegorz Bernacki if (powerof2(count) == 0 || count > MSI_IRQ_NUM) 119464dc1cf3SGrzegorz Bernacki return (EINVAL); 119564dc1cf3SGrzegorz Bernacki 119664dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 119764dc1cf3SGrzegorz Bernacki mtx_lock(&sc->sc_msi_mtx); 119864dc1cf3SGrzegorz Bernacki 119964dc1cf3SGrzegorz Bernacki for (start = 0; (start + count) < MSI_IRQ_NUM; start++) { 120064dc1cf3SGrzegorz Bernacki for (i = start; i < start + count; i++) { 120164dc1cf3SGrzegorz Bernacki if (isset(&sc->sc_msi_bitmap, i)) 120264dc1cf3SGrzegorz Bernacki break; 120364dc1cf3SGrzegorz Bernacki } 120464dc1cf3SGrzegorz Bernacki if (i == start + count) 120564dc1cf3SGrzegorz Bernacki break; 120664dc1cf3SGrzegorz Bernacki } 120764dc1cf3SGrzegorz Bernacki 120864dc1cf3SGrzegorz Bernacki if ((start + count) == MSI_IRQ_NUM) { 120964dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 121064dc1cf3SGrzegorz Bernacki return (ENXIO); 121164dc1cf3SGrzegorz Bernacki } 121264dc1cf3SGrzegorz Bernacki 121364dc1cf3SGrzegorz Bernacki for (i = start; i < start + count; i++) { 121464dc1cf3SGrzegorz Bernacki setbit(&sc->sc_msi_bitmap, i); 121589489567SZbigniew Bodek *irqs++ = MSI_IRQ + i; 121664dc1cf3SGrzegorz Bernacki } 121764dc1cf3SGrzegorz Bernacki debugf("%s: start: %x count: %x\n", __func__, start, count); 121864dc1cf3SGrzegorz Bernacki 121964dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 122064dc1cf3SGrzegorz Bernacki return (0); 122164dc1cf3SGrzegorz Bernacki } 122264dc1cf3SGrzegorz Bernacki 122364dc1cf3SGrzegorz Bernacki static int 122464dc1cf3SGrzegorz Bernacki mv_pcib_release_msi(device_t dev, device_t child, int count, int *irqs) 122564dc1cf3SGrzegorz Bernacki { 122664dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 122764dc1cf3SGrzegorz Bernacki u_int i; 122864dc1cf3SGrzegorz Bernacki 122964dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 123064dc1cf3SGrzegorz Bernacki mtx_lock(&sc->sc_msi_mtx); 123164dc1cf3SGrzegorz Bernacki 123264dc1cf3SGrzegorz Bernacki for (i = 0; i < count; i++) 123364dc1cf3SGrzegorz Bernacki clrbit(&sc->sc_msi_bitmap, irqs[i] - MSI_IRQ); 123464dc1cf3SGrzegorz Bernacki 123564dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 123664dc1cf3SGrzegorz Bernacki return (0); 123764dc1cf3SGrzegorz Bernacki } 123864dc1cf3SGrzegorz Bernacki #endif 123902c7dba9SIan Lepore 1240