16975124cSRafal Jaworowski /*- 2db5ef4fcSRafal Jaworowski * Copyright (c) 2008 MARVELL INTERNATIONAL LTD. 3db5ef4fcSRafal Jaworowski * Copyright (c) 2010 The FreeBSD Foundation 4e3ac9753SGrzegorz Bernacki * Copyright (c) 2010-2012 Semihalf 56975124cSRafal Jaworowski * All rights reserved. 66975124cSRafal Jaworowski * 76975124cSRafal Jaworowski * Developed by Semihalf. 86975124cSRafal Jaworowski * 9db5ef4fcSRafal Jaworowski * Portions of this software were developed by Semihalf 10db5ef4fcSRafal Jaworowski * under sponsorship from the FreeBSD Foundation. 11db5ef4fcSRafal Jaworowski * 126975124cSRafal Jaworowski * Redistribution and use in source and binary forms, with or without 136975124cSRafal Jaworowski * modification, are permitted provided that the following conditions 146975124cSRafal Jaworowski * are met: 156975124cSRafal Jaworowski * 1. Redistributions of source code must retain the above copyright 166975124cSRafal Jaworowski * notice, this list of conditions and the following disclaimer. 176975124cSRafal Jaworowski * 2. Redistributions in binary form must reproduce the above copyright 186975124cSRafal Jaworowski * notice, this list of conditions and the following disclaimer in the 196975124cSRafal Jaworowski * documentation and/or other materials provided with the distribution. 206975124cSRafal Jaworowski * 3. Neither the name of MARVELL nor the names of contributors 216975124cSRafal Jaworowski * may be used to endorse or promote products derived from this software 226975124cSRafal Jaworowski * without specific prior written permission. 236975124cSRafal Jaworowski * 246975124cSRafal Jaworowski * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND 256975124cSRafal Jaworowski * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 266975124cSRafal Jaworowski * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 276975124cSRafal Jaworowski * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE 286975124cSRafal Jaworowski * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 296975124cSRafal Jaworowski * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 306975124cSRafal Jaworowski * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 316975124cSRafal Jaworowski * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 326975124cSRafal Jaworowski * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 336975124cSRafal Jaworowski * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 346975124cSRafal Jaworowski * SUCH DAMAGE. 356975124cSRafal Jaworowski */ 366975124cSRafal Jaworowski 376975124cSRafal Jaworowski /* 386975124cSRafal Jaworowski * Marvell integrated PCI/PCI-Express controller driver. 396975124cSRafal Jaworowski */ 406975124cSRafal Jaworowski 416975124cSRafal Jaworowski #include <sys/cdefs.h> 426975124cSRafal Jaworowski __FBSDID("$FreeBSD$"); 436975124cSRafal Jaworowski 446975124cSRafal Jaworowski #include <sys/param.h> 456975124cSRafal Jaworowski #include <sys/systm.h> 466975124cSRafal Jaworowski #include <sys/kernel.h> 476975124cSRafal Jaworowski #include <sys/lock.h> 486975124cSRafal Jaworowski #include <sys/malloc.h> 496975124cSRafal Jaworowski #include <sys/module.h> 506975124cSRafal Jaworowski #include <sys/mutex.h> 516975124cSRafal Jaworowski #include <sys/queue.h> 526975124cSRafal Jaworowski #include <sys/bus.h> 536975124cSRafal Jaworowski #include <sys/rman.h> 546975124cSRafal Jaworowski #include <sys/endian.h> 556975124cSRafal Jaworowski 56dcd08302SNathan Whitehorn #include <machine/fdt.h> 5764dc1cf3SGrzegorz Bernacki #include <machine/intr.h> 5864dc1cf3SGrzegorz Bernacki 596975124cSRafal Jaworowski #include <vm/vm.h> 606975124cSRafal Jaworowski #include <vm/pmap.h> 616975124cSRafal Jaworowski 62db5ef4fcSRafal Jaworowski #include <dev/fdt/fdt_common.h> 63db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus.h> 64c826a643SNathan Whitehorn #include <dev/ofw/ofw_pci.h> 65db5ef4fcSRafal Jaworowski #include <dev/ofw/ofw_bus_subr.h> 666975124cSRafal Jaworowski #include <dev/pci/pcivar.h> 676975124cSRafal Jaworowski #include <dev/pci/pcireg.h> 686975124cSRafal Jaworowski #include <dev/pci/pcib_private.h> 696975124cSRafal Jaworowski 70db5ef4fcSRafal Jaworowski #include "ofw_bus_if.h" 716975124cSRafal Jaworowski #include "pcib_if.h" 726975124cSRafal Jaworowski 7302c7dba9SIan Lepore #include <machine/devmap.h> 746975124cSRafal Jaworowski #include <machine/resource.h> 756975124cSRafal Jaworowski #include <machine/bus.h> 766975124cSRafal Jaworowski 776975124cSRafal Jaworowski #include <arm/mv/mvreg.h> 786975124cSRafal Jaworowski #include <arm/mv/mvvar.h> 79db5ef4fcSRafal Jaworowski #include <arm/mv/mvwin.h> 806975124cSRafal Jaworowski 8164dc1cf3SGrzegorz Bernacki #ifdef DEBUG 8264dc1cf3SGrzegorz Bernacki #define debugf(fmt, args...) do { printf(fmt,##args); } while (0) 8364dc1cf3SGrzegorz Bernacki #else 8464dc1cf3SGrzegorz Bernacki #define debugf(fmt, args...) 8564dc1cf3SGrzegorz Bernacki #endif 8664dc1cf3SGrzegorz Bernacki 8702c7dba9SIan Lepore /* 8802c7dba9SIan Lepore * Code and data related to fdt-based PCI configuration. 8902c7dba9SIan Lepore * 9002c7dba9SIan Lepore * This stuff used to be in dev/fdt/fdt_pci.c and fdt_common.h, but it was 9102c7dba9SIan Lepore * always Marvell-specific so that was deleted and the code now lives here. 9202c7dba9SIan Lepore */ 9302c7dba9SIan Lepore 9402c7dba9SIan Lepore struct mv_pci_range { 9502c7dba9SIan Lepore u_long base_pci; 9602c7dba9SIan Lepore u_long base_parent; 9702c7dba9SIan Lepore u_long len; 9802c7dba9SIan Lepore }; 9902c7dba9SIan Lepore 10002c7dba9SIan Lepore #define FDT_RANGES_CELLS ((3 + 3 + 2) * 2) 10102c7dba9SIan Lepore 10202c7dba9SIan Lepore static void 10302c7dba9SIan Lepore mv_pci_range_dump(struct mv_pci_range *range) 10402c7dba9SIan Lepore { 10502c7dba9SIan Lepore #ifdef DEBUG 10602c7dba9SIan Lepore printf("\n"); 10702c7dba9SIan Lepore printf(" base_pci = 0x%08lx\n", range->base_pci); 10802c7dba9SIan Lepore printf(" base_par = 0x%08lx\n", range->base_parent); 10902c7dba9SIan Lepore printf(" len = 0x%08lx\n", range->len); 11002c7dba9SIan Lepore #endif 11102c7dba9SIan Lepore } 11202c7dba9SIan Lepore 11302c7dba9SIan Lepore static int 11402c7dba9SIan Lepore mv_pci_ranges_decode(phandle_t node, struct mv_pci_range *io_space, 11502c7dba9SIan Lepore struct mv_pci_range *mem_space) 11602c7dba9SIan Lepore { 11702c7dba9SIan Lepore pcell_t ranges[FDT_RANGES_CELLS]; 11802c7dba9SIan Lepore struct mv_pci_range *pci_space; 11902c7dba9SIan Lepore pcell_t addr_cells, size_cells, par_addr_cells; 12002c7dba9SIan Lepore pcell_t *rangesptr; 12102c7dba9SIan Lepore pcell_t cell0, cell1, cell2; 12202c7dba9SIan Lepore int tuple_size, tuples, i, rv, offset_cells, len; 12302c7dba9SIan Lepore 12402c7dba9SIan Lepore /* 12502c7dba9SIan Lepore * Retrieve 'ranges' property. 12602c7dba9SIan Lepore */ 12702c7dba9SIan Lepore if ((fdt_addrsize_cells(node, &addr_cells, &size_cells)) != 0) 12802c7dba9SIan Lepore return (EINVAL); 12902c7dba9SIan Lepore if (addr_cells != 3 || size_cells != 2) 13002c7dba9SIan Lepore return (ERANGE); 13102c7dba9SIan Lepore 13202c7dba9SIan Lepore par_addr_cells = fdt_parent_addr_cells(node); 13302c7dba9SIan Lepore if (par_addr_cells > 3) 13402c7dba9SIan Lepore return (ERANGE); 13502c7dba9SIan Lepore 13602c7dba9SIan Lepore len = OF_getproplen(node, "ranges"); 13702c7dba9SIan Lepore if (len > sizeof(ranges)) 13802c7dba9SIan Lepore return (ENOMEM); 13902c7dba9SIan Lepore 14002c7dba9SIan Lepore if (OF_getprop(node, "ranges", ranges, sizeof(ranges)) <= 0) 14102c7dba9SIan Lepore return (EINVAL); 14202c7dba9SIan Lepore 14302c7dba9SIan Lepore tuple_size = sizeof(pcell_t) * (addr_cells + par_addr_cells + 14402c7dba9SIan Lepore size_cells); 14502c7dba9SIan Lepore tuples = len / tuple_size; 14602c7dba9SIan Lepore 14702c7dba9SIan Lepore /* 14802c7dba9SIan Lepore * Initialize the ranges so that we don't have to worry about 14902c7dba9SIan Lepore * having them all defined in the FDT. In particular, it is 15002c7dba9SIan Lepore * perfectly fine not to want I/O space on PCI busses. 15102c7dba9SIan Lepore */ 15202c7dba9SIan Lepore bzero(io_space, sizeof(*io_space)); 15302c7dba9SIan Lepore bzero(mem_space, sizeof(*mem_space)); 15402c7dba9SIan Lepore 15502c7dba9SIan Lepore rangesptr = &ranges[0]; 15602c7dba9SIan Lepore offset_cells = 0; 15702c7dba9SIan Lepore for (i = 0; i < tuples; i++) { 15802c7dba9SIan Lepore cell0 = fdt_data_get((void *)rangesptr, 1); 15902c7dba9SIan Lepore rangesptr++; 16002c7dba9SIan Lepore cell1 = fdt_data_get((void *)rangesptr, 1); 16102c7dba9SIan Lepore rangesptr++; 16202c7dba9SIan Lepore cell2 = fdt_data_get((void *)rangesptr, 1); 16302c7dba9SIan Lepore rangesptr++; 16402c7dba9SIan Lepore 16502c7dba9SIan Lepore if (cell0 & 0x02000000) { 16602c7dba9SIan Lepore pci_space = mem_space; 16702c7dba9SIan Lepore } else if (cell0 & 0x01000000) { 16802c7dba9SIan Lepore pci_space = io_space; 16902c7dba9SIan Lepore } else { 17002c7dba9SIan Lepore rv = ERANGE; 17102c7dba9SIan Lepore goto out; 17202c7dba9SIan Lepore } 17302c7dba9SIan Lepore 17402c7dba9SIan Lepore if (par_addr_cells == 3) { 17502c7dba9SIan Lepore /* 17602c7dba9SIan Lepore * This is a PCI subnode 'ranges'. Skip cell0 and 17702c7dba9SIan Lepore * cell1 of this entry and only use cell2. 17802c7dba9SIan Lepore */ 17902c7dba9SIan Lepore offset_cells = 2; 18002c7dba9SIan Lepore rangesptr += offset_cells; 18102c7dba9SIan Lepore } 18202c7dba9SIan Lepore 183*1f7f3314SRuslan Bukin if ((par_addr_cells - offset_cells) > 2) { 18402c7dba9SIan Lepore rv = ERANGE; 18502c7dba9SIan Lepore goto out; 18602c7dba9SIan Lepore } 18702c7dba9SIan Lepore pci_space->base_parent = fdt_data_get((void *)rangesptr, 18802c7dba9SIan Lepore par_addr_cells - offset_cells); 18902c7dba9SIan Lepore rangesptr += par_addr_cells - offset_cells; 19002c7dba9SIan Lepore 191*1f7f3314SRuslan Bukin if (size_cells > 2) 19202c7dba9SIan Lepore rv = ERANGE; 19302c7dba9SIan Lepore goto out; 19402c7dba9SIan Lepore } 19502c7dba9SIan Lepore pci_space->len = fdt_data_get((void *)rangesptr, size_cells); 19602c7dba9SIan Lepore rangesptr += size_cells; 19702c7dba9SIan Lepore 19802c7dba9SIan Lepore pci_space->base_pci = cell2; 19902c7dba9SIan Lepore } 20002c7dba9SIan Lepore rv = 0; 20102c7dba9SIan Lepore out: 20202c7dba9SIan Lepore return (rv); 20302c7dba9SIan Lepore } 20402c7dba9SIan Lepore 20502c7dba9SIan Lepore static int 20602c7dba9SIan Lepore mv_pci_ranges(phandle_t node, struct mv_pci_range *io_space, 20702c7dba9SIan Lepore struct mv_pci_range *mem_space) 20802c7dba9SIan Lepore { 20902c7dba9SIan Lepore int err; 21002c7dba9SIan Lepore 21102c7dba9SIan Lepore debugf("Processing PCI node: %x\n", node); 21202c7dba9SIan Lepore if ((err = mv_pci_ranges_decode(node, io_space, mem_space)) != 0) { 21302c7dba9SIan Lepore debugf("could not decode parent PCI node 'ranges'\n"); 21402c7dba9SIan Lepore return (err); 21502c7dba9SIan Lepore } 21602c7dba9SIan Lepore 21702c7dba9SIan Lepore debugf("Post fixup dump:\n"); 21802c7dba9SIan Lepore mv_pci_range_dump(io_space); 21902c7dba9SIan Lepore mv_pci_range_dump(mem_space); 22002c7dba9SIan Lepore return (0); 22102c7dba9SIan Lepore } 22202c7dba9SIan Lepore 22302c7dba9SIan Lepore int 22402c7dba9SIan Lepore mv_pci_devmap(phandle_t node, struct arm_devmap_entry *devmap, vm_offset_t io_va, 22502c7dba9SIan Lepore vm_offset_t mem_va) 22602c7dba9SIan Lepore { 22702c7dba9SIan Lepore struct mv_pci_range io_space, mem_space; 22802c7dba9SIan Lepore int error; 22902c7dba9SIan Lepore 23002c7dba9SIan Lepore if ((error = mv_pci_ranges_decode(node, &io_space, &mem_space)) != 0) 23102c7dba9SIan Lepore return (error); 23202c7dba9SIan Lepore 23302c7dba9SIan Lepore devmap->pd_va = (io_va ? io_va : io_space.base_parent); 23402c7dba9SIan Lepore devmap->pd_pa = io_space.base_parent; 23502c7dba9SIan Lepore devmap->pd_size = io_space.len; 23602c7dba9SIan Lepore devmap->pd_prot = VM_PROT_READ | VM_PROT_WRITE; 237b8821f84SIan Lepore devmap->pd_cache = PTE_DEVICE; 23802c7dba9SIan Lepore devmap++; 23902c7dba9SIan Lepore 24002c7dba9SIan Lepore devmap->pd_va = (mem_va ? mem_va : mem_space.base_parent); 24102c7dba9SIan Lepore devmap->pd_pa = mem_space.base_parent; 24202c7dba9SIan Lepore devmap->pd_size = mem_space.len; 24302c7dba9SIan Lepore devmap->pd_prot = VM_PROT_READ | VM_PROT_WRITE; 244b8821f84SIan Lepore devmap->pd_cache = PTE_DEVICE; 24502c7dba9SIan Lepore return (0); 24602c7dba9SIan Lepore } 24702c7dba9SIan Lepore 24802c7dba9SIan Lepore /* 24902c7dba9SIan Lepore * Code and data related to the Marvell pcib driver. 25002c7dba9SIan Lepore */ 25102c7dba9SIan Lepore 2527a22215cSEitan Adler #define PCI_CFG_ENA (1U << 31) 2536975124cSRafal Jaworowski #define PCI_CFG_BUS(bus) (((bus) & 0xff) << 16) 2546975124cSRafal Jaworowski #define PCI_CFG_DEV(dev) (((dev) & 0x1f) << 11) 2556975124cSRafal Jaworowski #define PCI_CFG_FUN(fun) (((fun) & 0x7) << 8) 2566975124cSRafal Jaworowski #define PCI_CFG_PCIE_REG(reg) ((reg) & 0xfc) 2576975124cSRafal Jaworowski 2586975124cSRafal Jaworowski #define PCI_REG_CFG_ADDR 0x0C78 2596975124cSRafal Jaworowski #define PCI_REG_CFG_DATA 0x0C7C 2606975124cSRafal Jaworowski 2616975124cSRafal Jaworowski #define PCIE_REG_CFG_ADDR 0x18F8 2626975124cSRafal Jaworowski #define PCIE_REG_CFG_DATA 0x18FC 2636975124cSRafal Jaworowski #define PCIE_REG_CONTROL 0x1A00 2646975124cSRafal Jaworowski #define PCIE_CTRL_LINK1X 0x00000001 2656975124cSRafal Jaworowski #define PCIE_REG_STATUS 0x1A04 2666975124cSRafal Jaworowski #define PCIE_REG_IRQ_MASK 0x1910 2676975124cSRafal Jaworowski 268e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_ROOT_CMPLX (1 << 1) 269e3ac9753SGrzegorz Bernacki #define PCIE_CONTROL_HOT_RESET (1 << 24) 2706975124cSRafal Jaworowski 271e3ac9753SGrzegorz Bernacki #define PCIE_LINK_TIMEOUT 1000000 2726975124cSRafal Jaworowski 273e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_LINK_DOWN 1 274e3ac9753SGrzegorz Bernacki #define PCIE_STATUS_DEV_OFFS 16 275e3ac9753SGrzegorz Bernacki 276e3ac9753SGrzegorz Bernacki /* Minimum PCI Memory and I/O allocations taken from PCI spec (in bytes) */ 277e3ac9753SGrzegorz Bernacki #define PCI_MIN_IO_ALLOC 4 278e3ac9753SGrzegorz Bernacki #define PCI_MIN_MEM_ALLOC 16 279e3ac9753SGrzegorz Bernacki 280e3ac9753SGrzegorz Bernacki #define BITS_PER_UINT32 (NBBY * sizeof(uint32_t)) 2816975124cSRafal Jaworowski 282db5ef4fcSRafal Jaworowski struct mv_pcib_softc { 2836975124cSRafal Jaworowski device_t sc_dev; 2846975124cSRafal Jaworowski 285db5ef4fcSRafal Jaworowski struct rman sc_mem_rman; 286db5ef4fcSRafal Jaworowski bus_addr_t sc_mem_base; 287db5ef4fcSRafal Jaworowski bus_addr_t sc_mem_size; 288e3ac9753SGrzegorz Bernacki uint32_t sc_mem_map[MV_PCI_MEM_SLICE_SIZE / 289e3ac9753SGrzegorz Bernacki (PCI_MIN_MEM_ALLOC * BITS_PER_UINT32)]; 290e3ac9753SGrzegorz Bernacki int sc_win_target; 291db5ef4fcSRafal Jaworowski int sc_mem_win_attr; 2926975124cSRafal Jaworowski 293db5ef4fcSRafal Jaworowski struct rman sc_io_rman; 294db5ef4fcSRafal Jaworowski bus_addr_t sc_io_base; 295db5ef4fcSRafal Jaworowski bus_addr_t sc_io_size; 296e3ac9753SGrzegorz Bernacki uint32_t sc_io_map[MV_PCI_IO_SLICE_SIZE / 297e3ac9753SGrzegorz Bernacki (PCI_MIN_IO_ALLOC * BITS_PER_UINT32)]; 298db5ef4fcSRafal Jaworowski int sc_io_win_attr; 2996975124cSRafal Jaworowski 3006975124cSRafal Jaworowski struct resource *sc_res; 3016975124cSRafal Jaworowski bus_space_handle_t sc_bsh; 3026975124cSRafal Jaworowski bus_space_tag_t sc_bst; 3036975124cSRafal Jaworowski int sc_rid; 3046975124cSRafal Jaworowski 30564dc1cf3SGrzegorz Bernacki struct mtx sc_msi_mtx; 30664dc1cf3SGrzegorz Bernacki uint32_t sc_msi_bitmap; 30764dc1cf3SGrzegorz Bernacki 3086975124cSRafal Jaworowski int sc_busnr; /* Host bridge bus number */ 3096975124cSRafal Jaworowski int sc_devnr; /* Host bridge device number */ 310db5ef4fcSRafal Jaworowski int sc_type; 311e3ac9753SGrzegorz Bernacki int sc_mode; /* Endpoint / Root Complex */ 3126975124cSRafal Jaworowski 313c826a643SNathan Whitehorn struct ofw_bus_iinfo sc_pci_iinfo; 3146975124cSRafal Jaworowski }; 3156975124cSRafal Jaworowski 316db5ef4fcSRafal Jaworowski /* Local forward prototypes */ 317db5ef4fcSRafal Jaworowski static int mv_pcib_decode_win(phandle_t, struct mv_pcib_softc *); 318db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfginit(void); 319db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_hw_cfgread(struct mv_pcib_softc *, u_int, u_int, 320db5ef4fcSRafal Jaworowski u_int, u_int, int); 321db5ef4fcSRafal Jaworowski static void mv_pcib_hw_cfgwrite(struct mv_pcib_softc *, u_int, u_int, 322db5ef4fcSRafal Jaworowski u_int, u_int, uint32_t, int); 323db5ef4fcSRafal Jaworowski static int mv_pcib_init(struct mv_pcib_softc *, int, int); 324db5ef4fcSRafal Jaworowski static int mv_pcib_init_all_bars(struct mv_pcib_softc *, int, int, int, int); 325db5ef4fcSRafal Jaworowski static void mv_pcib_init_bridge(struct mv_pcib_softc *, int, int, int); 326db5ef4fcSRafal Jaworowski static inline void pcib_write_irq_mask(struct mv_pcib_softc *, uint32_t); 327e3ac9753SGrzegorz Bernacki static void mv_pcib_enable(struct mv_pcib_softc *, uint32_t); 328e3ac9753SGrzegorz Bernacki static int mv_pcib_mem_init(struct mv_pcib_softc *); 329db5ef4fcSRafal Jaworowski 330db5ef4fcSRafal Jaworowski /* Forward prototypes */ 331db5ef4fcSRafal Jaworowski static int mv_pcib_probe(device_t); 332db5ef4fcSRafal Jaworowski static int mv_pcib_attach(device_t); 333db5ef4fcSRafal Jaworowski 334db5ef4fcSRafal Jaworowski static struct resource *mv_pcib_alloc_resource(device_t, device_t, int, int *, 3356975124cSRafal Jaworowski u_long, u_long, u_long, u_int); 336db5ef4fcSRafal Jaworowski static int mv_pcib_release_resource(device_t, device_t, int, int, 3376975124cSRafal Jaworowski struct resource *); 338db5ef4fcSRafal Jaworowski static int mv_pcib_read_ivar(device_t, device_t, int, uintptr_t *); 339db5ef4fcSRafal Jaworowski static int mv_pcib_write_ivar(device_t, device_t, int, uintptr_t); 3406975124cSRafal Jaworowski 341db5ef4fcSRafal Jaworowski static int mv_pcib_maxslots(device_t); 342db5ef4fcSRafal Jaworowski static uint32_t mv_pcib_read_config(device_t, u_int, u_int, u_int, u_int, int); 343db5ef4fcSRafal Jaworowski static void mv_pcib_write_config(device_t, u_int, u_int, u_int, u_int, 3446975124cSRafal Jaworowski uint32_t, int); 345db5ef4fcSRafal Jaworowski static int mv_pcib_route_interrupt(device_t, device_t, int); 34664dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 34764dc1cf3SGrzegorz Bernacki static int mv_pcib_alloc_msi(device_t, device_t, int, int, int *); 34864dc1cf3SGrzegorz Bernacki static int mv_pcib_map_msi(device_t, device_t, int, uint64_t *, uint32_t *); 34964dc1cf3SGrzegorz Bernacki static int mv_pcib_release_msi(device_t, device_t, int, int *); 35064dc1cf3SGrzegorz Bernacki #endif 3516975124cSRafal Jaworowski 3526975124cSRafal Jaworowski /* 3536975124cSRafal Jaworowski * Bus interface definitions. 3546975124cSRafal Jaworowski */ 355db5ef4fcSRafal Jaworowski static device_method_t mv_pcib_methods[] = { 3566975124cSRafal Jaworowski /* Device interface */ 357db5ef4fcSRafal Jaworowski DEVMETHOD(device_probe, mv_pcib_probe), 358db5ef4fcSRafal Jaworowski DEVMETHOD(device_attach, mv_pcib_attach), 3596975124cSRafal Jaworowski 3606975124cSRafal Jaworowski /* Bus interface */ 361db5ef4fcSRafal Jaworowski DEVMETHOD(bus_read_ivar, mv_pcib_read_ivar), 362db5ef4fcSRafal Jaworowski DEVMETHOD(bus_write_ivar, mv_pcib_write_ivar), 363db5ef4fcSRafal Jaworowski DEVMETHOD(bus_alloc_resource, mv_pcib_alloc_resource), 364db5ef4fcSRafal Jaworowski DEVMETHOD(bus_release_resource, mv_pcib_release_resource), 3656975124cSRafal Jaworowski DEVMETHOD(bus_activate_resource, bus_generic_activate_resource), 3666975124cSRafal Jaworowski DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource), 3676975124cSRafal Jaworowski DEVMETHOD(bus_setup_intr, bus_generic_setup_intr), 3686975124cSRafal Jaworowski DEVMETHOD(bus_teardown_intr, bus_generic_teardown_intr), 3696975124cSRafal Jaworowski 3706975124cSRafal Jaworowski /* pcib interface */ 371db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_maxslots, mv_pcib_maxslots), 372db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_read_config, mv_pcib_read_config), 373db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_write_config, mv_pcib_write_config), 374db5ef4fcSRafal Jaworowski DEVMETHOD(pcib_route_interrupt, mv_pcib_route_interrupt), 375db5ef4fcSRafal Jaworowski 37664dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 37764dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_alloc_msi, mv_pcib_alloc_msi), 37864dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_release_msi, mv_pcib_release_msi), 37964dc1cf3SGrzegorz Bernacki DEVMETHOD(pcib_map_msi, mv_pcib_map_msi), 38064dc1cf3SGrzegorz Bernacki #endif 38164dc1cf3SGrzegorz Bernacki 382db5ef4fcSRafal Jaworowski /* OFW bus interface */ 383db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_compat, ofw_bus_gen_get_compat), 384db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_model, ofw_bus_gen_get_model), 385db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_name, ofw_bus_gen_get_name), 386db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_node, ofw_bus_gen_get_node), 387db5ef4fcSRafal Jaworowski DEVMETHOD(ofw_bus_get_type, ofw_bus_gen_get_type), 3886975124cSRafal Jaworowski 3894b7ec270SMarius Strobl DEVMETHOD_END 3906975124cSRafal Jaworowski }; 3916975124cSRafal Jaworowski 392db5ef4fcSRafal Jaworowski static driver_t mv_pcib_driver = { 3936975124cSRafal Jaworowski "pcib", 394db5ef4fcSRafal Jaworowski mv_pcib_methods, 395db5ef4fcSRafal Jaworowski sizeof(struct mv_pcib_softc), 3966975124cSRafal Jaworowski }; 3976975124cSRafal Jaworowski 3986975124cSRafal Jaworowski devclass_t pcib_devclass; 3996975124cSRafal Jaworowski 40065d08437SNathan Whitehorn DRIVER_MODULE(pcib, ofwbus, mv_pcib_driver, pcib_devclass, 0, 0); 4016975124cSRafal Jaworowski 4026975124cSRafal Jaworowski static struct mtx pcicfg_mtx; 4036975124cSRafal Jaworowski 404db5ef4fcSRafal Jaworowski static int 405db5ef4fcSRafal Jaworowski mv_pcib_probe(device_t self) 4066975124cSRafal Jaworowski { 4071b96faf8SMarcel Moolenaar phandle_t node; 4086975124cSRafal Jaworowski 4091b96faf8SMarcel Moolenaar node = ofw_bus_get_node(self); 4101b96faf8SMarcel Moolenaar if (!fdt_is_type(node, "pci")) 411db5ef4fcSRafal Jaworowski return (ENXIO); 4121b96faf8SMarcel Moolenaar 413c826a643SNathan Whitehorn if (!(ofw_bus_is_compatible(self, "mrvl,pcie") || 414c826a643SNathan Whitehorn ofw_bus_is_compatible(self, "mrvl,pci"))) 415db5ef4fcSRafal Jaworowski return (ENXIO); 4166975124cSRafal Jaworowski 417db5ef4fcSRafal Jaworowski device_set_desc(self, "Marvell Integrated PCI/PCI-E Controller"); 418db5ef4fcSRafal Jaworowski return (BUS_PROBE_DEFAULT); 419db5ef4fcSRafal Jaworowski } 420db5ef4fcSRafal Jaworowski 421db5ef4fcSRafal Jaworowski static int 422db5ef4fcSRafal Jaworowski mv_pcib_attach(device_t self) 423db5ef4fcSRafal Jaworowski { 424db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc; 425db5ef4fcSRafal Jaworowski phandle_t node, parnode; 426e3ac9753SGrzegorz Bernacki uint32_t val, unit; 427db5ef4fcSRafal Jaworowski int err; 428db5ef4fcSRafal Jaworowski 429db5ef4fcSRafal Jaworowski sc = device_get_softc(self); 430db5ef4fcSRafal Jaworowski sc->sc_dev = self; 431e3ac9753SGrzegorz Bernacki unit = fdt_get_unit(self); 432e3ac9753SGrzegorz Bernacki 433db5ef4fcSRafal Jaworowski 4341b96faf8SMarcel Moolenaar node = ofw_bus_get_node(self); 4351b96faf8SMarcel Moolenaar parnode = OF_parent(node); 4361b96faf8SMarcel Moolenaar if (fdt_is_compatible(node, "mrvl,pcie")) { 437db5ef4fcSRafal Jaworowski sc->sc_type = MV_TYPE_PCIE; 438e3ac9753SGrzegorz Bernacki sc->sc_win_target = MV_WIN_PCIE_TARGET(unit); 439e3ac9753SGrzegorz Bernacki sc->sc_mem_win_attr = MV_WIN_PCIE_MEM_ATTR(unit); 440e3ac9753SGrzegorz Bernacki sc->sc_io_win_attr = MV_WIN_PCIE_IO_ATTR(unit); 4411b96faf8SMarcel Moolenaar } else if (fdt_is_compatible(node, "mrvl,pci")) { 442db5ef4fcSRafal Jaworowski sc->sc_type = MV_TYPE_PCI; 443e3ac9753SGrzegorz Bernacki sc->sc_win_target = MV_WIN_PCI_TARGET; 444db5ef4fcSRafal Jaworowski sc->sc_mem_win_attr = MV_WIN_PCI_MEM_ATTR; 445db5ef4fcSRafal Jaworowski sc->sc_io_win_attr = MV_WIN_PCI_IO_ATTR; 446db5ef4fcSRafal Jaworowski } else 447db5ef4fcSRafal Jaworowski return (ENXIO); 448db5ef4fcSRafal Jaworowski 449db5ef4fcSRafal Jaworowski /* 450db5ef4fcSRafal Jaworowski * Retrieve our mem-mapped registers range. 451db5ef4fcSRafal Jaworowski */ 452db5ef4fcSRafal Jaworowski sc->sc_rid = 0; 453db5ef4fcSRafal Jaworowski sc->sc_res = bus_alloc_resource_any(self, SYS_RES_MEMORY, &sc->sc_rid, 454db5ef4fcSRafal Jaworowski RF_ACTIVE); 455db5ef4fcSRafal Jaworowski if (sc->sc_res == NULL) { 456db5ef4fcSRafal Jaworowski device_printf(self, "could not map memory\n"); 457db5ef4fcSRafal Jaworowski return (ENXIO); 458db5ef4fcSRafal Jaworowski } 459db5ef4fcSRafal Jaworowski sc->sc_bst = rman_get_bustag(sc->sc_res); 460db5ef4fcSRafal Jaworowski sc->sc_bsh = rman_get_bushandle(sc->sc_res); 461db5ef4fcSRafal Jaworowski 462e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_CONTROL); 463e3ac9753SGrzegorz Bernacki sc->sc_mode = (val & PCIE_CONTROL_ROOT_CMPLX ? MV_MODE_ROOT : 464e3ac9753SGrzegorz Bernacki MV_MODE_ENDPOINT); 465e3ac9753SGrzegorz Bernacki 466e3ac9753SGrzegorz Bernacki /* 467e3ac9753SGrzegorz Bernacki * Get PCI interrupt info. 468e3ac9753SGrzegorz Bernacki */ 469c826a643SNathan Whitehorn if (sc->sc_mode == MV_MODE_ROOT) 470c826a643SNathan Whitehorn ofw_bus_setup_iinfo(node, &sc->sc_pci_iinfo, sizeof(pcell_t)); 471e3ac9753SGrzegorz Bernacki 472db5ef4fcSRafal Jaworowski /* 473db5ef4fcSRafal Jaworowski * Configure decode windows for PCI(E) access. 474db5ef4fcSRafal Jaworowski */ 475db5ef4fcSRafal Jaworowski if (mv_pcib_decode_win(node, sc) != 0) 476db5ef4fcSRafal Jaworowski return (ENXIO); 477db5ef4fcSRafal Jaworowski 478db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(); 479db5ef4fcSRafal Jaworowski 480db5ef4fcSRafal Jaworowski /* 481e3ac9753SGrzegorz Bernacki * Enable PCIE device. 482e3ac9753SGrzegorz Bernacki */ 483e3ac9753SGrzegorz Bernacki mv_pcib_enable(sc, unit); 484e3ac9753SGrzegorz Bernacki 485e3ac9753SGrzegorz Bernacki /* 486e3ac9753SGrzegorz Bernacki * Memory management. 487e3ac9753SGrzegorz Bernacki */ 488e3ac9753SGrzegorz Bernacki err = mv_pcib_mem_init(sc); 489e3ac9753SGrzegorz Bernacki if (err) 490e3ac9753SGrzegorz Bernacki return (err); 491e3ac9753SGrzegorz Bernacki 492e3ac9753SGrzegorz Bernacki if (sc->sc_mode == MV_MODE_ROOT) { 493e3ac9753SGrzegorz Bernacki err = mv_pcib_init(sc, sc->sc_busnr, 494e3ac9753SGrzegorz Bernacki mv_pcib_maxslots(sc->sc_dev)); 495e3ac9753SGrzegorz Bernacki if (err) 496e3ac9753SGrzegorz Bernacki goto error; 497e3ac9753SGrzegorz Bernacki 498e3ac9753SGrzegorz Bernacki device_add_child(self, "pci", -1); 499e3ac9753SGrzegorz Bernacki } else { 500e3ac9753SGrzegorz Bernacki sc->sc_devnr = 1; 501e3ac9753SGrzegorz Bernacki bus_space_write_4(sc->sc_bst, sc->sc_bsh, 502e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS, 1 << PCIE_STATUS_DEV_OFFS); 503e3ac9753SGrzegorz Bernacki device_add_child(self, "pci_ep", -1); 504e3ac9753SGrzegorz Bernacki } 505e3ac9753SGrzegorz Bernacki 50664dc1cf3SGrzegorz Bernacki mtx_init(&sc->sc_msi_mtx, "msi_mtx", NULL, MTX_DEF); 507e3ac9753SGrzegorz Bernacki return (bus_generic_attach(self)); 508e3ac9753SGrzegorz Bernacki 509e3ac9753SGrzegorz Bernacki error: 510e3ac9753SGrzegorz Bernacki /* XXX SYS_RES_ should be released here */ 511e3ac9753SGrzegorz Bernacki rman_fini(&sc->sc_mem_rman); 512e3ac9753SGrzegorz Bernacki rman_fini(&sc->sc_io_rman); 513e3ac9753SGrzegorz Bernacki 514e3ac9753SGrzegorz Bernacki return (err); 515e3ac9753SGrzegorz Bernacki } 516e3ac9753SGrzegorz Bernacki 517e3ac9753SGrzegorz Bernacki static void 518e3ac9753SGrzegorz Bernacki mv_pcib_enable(struct mv_pcib_softc *sc, uint32_t unit) 519e3ac9753SGrzegorz Bernacki { 520e3ac9753SGrzegorz Bernacki uint32_t val; 521e3ac9753SGrzegorz Bernacki #if !defined(SOC_MV_ARMADAXP) 522e3ac9753SGrzegorz Bernacki int timeout; 523e3ac9753SGrzegorz Bernacki 524e3ac9753SGrzegorz Bernacki /* 525e3ac9753SGrzegorz Bernacki * Check if PCIE device is enabled. 526e3ac9753SGrzegorz Bernacki */ 527e3ac9753SGrzegorz Bernacki if (read_cpu_ctrl(CPU_CONTROL) & CPU_CONTROL_PCIE_DISABLE(unit)) { 528e3ac9753SGrzegorz Bernacki write_cpu_ctrl(CPU_CONTROL, read_cpu_ctrl(CPU_CONTROL) & 529e3ac9753SGrzegorz Bernacki ~(CPU_CONTROL_PCIE_DISABLE(unit))); 530e3ac9753SGrzegorz Bernacki 531e3ac9753SGrzegorz Bernacki timeout = PCIE_LINK_TIMEOUT; 532e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 533e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS); 534e3ac9753SGrzegorz Bernacki while (((val & PCIE_STATUS_LINK_DOWN) == 1) && (timeout > 0)) { 535e3ac9753SGrzegorz Bernacki DELAY(1000); 536e3ac9753SGrzegorz Bernacki timeout -= 1000; 537e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, 538e3ac9753SGrzegorz Bernacki PCIE_REG_STATUS); 539e3ac9753SGrzegorz Bernacki } 540e3ac9753SGrzegorz Bernacki } 541e3ac9753SGrzegorz Bernacki #endif 542e3ac9753SGrzegorz Bernacki 543e3ac9753SGrzegorz Bernacki 544e3ac9753SGrzegorz Bernacki if (sc->sc_mode == MV_MODE_ROOT) { 545e3ac9753SGrzegorz Bernacki /* 546db5ef4fcSRafal Jaworowski * Enable PCI bridge. 547db5ef4fcSRafal Jaworowski */ 548e3ac9753SGrzegorz Bernacki val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND); 549e3ac9753SGrzegorz Bernacki val |= PCIM_CMD_SERRESPEN | PCIM_CMD_BUSMASTEREN | 550e3ac9753SGrzegorz Bernacki PCIM_CMD_MEMEN | PCIM_CMD_PORTEN; 551e3ac9753SGrzegorz Bernacki bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIR_COMMAND, val); 552e3ac9753SGrzegorz Bernacki } 553e3ac9753SGrzegorz Bernacki } 554db5ef4fcSRafal Jaworowski 555e3ac9753SGrzegorz Bernacki static int 556e3ac9753SGrzegorz Bernacki mv_pcib_mem_init(struct mv_pcib_softc *sc) 557e3ac9753SGrzegorz Bernacki { 558e3ac9753SGrzegorz Bernacki int err; 559db5ef4fcSRafal Jaworowski 560e3ac9753SGrzegorz Bernacki /* 561e3ac9753SGrzegorz Bernacki * Memory management. 562e3ac9753SGrzegorz Bernacki */ 563db5ef4fcSRafal Jaworowski sc->sc_mem_rman.rm_type = RMAN_ARRAY; 564db5ef4fcSRafal Jaworowski err = rman_init(&sc->sc_mem_rman); 565db5ef4fcSRafal Jaworowski if (err) 566db5ef4fcSRafal Jaworowski return (err); 567db5ef4fcSRafal Jaworowski 568db5ef4fcSRafal Jaworowski sc->sc_io_rman.rm_type = RMAN_ARRAY; 569db5ef4fcSRafal Jaworowski err = rman_init(&sc->sc_io_rman); 570db5ef4fcSRafal Jaworowski if (err) { 571db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_mem_rman); 572db5ef4fcSRafal Jaworowski return (err); 573db5ef4fcSRafal Jaworowski } 574db5ef4fcSRafal Jaworowski 575db5ef4fcSRafal Jaworowski err = rman_manage_region(&sc->sc_mem_rman, sc->sc_mem_base, 576db5ef4fcSRafal Jaworowski sc->sc_mem_base + sc->sc_mem_size - 1); 577db5ef4fcSRafal Jaworowski if (err) 578db5ef4fcSRafal Jaworowski goto error; 579db5ef4fcSRafal Jaworowski 580db5ef4fcSRafal Jaworowski err = rman_manage_region(&sc->sc_io_rman, sc->sc_io_base, 581db5ef4fcSRafal Jaworowski sc->sc_io_base + sc->sc_io_size - 1); 582db5ef4fcSRafal Jaworowski if (err) 583db5ef4fcSRafal Jaworowski goto error; 584db5ef4fcSRafal Jaworowski 585e3ac9753SGrzegorz Bernacki return (0); 586db5ef4fcSRafal Jaworowski 587db5ef4fcSRafal Jaworowski error: 588db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_mem_rman); 589db5ef4fcSRafal Jaworowski rman_fini(&sc->sc_io_rman); 590e3ac9753SGrzegorz Bernacki 591db5ef4fcSRafal Jaworowski return (err); 592db5ef4fcSRafal Jaworowski } 593db5ef4fcSRafal Jaworowski 594e3ac9753SGrzegorz Bernacki static inline uint32_t 595e3ac9753SGrzegorz Bernacki pcib_bit_get(uint32_t *map, uint32_t bit) 596e3ac9753SGrzegorz Bernacki { 597e3ac9753SGrzegorz Bernacki uint32_t n = bit / BITS_PER_UINT32; 598e3ac9753SGrzegorz Bernacki 599e3ac9753SGrzegorz Bernacki bit = bit % BITS_PER_UINT32; 600e3ac9753SGrzegorz Bernacki return (map[n] & (1 << bit)); 601e3ac9753SGrzegorz Bernacki } 602e3ac9753SGrzegorz Bernacki 603e3ac9753SGrzegorz Bernacki static inline void 604e3ac9753SGrzegorz Bernacki pcib_bit_set(uint32_t *map, uint32_t bit) 605e3ac9753SGrzegorz Bernacki { 606e3ac9753SGrzegorz Bernacki uint32_t n = bit / BITS_PER_UINT32; 607e3ac9753SGrzegorz Bernacki 608e3ac9753SGrzegorz Bernacki bit = bit % BITS_PER_UINT32; 609e3ac9753SGrzegorz Bernacki map[n] |= (1 << bit); 610e3ac9753SGrzegorz Bernacki } 611e3ac9753SGrzegorz Bernacki 612e3ac9753SGrzegorz Bernacki static inline uint32_t 613e3ac9753SGrzegorz Bernacki pcib_map_check(uint32_t *map, uint32_t start, uint32_t bits) 614e3ac9753SGrzegorz Bernacki { 615e3ac9753SGrzegorz Bernacki uint32_t i; 616e3ac9753SGrzegorz Bernacki 617e3ac9753SGrzegorz Bernacki for (i = start; i < start + bits; i++) 618e3ac9753SGrzegorz Bernacki if (pcib_bit_get(map, i)) 619e3ac9753SGrzegorz Bernacki return (0); 620e3ac9753SGrzegorz Bernacki 621e3ac9753SGrzegorz Bernacki return (1); 622e3ac9753SGrzegorz Bernacki } 623e3ac9753SGrzegorz Bernacki 624e3ac9753SGrzegorz Bernacki static inline void 625e3ac9753SGrzegorz Bernacki pcib_map_set(uint32_t *map, uint32_t start, uint32_t bits) 626e3ac9753SGrzegorz Bernacki { 627e3ac9753SGrzegorz Bernacki uint32_t i; 628e3ac9753SGrzegorz Bernacki 629e3ac9753SGrzegorz Bernacki for (i = start; i < start + bits; i++) 630e3ac9753SGrzegorz Bernacki pcib_bit_set(map, i); 631e3ac9753SGrzegorz Bernacki } 632e3ac9753SGrzegorz Bernacki 633e3ac9753SGrzegorz Bernacki /* 634e3ac9753SGrzegorz Bernacki * The idea of this allocator is taken from ARM No-Cache memory 635e3ac9753SGrzegorz Bernacki * management code (sys/arm/arm/vm_machdep.c). 636e3ac9753SGrzegorz Bernacki */ 637e3ac9753SGrzegorz Bernacki static bus_addr_t 638e3ac9753SGrzegorz Bernacki pcib_alloc(struct mv_pcib_softc *sc, uint32_t smask) 639e3ac9753SGrzegorz Bernacki { 640e3ac9753SGrzegorz Bernacki uint32_t bits, bits_limit, i, *map, min_alloc, size; 641e3ac9753SGrzegorz Bernacki bus_addr_t addr = 0; 642e3ac9753SGrzegorz Bernacki bus_addr_t base; 643e3ac9753SGrzegorz Bernacki 644e3ac9753SGrzegorz Bernacki if (smask & 1) { 645e3ac9753SGrzegorz Bernacki base = sc->sc_io_base; 646e3ac9753SGrzegorz Bernacki min_alloc = PCI_MIN_IO_ALLOC; 647e3ac9753SGrzegorz Bernacki bits_limit = sc->sc_io_size / min_alloc; 648e3ac9753SGrzegorz Bernacki map = sc->sc_io_map; 649e3ac9753SGrzegorz Bernacki smask &= ~0x3; 650e3ac9753SGrzegorz Bernacki } else { 651e3ac9753SGrzegorz Bernacki base = sc->sc_mem_base; 652e3ac9753SGrzegorz Bernacki min_alloc = PCI_MIN_MEM_ALLOC; 653e3ac9753SGrzegorz Bernacki bits_limit = sc->sc_mem_size / min_alloc; 654e3ac9753SGrzegorz Bernacki map = sc->sc_mem_map; 655e3ac9753SGrzegorz Bernacki smask &= ~0xF; 656e3ac9753SGrzegorz Bernacki } 657e3ac9753SGrzegorz Bernacki 658e3ac9753SGrzegorz Bernacki size = ~smask + 1; 659e3ac9753SGrzegorz Bernacki bits = size / min_alloc; 660e3ac9753SGrzegorz Bernacki 661e3ac9753SGrzegorz Bernacki for (i = 0; i + bits <= bits_limit; i += bits) 662e3ac9753SGrzegorz Bernacki if (pcib_map_check(map, i, bits)) { 663e3ac9753SGrzegorz Bernacki pcib_map_set(map, i, bits); 664e3ac9753SGrzegorz Bernacki addr = base + (i * min_alloc); 665e3ac9753SGrzegorz Bernacki return (addr); 666e3ac9753SGrzegorz Bernacki } 667e3ac9753SGrzegorz Bernacki 668e3ac9753SGrzegorz Bernacki return (addr); 669e3ac9753SGrzegorz Bernacki } 670e3ac9753SGrzegorz Bernacki 671db5ef4fcSRafal Jaworowski static int 672db5ef4fcSRafal Jaworowski mv_pcib_init_bar(struct mv_pcib_softc *sc, int bus, int slot, int func, 673db5ef4fcSRafal Jaworowski int barno) 674db5ef4fcSRafal Jaworowski { 675e3ac9753SGrzegorz Bernacki uint32_t addr, bar; 676db5ef4fcSRafal Jaworowski int reg, width; 677db5ef4fcSRafal Jaworowski 678db5ef4fcSRafal Jaworowski reg = PCIR_BAR(barno); 679e3ac9753SGrzegorz Bernacki 680e3ac9753SGrzegorz Bernacki /* 681e3ac9753SGrzegorz Bernacki * Need to init the BAR register with 0xffffffff before correct 682e3ac9753SGrzegorz Bernacki * value can be read. 683e3ac9753SGrzegorz Bernacki */ 684e3ac9753SGrzegorz Bernacki mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, ~0, 4); 685db5ef4fcSRafal Jaworowski bar = mv_pcib_read_config(sc->sc_dev, bus, slot, func, reg, 4); 686db5ef4fcSRafal Jaworowski if (bar == 0) 687db5ef4fcSRafal Jaworowski return (1); 688db5ef4fcSRafal Jaworowski 689db5ef4fcSRafal Jaworowski /* Calculate BAR size: 64 or 32 bit (in 32-bit units) */ 690db5ef4fcSRafal Jaworowski width = ((bar & 7) == 4) ? 2 : 1; 691db5ef4fcSRafal Jaworowski 692e3ac9753SGrzegorz Bernacki addr = pcib_alloc(sc, bar); 693e3ac9753SGrzegorz Bernacki if (!addr) 694db5ef4fcSRafal Jaworowski return (-1); 695db5ef4fcSRafal Jaworowski 696db5ef4fcSRafal Jaworowski if (bootverbose) 697e3ac9753SGrzegorz Bernacki printf("PCI %u:%u:%u: reg %x: smask=%08x: addr=%08x\n", 698e3ac9753SGrzegorz Bernacki bus, slot, func, reg, bar, addr); 699db5ef4fcSRafal Jaworowski 700db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg, addr, 4); 701db5ef4fcSRafal Jaworowski if (width == 2) 702db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, reg + 4, 703db5ef4fcSRafal Jaworowski 0, 4); 704db5ef4fcSRafal Jaworowski 705db5ef4fcSRafal Jaworowski return (width); 7066975124cSRafal Jaworowski } 7076975124cSRafal Jaworowski 7086975124cSRafal Jaworowski static void 709db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(struct mv_pcib_softc *sc, int bus, int slot, int func) 710db5ef4fcSRafal Jaworowski { 711db5ef4fcSRafal Jaworowski bus_addr_t io_base, mem_base; 712db5ef4fcSRafal Jaworowski uint32_t io_limit, mem_limit; 713db5ef4fcSRafal Jaworowski int secbus; 714db5ef4fcSRafal Jaworowski 715db5ef4fcSRafal Jaworowski io_base = sc->sc_io_base; 716db5ef4fcSRafal Jaworowski io_limit = io_base + sc->sc_io_size - 1; 717db5ef4fcSRafal Jaworowski mem_base = sc->sc_mem_base; 718db5ef4fcSRafal Jaworowski mem_limit = mem_base + sc->sc_mem_size - 1; 719db5ef4fcSRafal Jaworowski 720db5ef4fcSRafal Jaworowski /* Configure I/O decode registers */ 721db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEL_1, 722db5ef4fcSRafal Jaworowski io_base >> 8, 1); 723db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOBASEH_1, 724db5ef4fcSRafal Jaworowski io_base >> 16, 2); 725db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITL_1, 726db5ef4fcSRafal Jaworowski io_limit >> 8, 1); 727db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_IOLIMITH_1, 728db5ef4fcSRafal Jaworowski io_limit >> 16, 2); 729db5ef4fcSRafal Jaworowski 730db5ef4fcSRafal Jaworowski /* Configure memory decode registers */ 731db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMBASE_1, 732db5ef4fcSRafal Jaworowski mem_base >> 16, 2); 733db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_MEMLIMIT_1, 734db5ef4fcSRafal Jaworowski mem_limit >> 16, 2); 735db5ef4fcSRafal Jaworowski 736db5ef4fcSRafal Jaworowski /* Disable memory prefetch decode */ 737db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEL_1, 738db5ef4fcSRafal Jaworowski 0x10, 2); 739db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMBASEH_1, 740db5ef4fcSRafal Jaworowski 0x0, 4); 741db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITL_1, 742db5ef4fcSRafal Jaworowski 0xF, 2); 743db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, PCIR_PMLIMITH_1, 744db5ef4fcSRafal Jaworowski 0x0, 4); 745db5ef4fcSRafal Jaworowski 746db5ef4fcSRafal Jaworowski secbus = mv_pcib_read_config(sc->sc_dev, bus, slot, func, 747db5ef4fcSRafal Jaworowski PCIR_SECBUS_1, 1); 748db5ef4fcSRafal Jaworowski 749db5ef4fcSRafal Jaworowski /* Configure buses behind the bridge */ 750db5ef4fcSRafal Jaworowski mv_pcib_init(sc, secbus, PCI_SLOTMAX); 751db5ef4fcSRafal Jaworowski } 752db5ef4fcSRafal Jaworowski 753db5ef4fcSRafal Jaworowski static int 754db5ef4fcSRafal Jaworowski mv_pcib_init(struct mv_pcib_softc *sc, int bus, int maxslot) 755db5ef4fcSRafal Jaworowski { 756db5ef4fcSRafal Jaworowski int slot, func, maxfunc, error; 757db5ef4fcSRafal Jaworowski uint8_t hdrtype, command, class, subclass; 758db5ef4fcSRafal Jaworowski 759db5ef4fcSRafal Jaworowski for (slot = 0; slot <= maxslot; slot++) { 760db5ef4fcSRafal Jaworowski maxfunc = 0; 761db5ef4fcSRafal Jaworowski for (func = 0; func <= maxfunc; func++) { 762db5ef4fcSRafal Jaworowski hdrtype = mv_pcib_read_config(sc->sc_dev, bus, slot, 763db5ef4fcSRafal Jaworowski func, PCIR_HDRTYPE, 1); 764db5ef4fcSRafal Jaworowski 765db5ef4fcSRafal Jaworowski if ((hdrtype & PCIM_HDRTYPE) > PCI_MAXHDRTYPE) 766db5ef4fcSRafal Jaworowski continue; 767db5ef4fcSRafal Jaworowski 768db5ef4fcSRafal Jaworowski if (func == 0 && (hdrtype & PCIM_MFDEV)) 769db5ef4fcSRafal Jaworowski maxfunc = PCI_FUNCMAX; 770db5ef4fcSRafal Jaworowski 771db5ef4fcSRafal Jaworowski command = mv_pcib_read_config(sc->sc_dev, bus, slot, 772db5ef4fcSRafal Jaworowski func, PCIR_COMMAND, 1); 773db5ef4fcSRafal Jaworowski command &= ~(PCIM_CMD_MEMEN | PCIM_CMD_PORTEN); 774db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, 775db5ef4fcSRafal Jaworowski PCIR_COMMAND, command, 1); 776db5ef4fcSRafal Jaworowski 777db5ef4fcSRafal Jaworowski error = mv_pcib_init_all_bars(sc, bus, slot, func, 778db5ef4fcSRafal Jaworowski hdrtype); 779db5ef4fcSRafal Jaworowski 780db5ef4fcSRafal Jaworowski if (error) 781db5ef4fcSRafal Jaworowski return (error); 782db5ef4fcSRafal Jaworowski 783db5ef4fcSRafal Jaworowski command |= PCIM_CMD_BUSMASTEREN | PCIM_CMD_MEMEN | 784db5ef4fcSRafal Jaworowski PCIM_CMD_PORTEN; 785db5ef4fcSRafal Jaworowski mv_pcib_write_config(sc->sc_dev, bus, slot, func, 786db5ef4fcSRafal Jaworowski PCIR_COMMAND, command, 1); 787db5ef4fcSRafal Jaworowski 788db5ef4fcSRafal Jaworowski /* Handle PCI-PCI bridges */ 789db5ef4fcSRafal Jaworowski class = mv_pcib_read_config(sc->sc_dev, bus, slot, 790db5ef4fcSRafal Jaworowski func, PCIR_CLASS, 1); 791db5ef4fcSRafal Jaworowski subclass = mv_pcib_read_config(sc->sc_dev, bus, slot, 792db5ef4fcSRafal Jaworowski func, PCIR_SUBCLASS, 1); 793db5ef4fcSRafal Jaworowski 794db5ef4fcSRafal Jaworowski if (class != PCIC_BRIDGE || 795db5ef4fcSRafal Jaworowski subclass != PCIS_BRIDGE_PCI) 796db5ef4fcSRafal Jaworowski continue; 797db5ef4fcSRafal Jaworowski 798db5ef4fcSRafal Jaworowski mv_pcib_init_bridge(sc, bus, slot, func); 799db5ef4fcSRafal Jaworowski } 800db5ef4fcSRafal Jaworowski } 801db5ef4fcSRafal Jaworowski 802db5ef4fcSRafal Jaworowski /* Enable all ABCD interrupts */ 803db5ef4fcSRafal Jaworowski pcib_write_irq_mask(sc, (0xF << 24)); 804db5ef4fcSRafal Jaworowski 805db5ef4fcSRafal Jaworowski return (0); 806db5ef4fcSRafal Jaworowski } 807db5ef4fcSRafal Jaworowski 808db5ef4fcSRafal Jaworowski static int 809db5ef4fcSRafal Jaworowski mv_pcib_init_all_bars(struct mv_pcib_softc *sc, int bus, int slot, 810db5ef4fcSRafal Jaworowski int func, int hdrtype) 811db5ef4fcSRafal Jaworowski { 812db5ef4fcSRafal Jaworowski int maxbar, bar, i; 813db5ef4fcSRafal Jaworowski 814db5ef4fcSRafal Jaworowski maxbar = (hdrtype & PCIM_HDRTYPE) ? 0 : 6; 815db5ef4fcSRafal Jaworowski bar = 0; 816db5ef4fcSRafal Jaworowski 817db5ef4fcSRafal Jaworowski /* Program the base address registers */ 818db5ef4fcSRafal Jaworowski while (bar < maxbar) { 819db5ef4fcSRafal Jaworowski i = mv_pcib_init_bar(sc, bus, slot, func, bar); 820db5ef4fcSRafal Jaworowski bar += i; 821db5ef4fcSRafal Jaworowski if (i < 0) { 822db5ef4fcSRafal Jaworowski device_printf(sc->sc_dev, 823db5ef4fcSRafal Jaworowski "PCI IO/Memory space exhausted\n"); 824db5ef4fcSRafal Jaworowski return (ENOMEM); 825db5ef4fcSRafal Jaworowski } 826db5ef4fcSRafal Jaworowski } 827db5ef4fcSRafal Jaworowski 828db5ef4fcSRafal Jaworowski return (0); 829db5ef4fcSRafal Jaworowski } 830db5ef4fcSRafal Jaworowski 831db5ef4fcSRafal Jaworowski static struct resource * 832db5ef4fcSRafal Jaworowski mv_pcib_alloc_resource(device_t dev, device_t child, int type, int *rid, 833db5ef4fcSRafal Jaworowski u_long start, u_long end, u_long count, u_int flags) 834db5ef4fcSRafal Jaworowski { 835db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 836db5ef4fcSRafal Jaworowski struct rman *rm = NULL; 837db5ef4fcSRafal Jaworowski struct resource *res; 838db5ef4fcSRafal Jaworowski 839db5ef4fcSRafal Jaworowski switch (type) { 840db5ef4fcSRafal Jaworowski case SYS_RES_IOPORT: 841db5ef4fcSRafal Jaworowski rm = &sc->sc_io_rman; 842db5ef4fcSRafal Jaworowski break; 843db5ef4fcSRafal Jaworowski case SYS_RES_MEMORY: 844db5ef4fcSRafal Jaworowski rm = &sc->sc_mem_rman; 845db5ef4fcSRafal Jaworowski break; 846db5ef4fcSRafal Jaworowski default: 847e3ac9753SGrzegorz Bernacki return (BUS_ALLOC_RESOURCE(device_get_parent(dev), dev, 848db5ef4fcSRafal Jaworowski type, rid, start, end, count, flags)); 849db5ef4fcSRafal Jaworowski }; 850db5ef4fcSRafal Jaworowski 851e3ac9753SGrzegorz Bernacki if ((start == 0UL) && (end == ~0UL)) { 852e3ac9753SGrzegorz Bernacki start = sc->sc_mem_base; 853e3ac9753SGrzegorz Bernacki end = sc->sc_mem_base + sc->sc_mem_size - 1; 854e3ac9753SGrzegorz Bernacki count = sc->sc_mem_size; 855e3ac9753SGrzegorz Bernacki } 856e3ac9753SGrzegorz Bernacki 857e3ac9753SGrzegorz Bernacki if ((start < sc->sc_mem_base) || (start + count - 1 != end) || 858e3ac9753SGrzegorz Bernacki (end > sc->sc_mem_base + sc->sc_mem_size - 1)) 859e3ac9753SGrzegorz Bernacki return (NULL); 860e3ac9753SGrzegorz Bernacki 861db5ef4fcSRafal Jaworowski res = rman_reserve_resource(rm, start, end, count, flags, child); 862db5ef4fcSRafal Jaworowski if (res == NULL) 863db5ef4fcSRafal Jaworowski return (NULL); 864db5ef4fcSRafal Jaworowski 865db5ef4fcSRafal Jaworowski rman_set_rid(res, *rid); 866db5ef4fcSRafal Jaworowski rman_set_bustag(res, fdtbus_bs_tag); 867db5ef4fcSRafal Jaworowski rman_set_bushandle(res, start); 868db5ef4fcSRafal Jaworowski 869db5ef4fcSRafal Jaworowski if (flags & RF_ACTIVE) 870db5ef4fcSRafal Jaworowski if (bus_activate_resource(child, type, *rid, res)) { 871db5ef4fcSRafal Jaworowski rman_release_resource(res); 872db5ef4fcSRafal Jaworowski return (NULL); 873db5ef4fcSRafal Jaworowski } 874db5ef4fcSRafal Jaworowski 875db5ef4fcSRafal Jaworowski return (res); 876db5ef4fcSRafal Jaworowski } 877db5ef4fcSRafal Jaworowski 878db5ef4fcSRafal Jaworowski static int 879db5ef4fcSRafal Jaworowski mv_pcib_release_resource(device_t dev, device_t child, int type, int rid, 880db5ef4fcSRafal Jaworowski struct resource *res) 881db5ef4fcSRafal Jaworowski { 882db5ef4fcSRafal Jaworowski 883db5ef4fcSRafal Jaworowski if (type != SYS_RES_IOPORT && type != SYS_RES_MEMORY) 884db5ef4fcSRafal Jaworowski return (BUS_RELEASE_RESOURCE(device_get_parent(dev), child, 885db5ef4fcSRafal Jaworowski type, rid, res)); 886db5ef4fcSRafal Jaworowski 887db5ef4fcSRafal Jaworowski return (rman_release_resource(res)); 888db5ef4fcSRafal Jaworowski } 889db5ef4fcSRafal Jaworowski 890db5ef4fcSRafal Jaworowski static int 891db5ef4fcSRafal Jaworowski mv_pcib_read_ivar(device_t dev, device_t child, int which, uintptr_t *result) 892db5ef4fcSRafal Jaworowski { 893db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 894db5ef4fcSRafal Jaworowski 895db5ef4fcSRafal Jaworowski switch (which) { 896db5ef4fcSRafal Jaworowski case PCIB_IVAR_BUS: 897db5ef4fcSRafal Jaworowski *result = sc->sc_busnr; 898db5ef4fcSRafal Jaworowski return (0); 899db5ef4fcSRafal Jaworowski case PCIB_IVAR_DOMAIN: 900db5ef4fcSRafal Jaworowski *result = device_get_unit(dev); 901db5ef4fcSRafal Jaworowski return (0); 902db5ef4fcSRafal Jaworowski } 903db5ef4fcSRafal Jaworowski 904db5ef4fcSRafal Jaworowski return (ENOENT); 905db5ef4fcSRafal Jaworowski } 906db5ef4fcSRafal Jaworowski 907db5ef4fcSRafal Jaworowski static int 908db5ef4fcSRafal Jaworowski mv_pcib_write_ivar(device_t dev, device_t child, int which, uintptr_t value) 909db5ef4fcSRafal Jaworowski { 910db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 911db5ef4fcSRafal Jaworowski 912db5ef4fcSRafal Jaworowski switch (which) { 913db5ef4fcSRafal Jaworowski case PCIB_IVAR_BUS: 914db5ef4fcSRafal Jaworowski sc->sc_busnr = value; 915db5ef4fcSRafal Jaworowski return (0); 916db5ef4fcSRafal Jaworowski } 917db5ef4fcSRafal Jaworowski 918db5ef4fcSRafal Jaworowski return (ENOENT); 919db5ef4fcSRafal Jaworowski } 920db5ef4fcSRafal Jaworowski 921db5ef4fcSRafal Jaworowski static inline void 922db5ef4fcSRafal Jaworowski pcib_write_irq_mask(struct mv_pcib_softc *sc, uint32_t mask) 923db5ef4fcSRafal Jaworowski { 924db5ef4fcSRafal Jaworowski 925db5ef4fcSRafal Jaworowski if (!sc->sc_type != MV_TYPE_PCI) 926db5ef4fcSRafal Jaworowski return; 927db5ef4fcSRafal Jaworowski 928db5ef4fcSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_IRQ_MASK, mask); 929db5ef4fcSRafal Jaworowski } 930db5ef4fcSRafal Jaworowski 931db5ef4fcSRafal Jaworowski static void 932db5ef4fcSRafal Jaworowski mv_pcib_hw_cfginit(void) 9336975124cSRafal Jaworowski { 9346975124cSRafal Jaworowski static int opened = 0; 9356975124cSRafal Jaworowski 9366975124cSRafal Jaworowski if (opened) 9376975124cSRafal Jaworowski return; 9386975124cSRafal Jaworowski 9396975124cSRafal Jaworowski mtx_init(&pcicfg_mtx, "pcicfg", NULL, MTX_SPIN); 9406975124cSRafal Jaworowski opened = 1; 9416975124cSRafal Jaworowski } 9426975124cSRafal Jaworowski 9436975124cSRafal Jaworowski static uint32_t 944db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgread(struct mv_pcib_softc *sc, u_int bus, u_int slot, 9456975124cSRafal Jaworowski u_int func, u_int reg, int bytes) 9466975124cSRafal Jaworowski { 9476975124cSRafal Jaworowski uint32_t addr, data, ca, cd; 9486975124cSRafal Jaworowski 949db5ef4fcSRafal Jaworowski ca = (sc->sc_type != MV_TYPE_PCI) ? 9506975124cSRafal Jaworowski PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR; 951db5ef4fcSRafal Jaworowski cd = (sc->sc_type != MV_TYPE_PCI) ? 9526975124cSRafal Jaworowski PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA; 9536975124cSRafal Jaworowski addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) | 9546975124cSRafal Jaworowski PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg); 9556975124cSRafal Jaworowski 9566975124cSRafal Jaworowski mtx_lock_spin(&pcicfg_mtx); 9576975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr); 9586975124cSRafal Jaworowski 9596975124cSRafal Jaworowski data = ~0; 9606975124cSRafal Jaworowski switch (bytes) { 9616975124cSRafal Jaworowski case 1: 9626975124cSRafal Jaworowski data = bus_space_read_1(sc->sc_bst, sc->sc_bsh, 9636975124cSRafal Jaworowski cd + (reg & 3)); 9646975124cSRafal Jaworowski break; 9656975124cSRafal Jaworowski case 2: 9666975124cSRafal Jaworowski data = le16toh(bus_space_read_2(sc->sc_bst, sc->sc_bsh, 9676975124cSRafal Jaworowski cd + (reg & 2))); 9686975124cSRafal Jaworowski break; 9696975124cSRafal Jaworowski case 4: 9706975124cSRafal Jaworowski data = le32toh(bus_space_read_4(sc->sc_bst, sc->sc_bsh, 9716975124cSRafal Jaworowski cd)); 9726975124cSRafal Jaworowski break; 9736975124cSRafal Jaworowski } 9746975124cSRafal Jaworowski mtx_unlock_spin(&pcicfg_mtx); 9756975124cSRafal Jaworowski return (data); 9766975124cSRafal Jaworowski } 9776975124cSRafal Jaworowski 9786975124cSRafal Jaworowski static void 979db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(struct mv_pcib_softc *sc, u_int bus, u_int slot, 9806975124cSRafal Jaworowski u_int func, u_int reg, uint32_t data, int bytes) 9816975124cSRafal Jaworowski { 9826975124cSRafal Jaworowski uint32_t addr, ca, cd; 9836975124cSRafal Jaworowski 984db5ef4fcSRafal Jaworowski ca = (sc->sc_type != MV_TYPE_PCI) ? 9856975124cSRafal Jaworowski PCIE_REG_CFG_ADDR : PCI_REG_CFG_ADDR; 986db5ef4fcSRafal Jaworowski cd = (sc->sc_type != MV_TYPE_PCI) ? 9876975124cSRafal Jaworowski PCIE_REG_CFG_DATA : PCI_REG_CFG_DATA; 9886975124cSRafal Jaworowski addr = PCI_CFG_ENA | PCI_CFG_BUS(bus) | PCI_CFG_DEV(slot) | 9896975124cSRafal Jaworowski PCI_CFG_FUN(func) | PCI_CFG_PCIE_REG(reg); 9906975124cSRafal Jaworowski 9916975124cSRafal Jaworowski mtx_lock_spin(&pcicfg_mtx); 9926975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, ca, addr); 9936975124cSRafal Jaworowski 9946975124cSRafal Jaworowski switch (bytes) { 9956975124cSRafal Jaworowski case 1: 9966975124cSRafal Jaworowski bus_space_write_1(sc->sc_bst, sc->sc_bsh, 9976975124cSRafal Jaworowski cd + (reg & 3), data); 9986975124cSRafal Jaworowski break; 9996975124cSRafal Jaworowski case 2: 10006975124cSRafal Jaworowski bus_space_write_2(sc->sc_bst, sc->sc_bsh, 10016975124cSRafal Jaworowski cd + (reg & 2), htole16(data)); 10026975124cSRafal Jaworowski break; 10036975124cSRafal Jaworowski case 4: 10046975124cSRafal Jaworowski bus_space_write_4(sc->sc_bst, sc->sc_bsh, 10056975124cSRafal Jaworowski cd, htole32(data)); 10066975124cSRafal Jaworowski break; 10076975124cSRafal Jaworowski } 10086975124cSRafal Jaworowski mtx_unlock_spin(&pcicfg_mtx); 10096975124cSRafal Jaworowski } 10106975124cSRafal Jaworowski 10116975124cSRafal Jaworowski static int 1012db5ef4fcSRafal Jaworowski mv_pcib_maxslots(device_t dev) 10136975124cSRafal Jaworowski { 1014db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10156975124cSRafal Jaworowski 1016db5ef4fcSRafal Jaworowski return ((sc->sc_type != MV_TYPE_PCI) ? 1 : PCI_SLOTMAX); 10176975124cSRafal Jaworowski } 10186975124cSRafal Jaworowski 10196975124cSRafal Jaworowski static uint32_t 1020db5ef4fcSRafal Jaworowski mv_pcib_read_config(device_t dev, u_int bus, u_int slot, u_int func, 10216975124cSRafal Jaworowski u_int reg, int bytes) 10226975124cSRafal Jaworowski { 1023db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10246975124cSRafal Jaworowski 1025e3ac9753SGrzegorz Bernacki /* Return ~0 if link is inactive or trying to read from Root */ 1026e3ac9753SGrzegorz Bernacki if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) & 1027e3ac9753SGrzegorz Bernacki PCIE_STATUS_LINK_DOWN) || (slot == 0)) 10286975124cSRafal Jaworowski return (~0U); 10296975124cSRafal Jaworowski 1030db5ef4fcSRafal Jaworowski return (mv_pcib_hw_cfgread(sc, bus, slot, func, reg, bytes)); 10316975124cSRafal Jaworowski } 10326975124cSRafal Jaworowski 10336975124cSRafal Jaworowski static void 1034db5ef4fcSRafal Jaworowski mv_pcib_write_config(device_t dev, u_int bus, u_int slot, u_int func, 10356975124cSRafal Jaworowski u_int reg, uint32_t val, int bytes) 10366975124cSRafal Jaworowski { 1037db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc = device_get_softc(dev); 10386975124cSRafal Jaworowski 1039e3ac9753SGrzegorz Bernacki /* Return if link is inactive or trying to write to Root */ 1040e3ac9753SGrzegorz Bernacki if ((bus_space_read_4(sc->sc_bst, sc->sc_bsh, PCIE_REG_STATUS) & 1041e3ac9753SGrzegorz Bernacki PCIE_STATUS_LINK_DOWN) || (slot == 0)) 10426975124cSRafal Jaworowski return; 10436975124cSRafal Jaworowski 1044db5ef4fcSRafal Jaworowski mv_pcib_hw_cfgwrite(sc, bus, slot, func, reg, val, bytes); 10456975124cSRafal Jaworowski } 10466975124cSRafal Jaworowski 1047db5ef4fcSRafal Jaworowski static int 1048c826a643SNathan Whitehorn mv_pcib_route_interrupt(device_t bus, device_t dev, int pin) 10496975124cSRafal Jaworowski { 1050db5ef4fcSRafal Jaworowski struct mv_pcib_softc *sc; 1051c826a643SNathan Whitehorn struct ofw_pci_register reg; 1052bbc6da03SNathan Whitehorn uint32_t pintr, mintr[4]; 1053bbc6da03SNathan Whitehorn int icells; 1054c826a643SNathan Whitehorn phandle_t iparent; 1055db5ef4fcSRafal Jaworowski 1056c826a643SNathan Whitehorn sc = device_get_softc(bus); 1057c826a643SNathan Whitehorn pintr = pin; 1058db5ef4fcSRafal Jaworowski 1059c826a643SNathan Whitehorn /* Fabricate imap information in case this isn't an OFW device */ 1060c826a643SNathan Whitehorn bzero(®, sizeof(reg)); 1061c826a643SNathan Whitehorn reg.phys_hi = (pci_get_bus(dev) << OFW_PCI_PHYS_HI_BUSSHIFT) | 1062c826a643SNathan Whitehorn (pci_get_slot(dev) << OFW_PCI_PHYS_HI_DEVICESHIFT) | 1063c826a643SNathan Whitehorn (pci_get_function(dev) << OFW_PCI_PHYS_HI_FUNCTIONSHIFT); 1064db5ef4fcSRafal Jaworowski 1065bbc6da03SNathan Whitehorn icells = ofw_bus_lookup_imap(ofw_bus_get_node(dev), &sc->sc_pci_iinfo, 1066bbc6da03SNathan Whitehorn ®, sizeof(reg), &pintr, sizeof(pintr), mintr, sizeof(mintr), 1067bbc6da03SNathan Whitehorn &iparent); 1068bbc6da03SNathan Whitehorn if (icells > 0) 1069bbc6da03SNathan Whitehorn return (ofw_bus_map_intr(dev, iparent, icells, mintr)); 1070c826a643SNathan Whitehorn 1071c826a643SNathan Whitehorn /* Maybe it's a real interrupt, not an intpin */ 1072c826a643SNathan Whitehorn if (pin > 4) 1073c826a643SNathan Whitehorn return (pin); 1074c826a643SNathan Whitehorn 1075c826a643SNathan Whitehorn device_printf(bus, "could not route pin %d for device %d.%d\n", 1076db5ef4fcSRafal Jaworowski pin, pci_get_slot(dev), pci_get_function(dev)); 1077db5ef4fcSRafal Jaworowski return (PCI_INVALID_IRQ); 1078db5ef4fcSRafal Jaworowski } 1079db5ef4fcSRafal Jaworowski 1080db5ef4fcSRafal Jaworowski static int 1081db5ef4fcSRafal Jaworowski mv_pcib_decode_win(phandle_t node, struct mv_pcib_softc *sc) 1082db5ef4fcSRafal Jaworowski { 108302c7dba9SIan Lepore struct mv_pci_range io_space, mem_space; 1084db5ef4fcSRafal Jaworowski device_t dev; 10856975124cSRafal Jaworowski int error; 10866975124cSRafal Jaworowski 1087db5ef4fcSRafal Jaworowski dev = sc->sc_dev; 1088db5ef4fcSRafal Jaworowski 108902c7dba9SIan Lepore if ((error = mv_pci_ranges(node, &io_space, &mem_space)) != 0) { 1090db5ef4fcSRafal Jaworowski device_printf(dev, "could not retrieve 'ranges' data\n"); 1091db5ef4fcSRafal Jaworowski return (error); 1092db5ef4fcSRafal Jaworowski } 1093db5ef4fcSRafal Jaworowski 10946975124cSRafal Jaworowski /* Configure CPU decoding windows */ 1095e3ac9753SGrzegorz Bernacki error = decode_win_cpu_set(sc->sc_win_target, 1096e3ac9753SGrzegorz Bernacki sc->sc_io_win_attr, io_space.base_parent, io_space.len, ~0); 10976975124cSRafal Jaworowski if (error < 0) { 1098db5ef4fcSRafal Jaworowski device_printf(dev, "could not set up CPU decode " 10996975124cSRafal Jaworowski "window for PCI IO\n"); 1100db5ef4fcSRafal Jaworowski return (ENXIO); 11016975124cSRafal Jaworowski } 1102e3ac9753SGrzegorz Bernacki error = decode_win_cpu_set(sc->sc_win_target, 1103e3ac9753SGrzegorz Bernacki sc->sc_mem_win_attr, mem_space.base_parent, mem_space.len, 1104e3ac9753SGrzegorz Bernacki mem_space.base_parent); 11056975124cSRafal Jaworowski if (error < 0) { 1106db5ef4fcSRafal Jaworowski device_printf(dev, "could not set up CPU decode " 11076975124cSRafal Jaworowski "windows for PCI MEM\n"); 1108db5ef4fcSRafal Jaworowski return (ENXIO); 11096975124cSRafal Jaworowski } 11106975124cSRafal Jaworowski 1111db5ef4fcSRafal Jaworowski sc->sc_io_base = io_space.base_parent; 1112db5ef4fcSRafal Jaworowski sc->sc_io_size = io_space.len; 1113db5ef4fcSRafal Jaworowski 1114db5ef4fcSRafal Jaworowski sc->sc_mem_base = mem_space.base_parent; 1115db5ef4fcSRafal Jaworowski sc->sc_mem_size = mem_space.len; 1116db5ef4fcSRafal Jaworowski 1117db5ef4fcSRafal Jaworowski return (0); 11186975124cSRafal Jaworowski } 11196975124cSRafal Jaworowski 112064dc1cf3SGrzegorz Bernacki #if defined(SOC_MV_ARMADAXP) 112164dc1cf3SGrzegorz Bernacki static int 112264dc1cf3SGrzegorz Bernacki mv_pcib_map_msi(device_t dev, device_t child, int irq, uint64_t *addr, 112364dc1cf3SGrzegorz Bernacki uint32_t *data) 112464dc1cf3SGrzegorz Bernacki { 112564dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 112664dc1cf3SGrzegorz Bernacki 112764dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 112864dc1cf3SGrzegorz Bernacki irq = irq - MSI_IRQ; 112964dc1cf3SGrzegorz Bernacki 113064dc1cf3SGrzegorz Bernacki /* validate parameters */ 113164dc1cf3SGrzegorz Bernacki if (isclr(&sc->sc_msi_bitmap, irq)) { 113264dc1cf3SGrzegorz Bernacki device_printf(dev, "invalid MSI 0x%x\n", irq); 113364dc1cf3SGrzegorz Bernacki return (EINVAL); 113464dc1cf3SGrzegorz Bernacki } 113564dc1cf3SGrzegorz Bernacki 113664dc1cf3SGrzegorz Bernacki mv_msi_data(irq, addr, data); 113764dc1cf3SGrzegorz Bernacki 113864dc1cf3SGrzegorz Bernacki debugf("%s: irq: %d addr: %jx data: %x\n", 113964dc1cf3SGrzegorz Bernacki __func__, irq, *addr, *data); 114064dc1cf3SGrzegorz Bernacki 114164dc1cf3SGrzegorz Bernacki return (0); 114264dc1cf3SGrzegorz Bernacki } 114364dc1cf3SGrzegorz Bernacki 114464dc1cf3SGrzegorz Bernacki static int 114564dc1cf3SGrzegorz Bernacki mv_pcib_alloc_msi(device_t dev, device_t child, int count, 114664dc1cf3SGrzegorz Bernacki int maxcount __unused, int *irqs) 114764dc1cf3SGrzegorz Bernacki { 114864dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 114964dc1cf3SGrzegorz Bernacki u_int start = 0, i; 115064dc1cf3SGrzegorz Bernacki 115164dc1cf3SGrzegorz Bernacki if (powerof2(count) == 0 || count > MSI_IRQ_NUM) 115264dc1cf3SGrzegorz Bernacki return (EINVAL); 115364dc1cf3SGrzegorz Bernacki 115464dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 115564dc1cf3SGrzegorz Bernacki mtx_lock(&sc->sc_msi_mtx); 115664dc1cf3SGrzegorz Bernacki 115764dc1cf3SGrzegorz Bernacki for (start = 0; (start + count) < MSI_IRQ_NUM; start++) { 115864dc1cf3SGrzegorz Bernacki for (i = start; i < start + count; i++) { 115964dc1cf3SGrzegorz Bernacki if (isset(&sc->sc_msi_bitmap, i)) 116064dc1cf3SGrzegorz Bernacki break; 116164dc1cf3SGrzegorz Bernacki } 116264dc1cf3SGrzegorz Bernacki if (i == start + count) 116364dc1cf3SGrzegorz Bernacki break; 116464dc1cf3SGrzegorz Bernacki } 116564dc1cf3SGrzegorz Bernacki 116664dc1cf3SGrzegorz Bernacki if ((start + count) == MSI_IRQ_NUM) { 116764dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 116864dc1cf3SGrzegorz Bernacki return (ENXIO); 116964dc1cf3SGrzegorz Bernacki } 117064dc1cf3SGrzegorz Bernacki 117164dc1cf3SGrzegorz Bernacki for (i = start; i < start + count; i++) { 117264dc1cf3SGrzegorz Bernacki setbit(&sc->sc_msi_bitmap, i); 117389489567SZbigniew Bodek *irqs++ = MSI_IRQ + i; 117464dc1cf3SGrzegorz Bernacki } 117564dc1cf3SGrzegorz Bernacki debugf("%s: start: %x count: %x\n", __func__, start, count); 117664dc1cf3SGrzegorz Bernacki 117764dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 117864dc1cf3SGrzegorz Bernacki return (0); 117964dc1cf3SGrzegorz Bernacki } 118064dc1cf3SGrzegorz Bernacki 118164dc1cf3SGrzegorz Bernacki static int 118264dc1cf3SGrzegorz Bernacki mv_pcib_release_msi(device_t dev, device_t child, int count, int *irqs) 118364dc1cf3SGrzegorz Bernacki { 118464dc1cf3SGrzegorz Bernacki struct mv_pcib_softc *sc; 118564dc1cf3SGrzegorz Bernacki u_int i; 118664dc1cf3SGrzegorz Bernacki 118764dc1cf3SGrzegorz Bernacki sc = device_get_softc(dev); 118864dc1cf3SGrzegorz Bernacki mtx_lock(&sc->sc_msi_mtx); 118964dc1cf3SGrzegorz Bernacki 119064dc1cf3SGrzegorz Bernacki for (i = 0; i < count; i++) 119164dc1cf3SGrzegorz Bernacki clrbit(&sc->sc_msi_bitmap, irqs[i] - MSI_IRQ); 119264dc1cf3SGrzegorz Bernacki 119364dc1cf3SGrzegorz Bernacki mtx_unlock(&sc->sc_msi_mtx); 119464dc1cf3SGrzegorz Bernacki return (0); 119564dc1cf3SGrzegorz Bernacki } 119664dc1cf3SGrzegorz Bernacki #endif 119702c7dba9SIan Lepore 1198