159c993d1SWarner Losh /*-
251369649SPedro F. Giffuni * SPDX-License-Identifier: BSD-3-Clause
351369649SPedro F. Giffuni *
459c993d1SWarner Losh * Copyright (C) 2008-2011 MARVELL INTERNATIONAL LTD.
559c993d1SWarner Losh * All rights reserved.
659c993d1SWarner Losh *
759c993d1SWarner Losh * Developed by Semihalf.
859c993d1SWarner Losh *
959c993d1SWarner Losh * Redistribution and use in source and binary forms, with or without
1059c993d1SWarner Losh * modification, are permitted provided that the following conditions
1159c993d1SWarner Losh * are met:
1259c993d1SWarner Losh * 1. Redistributions of source code must retain the above copyright
1359c993d1SWarner Losh * notice, this list of conditions and the following disclaimer.
1459c993d1SWarner Losh * 2. Redistributions in binary form must reproduce the above copyright
1559c993d1SWarner Losh * notice, this list of conditions and the following disclaimer in the
1659c993d1SWarner Losh * documentation and/or other materials provided with the distribution.
1759c993d1SWarner Losh * 3. Neither the name of MARVELL nor the names of contributors
1859c993d1SWarner Losh * may be used to endorse or promote products derived from this software
1959c993d1SWarner Losh * without specific prior written permission.
2059c993d1SWarner Losh *
2159c993d1SWarner Losh * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS ``AS IS'' AND
2259c993d1SWarner Losh * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2359c993d1SWarner Losh * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2459c993d1SWarner Losh * ARE DISCLAIMED. IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
2559c993d1SWarner Losh * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2659c993d1SWarner Losh * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2759c993d1SWarner Losh * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2859c993d1SWarner Losh * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2959c993d1SWarner Losh * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
3059c993d1SWarner Losh * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
3159c993d1SWarner Losh * SUCH DAMAGE.
3259c993d1SWarner Losh */
3359c993d1SWarner Losh
3459c993d1SWarner Losh #include <sys/param.h>
3559c993d1SWarner Losh #include <sys/systm.h>
3659c993d1SWarner Losh #include <sys/bus.h>
3759c993d1SWarner Losh #include <sys/kernel.h>
3859c993d1SWarner Losh #include <sys/malloc.h>
3959c993d1SWarner Losh #include <sys/kdb.h>
4059c993d1SWarner Losh #include <sys/reboot.h>
4159c993d1SWarner Losh
4259c993d1SWarner Losh #include <dev/fdt/fdt_common.h>
4359c993d1SWarner Losh #include <dev/ofw/openfirm.h>
4487acb7f8SAndrew Turner #include <dev/ofw/ofw_bus_subr.h>
4559c993d1SWarner Losh
4659c993d1SWarner Losh #include <machine/bus.h>
4759c993d1SWarner Losh #include <machine/fdt.h>
4859c993d1SWarner Losh #include <machine/vmparam.h>
4981c8a263SZbigniew Bodek #include <machine/intr.h>
5059c993d1SWarner Losh
5159c993d1SWarner Losh #include <arm/mv/mvreg.h>
5259c993d1SWarner Losh #include <arm/mv/mvvar.h>
5359c993d1SWarner Losh #include <arm/mv/mvwin.h>
5459c993d1SWarner Losh
5559c993d1SWarner Losh MALLOC_DEFINE(M_IDMA, "idma", "idma dma test memory");
5659c993d1SWarner Losh
5759c993d1SWarner Losh #define IDMA_DEBUG
5859c993d1SWarner Losh #undef IDMA_DEBUG
5959c993d1SWarner Losh
6059c993d1SWarner Losh #define MAX_CPU_WIN 5
6159c993d1SWarner Losh
6259c993d1SWarner Losh #ifdef DEBUG
6359c993d1SWarner Losh #define debugf(fmt, args...) do { printf("%s(): ", __func__); \
6459c993d1SWarner Losh printf(fmt,##args); } while (0)
6559c993d1SWarner Losh #else
6659c993d1SWarner Losh #define debugf(fmt, args...)
6759c993d1SWarner Losh #endif
6859c993d1SWarner Losh
6959c993d1SWarner Losh #ifdef DEBUG
7059c993d1SWarner Losh #define MV_DUMP_WIN 1
7159c993d1SWarner Losh #else
7259c993d1SWarner Losh #define MV_DUMP_WIN 0
7359c993d1SWarner Losh #endif
7459c993d1SWarner Losh
75c7dbc00cSMarcin Wojtas struct soc_node_spec;
76c7dbc00cSMarcin Wojtas
77091cd2f1SMarcin Wojtas static enum soc_family soc_family;
78091cd2f1SMarcin Wojtas
79091cd2f1SMarcin Wojtas static int mv_win_cesa_attr_armada38x(int eng_sel);
80091cd2f1SMarcin Wojtas static int mv_win_cesa_attr_armadaxp(int eng_sel);
81091cd2f1SMarcin Wojtas
82091cd2f1SMarcin Wojtas uint32_t read_cpu_ctrl_armv7(uint32_t reg);
83091cd2f1SMarcin Wojtas
84091cd2f1SMarcin Wojtas void write_cpu_ctrl_armv7(uint32_t reg, uint32_t val);
85091cd2f1SMarcin Wojtas
8659c993d1SWarner Losh static int win_eth_can_remap(int i);
8759c993d1SWarner Losh
88fcb93d74SWojciech Macek static int decode_win_cesa_valid(void);
8959c993d1SWarner Losh static int decode_win_usb_valid(void);
9034a3d2c6SWojciech Macek static int decode_win_usb3_valid(void);
9159c993d1SWarner Losh static int decode_win_eth_valid(void);
9259c993d1SWarner Losh static int decode_win_pcie_valid(void);
9359c993d1SWarner Losh static int decode_win_sata_valid(void);
9498a2d78dSLuiz Otavio O Souza static int decode_win_sdhci_valid(void);
9559c993d1SWarner Losh
9659c993d1SWarner Losh static void decode_win_cpu_setup(void);
9759c993d1SWarner Losh static int decode_win_sdram_fixup(void);
98fcb93d74SWojciech Macek static void decode_win_cesa_setup(u_long);
99e9e2a7c1SMarcin Wojtas static void decode_win_a38x_cesa_setup(u_long);
10059c993d1SWarner Losh static void decode_win_usb_setup(u_long);
10134a3d2c6SWojciech Macek static void decode_win_usb3_setup(u_long);
10259c993d1SWarner Losh static void decode_win_eth_setup(u_long);
103a8d7fc4aSZbigniew Bodek static void decode_win_neta_setup(u_long);
10459c993d1SWarner Losh static void decode_win_sata_setup(u_long);
105ccd5b1b0SWojciech Macek static void decode_win_ahci_setup(u_long);
10698a2d78dSLuiz Otavio O Souza static void decode_win_sdhci_setup(u_long);
10759c993d1SWarner Losh
108fcb93d74SWojciech Macek static void decode_win_cesa_dump(u_long);
109e9e2a7c1SMarcin Wojtas static void decode_win_a38x_cesa_dump(u_long);
11059c993d1SWarner Losh static void decode_win_usb_dump(u_long);
11134a3d2c6SWojciech Macek static void decode_win_usb3_dump(u_long);
11259c993d1SWarner Losh static void decode_win_eth_dump(u_long base);
113a8d7fc4aSZbigniew Bodek static void decode_win_neta_dump(u_long base);
114518a87d7SWojciech Macek static void decode_win_ahci_dump(u_long base);
11598a2d78dSLuiz Otavio O Souza static void decode_win_sdhci_dump(u_long);
1165d83a7b6SZbigniew Bodek static void decode_win_pcie_dump(u_long);
11759c993d1SWarner Losh
118091cd2f1SMarcin Wojtas static uint32_t win_cpu_cr_read(int);
119091cd2f1SMarcin Wojtas static uint32_t win_cpu_armv7_cr_read(int);
120091cd2f1SMarcin Wojtas static uint32_t win_cpu_br_read(int);
121091cd2f1SMarcin Wojtas static uint32_t win_cpu_armv7_br_read(int);
122091cd2f1SMarcin Wojtas static uint32_t win_cpu_remap_l_read(int);
123091cd2f1SMarcin Wojtas static uint32_t win_cpu_armv7_remap_l_read(int);
124091cd2f1SMarcin Wojtas static uint32_t win_cpu_remap_h_read(int);
125091cd2f1SMarcin Wojtas static uint32_t win_cpu_armv7_remap_h_read(int);
126091cd2f1SMarcin Wojtas
127091cd2f1SMarcin Wojtas static void win_cpu_cr_write(int, uint32_t);
128091cd2f1SMarcin Wojtas static void win_cpu_armv7_cr_write(int, uint32_t);
129091cd2f1SMarcin Wojtas static void win_cpu_br_write(int, uint32_t);
130091cd2f1SMarcin Wojtas static void win_cpu_armv7_br_write(int, uint32_t);
131091cd2f1SMarcin Wojtas static void win_cpu_remap_l_write(int, uint32_t);
132091cd2f1SMarcin Wojtas static void win_cpu_armv7_remap_l_write(int, uint32_t);
133091cd2f1SMarcin Wojtas static void win_cpu_remap_h_write(int, uint32_t);
134091cd2f1SMarcin Wojtas static void win_cpu_armv7_remap_h_write(int, uint32_t);
135091cd2f1SMarcin Wojtas
136091cd2f1SMarcin Wojtas static uint32_t ddr_br_read(int);
137091cd2f1SMarcin Wojtas static uint32_t ddr_sz_read(int);
138091cd2f1SMarcin Wojtas static uint32_t ddr_armv7_br_read(int);
139091cd2f1SMarcin Wojtas static uint32_t ddr_armv7_sz_read(int);
140091cd2f1SMarcin Wojtas static void ddr_br_write(int, uint32_t);
141091cd2f1SMarcin Wojtas static void ddr_sz_write(int, uint32_t);
142091cd2f1SMarcin Wojtas static void ddr_armv7_br_write(int, uint32_t);
143091cd2f1SMarcin Wojtas static void ddr_armv7_sz_write(int, uint32_t);
144091cd2f1SMarcin Wojtas
14559c993d1SWarner Losh static int fdt_get_ranges(const char *, void *, int, int *, int *);
14681c8a263SZbigniew Bodek int gic_decode_fdt(phandle_t iparent, pcell_t *intr, int *interrupt,
14781c8a263SZbigniew Bodek int *trig, int *pol);
14859c993d1SWarner Losh
14959c993d1SWarner Losh static int win_cpu_from_dt(void);
15059c993d1SWarner Losh static int fdt_win_setup(void);
15159c993d1SWarner Losh
15213d464bfSMarcin Wojtas static int fdt_win_process_child(phandle_t, struct soc_node_spec *, const char*);
153c7dbc00cSMarcin Wojtas
15430b5fb13SMarcin Wojtas static void soc_identify(uint32_t, uint32_t);
15530b5fb13SMarcin Wojtas
15659c993d1SWarner Losh static uint32_t dev_mask = 0;
15759c993d1SWarner Losh static int cpu_wins_no = 0;
15859c993d1SWarner Losh static int eth_port = 0;
15959c993d1SWarner Losh static int usb_port = 0;
1603361fdc4SZbigniew Bodek static boolean_t platform_io_coherent = false;
16159c993d1SWarner Losh
16259c993d1SWarner Losh static struct decode_win cpu_win_tbl[MAX_CPU_WIN];
16359c993d1SWarner Losh
16459c993d1SWarner Losh const struct decode_win *cpu_wins = cpu_win_tbl;
16559c993d1SWarner Losh
16659c993d1SWarner Losh typedef void (*decode_win_setup_t)(u_long);
16759c993d1SWarner Losh typedef void (*dump_win_t)(u_long);
168afcad11eSMarcin Wojtas typedef int (*valid_t)(void);
16959c993d1SWarner Losh
17059c993d1SWarner Losh struct soc_node_spec {
17159c993d1SWarner Losh const char *compat;
17259c993d1SWarner Losh decode_win_setup_t decode_handler;
17359c993d1SWarner Losh dump_win_t dump_handler;
174afcad11eSMarcin Wojtas valid_t valid_handler;
17559c993d1SWarner Losh };
17659c993d1SWarner Losh
17759c993d1SWarner Losh static struct soc_node_spec soc_nodes[] = {
178afcad11eSMarcin Wojtas { "mrvl,ge", &decode_win_eth_setup, &decode_win_eth_dump, &decode_win_eth_valid},
179afcad11eSMarcin Wojtas { "marvell,armada-370-neta", &decode_win_neta_setup,
180afcad11eSMarcin Wojtas &decode_win_neta_dump, NULL },
181afcad11eSMarcin Wojtas { "mrvl,usb-ehci", &decode_win_usb_setup, &decode_win_usb_dump, &decode_win_usb_valid},
182afcad11eSMarcin Wojtas { "marvell,orion-ehci", &decode_win_usb_setup, &decode_win_usb_dump, &decode_win_usb_valid },
183afcad11eSMarcin Wojtas { "marvell,armada-380-xhci", &decode_win_usb3_setup,
184afcad11eSMarcin Wojtas &decode_win_usb3_dump, &decode_win_usb3_valid },
185afcad11eSMarcin Wojtas { "marvell,armada-380-ahci", &decode_win_ahci_setup,
186afcad11eSMarcin Wojtas &decode_win_ahci_dump, NULL },
187afcad11eSMarcin Wojtas { "marvell,armada-380-sdhci", &decode_win_sdhci_setup,
188afcad11eSMarcin Wojtas &decode_win_sdhci_dump, &decode_win_sdhci_valid},
189afcad11eSMarcin Wojtas { "mrvl,sata", &decode_win_sata_setup, NULL, &decode_win_sata_valid},
190afcad11eSMarcin Wojtas { "mrvl,pcie", &decode_win_pcie_setup, &decode_win_pcie_dump, &decode_win_pcie_valid},
191e9e2a7c1SMarcin Wojtas { "marvell,armada-38x-crypto", &decode_win_a38x_cesa_setup,
192e9e2a7c1SMarcin Wojtas &decode_win_a38x_cesa_dump, &decode_win_cesa_valid},
193afcad11eSMarcin Wojtas { NULL, NULL, NULL, NULL },
19459c993d1SWarner Losh };
19559c993d1SWarner Losh
196c7dbc00cSMarcin Wojtas #define SOC_NODE_PCIE_ENTRY_IDX 11
197c7dbc00cSMarcin Wojtas
198091cd2f1SMarcin Wojtas typedef uint32_t(*read_cpu_ctrl_t)(uint32_t);
199091cd2f1SMarcin Wojtas typedef void(*write_cpu_ctrl_t)(uint32_t, uint32_t);
200091cd2f1SMarcin Wojtas typedef uint32_t (*win_read_t)(int);
201091cd2f1SMarcin Wojtas typedef void (*win_write_t)(int, uint32_t);
202091cd2f1SMarcin Wojtas typedef int (*win_cesa_attr_t)(int);
203526de79bSMarcin Wojtas typedef uint32_t (*get_t)(void);
204091cd2f1SMarcin Wojtas
205091cd2f1SMarcin Wojtas struct decode_win_spec {
206091cd2f1SMarcin Wojtas read_cpu_ctrl_t read_cpu_ctrl;
207091cd2f1SMarcin Wojtas write_cpu_ctrl_t write_cpu_ctrl;
208091cd2f1SMarcin Wojtas win_read_t cr_read;
209091cd2f1SMarcin Wojtas win_read_t br_read;
210091cd2f1SMarcin Wojtas win_read_t remap_l_read;
211091cd2f1SMarcin Wojtas win_read_t remap_h_read;
212091cd2f1SMarcin Wojtas win_write_t cr_write;
213091cd2f1SMarcin Wojtas win_write_t br_write;
214091cd2f1SMarcin Wojtas win_write_t remap_l_write;
215091cd2f1SMarcin Wojtas win_write_t remap_h_write;
216091cd2f1SMarcin Wojtas uint32_t mv_win_cpu_max;
217091cd2f1SMarcin Wojtas win_cesa_attr_t win_cesa_attr;
218091cd2f1SMarcin Wojtas int win_cesa_target;
219091cd2f1SMarcin Wojtas win_read_t ddr_br_read;
220091cd2f1SMarcin Wojtas win_read_t ddr_sz_read;
221091cd2f1SMarcin Wojtas win_write_t ddr_br_write;
222091cd2f1SMarcin Wojtas win_write_t ddr_sz_write;
223526de79bSMarcin Wojtas get_t get_tclk;
224526de79bSMarcin Wojtas get_t get_cpu_freq;
225091cd2f1SMarcin Wojtas };
226091cd2f1SMarcin Wojtas
227091cd2f1SMarcin Wojtas struct decode_win_spec *soc_decode_win_spec;
228091cd2f1SMarcin Wojtas
229091cd2f1SMarcin Wojtas static struct decode_win_spec decode_win_specs[] =
230091cd2f1SMarcin Wojtas {
231091cd2f1SMarcin Wojtas {
232091cd2f1SMarcin Wojtas &read_cpu_ctrl_armv7,
233091cd2f1SMarcin Wojtas &write_cpu_ctrl_armv7,
234091cd2f1SMarcin Wojtas &win_cpu_armv7_cr_read,
235091cd2f1SMarcin Wojtas &win_cpu_armv7_br_read,
236091cd2f1SMarcin Wojtas &win_cpu_armv7_remap_l_read,
237091cd2f1SMarcin Wojtas &win_cpu_armv7_remap_h_read,
238091cd2f1SMarcin Wojtas &win_cpu_armv7_cr_write,
239091cd2f1SMarcin Wojtas &win_cpu_armv7_br_write,
240091cd2f1SMarcin Wojtas &win_cpu_armv7_remap_l_write,
241091cd2f1SMarcin Wojtas &win_cpu_armv7_remap_h_write,
242091cd2f1SMarcin Wojtas MV_WIN_CPU_MAX_ARMV7,
243091cd2f1SMarcin Wojtas &mv_win_cesa_attr_armada38x,
244091cd2f1SMarcin Wojtas MV_WIN_CESA_TARGET_ARMADA38X,
245091cd2f1SMarcin Wojtas &ddr_armv7_br_read,
246091cd2f1SMarcin Wojtas &ddr_armv7_sz_read,
247091cd2f1SMarcin Wojtas &ddr_armv7_br_write,
248091cd2f1SMarcin Wojtas &ddr_armv7_sz_write,
249526de79bSMarcin Wojtas &get_tclk_armada38x,
250526de79bSMarcin Wojtas &get_cpu_freq_armada38x,
251091cd2f1SMarcin Wojtas },
252091cd2f1SMarcin Wojtas {
253091cd2f1SMarcin Wojtas &read_cpu_ctrl_armv7,
254091cd2f1SMarcin Wojtas &write_cpu_ctrl_armv7,
255091cd2f1SMarcin Wojtas &win_cpu_armv7_cr_read,
256091cd2f1SMarcin Wojtas &win_cpu_armv7_br_read,
257091cd2f1SMarcin Wojtas &win_cpu_armv7_remap_l_read,
258091cd2f1SMarcin Wojtas &win_cpu_armv7_remap_h_read,
259091cd2f1SMarcin Wojtas &win_cpu_armv7_cr_write,
260091cd2f1SMarcin Wojtas &win_cpu_armv7_br_write,
261091cd2f1SMarcin Wojtas &win_cpu_armv7_remap_l_write,
262091cd2f1SMarcin Wojtas &win_cpu_armv7_remap_h_write,
263091cd2f1SMarcin Wojtas MV_WIN_CPU_MAX_ARMV7,
264091cd2f1SMarcin Wojtas &mv_win_cesa_attr_armadaxp,
265091cd2f1SMarcin Wojtas MV_WIN_CESA_TARGET_ARMADAXP,
266091cd2f1SMarcin Wojtas &ddr_armv7_br_read,
267091cd2f1SMarcin Wojtas &ddr_armv7_sz_read,
268091cd2f1SMarcin Wojtas &ddr_armv7_br_write,
269091cd2f1SMarcin Wojtas &ddr_armv7_sz_write,
270526de79bSMarcin Wojtas &get_tclk_armadaxp,
271526de79bSMarcin Wojtas &get_cpu_freq_armadaxp,
272091cd2f1SMarcin Wojtas },
273091cd2f1SMarcin Wojtas };
274091cd2f1SMarcin Wojtas
275d177f4b8SAndrew Turner struct fdt_pm_mask_entry {
276d177f4b8SAndrew Turner char *compat;
277d177f4b8SAndrew Turner uint32_t mask;
278d177f4b8SAndrew Turner };
279d177f4b8SAndrew Turner
280d177f4b8SAndrew Turner static struct fdt_pm_mask_entry fdt_pm_mask_table[] = {
28159c993d1SWarner Losh { "mrvl,ge", CPU_PM_CTRL_GE(0) },
28259c993d1SWarner Losh { "mrvl,ge", CPU_PM_CTRL_GE(1) },
28359c993d1SWarner Losh { "mrvl,usb-ehci", CPU_PM_CTRL_USB(0) },
28459c993d1SWarner Losh { "mrvl,usb-ehci", CPU_PM_CTRL_USB(1) },
28559c993d1SWarner Losh { "mrvl,usb-ehci", CPU_PM_CTRL_USB(2) },
28659c993d1SWarner Losh { "mrvl,xor", CPU_PM_CTRL_XOR },
28759c993d1SWarner Losh { "mrvl,sata", CPU_PM_CTRL_SATA },
28859c993d1SWarner Losh { NULL, 0 }
28959c993d1SWarner Losh };
29059c993d1SWarner Losh
29159c993d1SWarner Losh /*
29259c993d1SWarner Losh * Disable device using power management register.
29359c993d1SWarner Losh * 1 - Device Power On
29459c993d1SWarner Losh * 0 - Device Power Off
29559c993d1SWarner Losh * Mask can be set in loader.
29659c993d1SWarner Losh * EXAMPLE:
29759c993d1SWarner Losh * loader> set hw.pm-disable-mask=0x2
29859c993d1SWarner Losh *
29959c993d1SWarner Losh * Common mask:
30059c993d1SWarner Losh * |-------------------------------|
30159c993d1SWarner Losh * | Device | Kirkwood | Discovery |
30259c993d1SWarner Losh * |-------------------------------|
30359c993d1SWarner Losh * | USB0 | 0x00008 | 0x020000 |
30459c993d1SWarner Losh * |-------------------------------|
30559c993d1SWarner Losh * | USB1 | - | 0x040000 |
30659c993d1SWarner Losh * |-------------------------------|
30759c993d1SWarner Losh * | USB2 | - | 0x080000 |
30859c993d1SWarner Losh * |-------------------------------|
30959c993d1SWarner Losh * | GE0 | 0x00001 | 0x000002 |
31059c993d1SWarner Losh * |-------------------------------|
31159c993d1SWarner Losh * | GE1 | - | 0x000004 |
31259c993d1SWarner Losh * |-------------------------------|
31359c993d1SWarner Losh * | IDMA | - | 0x100000 |
31459c993d1SWarner Losh * |-------------------------------|
31559c993d1SWarner Losh * | XOR | 0x10000 | 0x200000 |
31659c993d1SWarner Losh * |-------------------------------|
31759c993d1SWarner Losh * | CESA | 0x20000 | 0x400000 |
31859c993d1SWarner Losh * |-------------------------------|
31959c993d1SWarner Losh * | SATA | 0x04000 | 0x004000 |
32059c993d1SWarner Losh * --------------------------------|
32159c993d1SWarner Losh * This feature can be used only on Kirkwood and Discovery
32259c993d1SWarner Losh * machines.
32359c993d1SWarner Losh */
324091cd2f1SMarcin Wojtas
mv_win_cesa_attr_armada38x(int eng_sel)325091cd2f1SMarcin Wojtas static int mv_win_cesa_attr_armada38x(int eng_sel)
326091cd2f1SMarcin Wojtas {
327091cd2f1SMarcin Wojtas
328091cd2f1SMarcin Wojtas return MV_WIN_CESA_ATTR_ARMADA38X(eng_sel);
329091cd2f1SMarcin Wojtas }
330091cd2f1SMarcin Wojtas
mv_win_cesa_attr_armadaxp(int eng_sel)331091cd2f1SMarcin Wojtas static int mv_win_cesa_attr_armadaxp(int eng_sel)
332091cd2f1SMarcin Wojtas {
333091cd2f1SMarcin Wojtas
334091cd2f1SMarcin Wojtas return MV_WIN_CESA_ATTR_ARMADAXP(eng_sel);
335091cd2f1SMarcin Wojtas }
336091cd2f1SMarcin Wojtas
337091cd2f1SMarcin Wojtas enum soc_family
mv_check_soc_family(void)338402dbdd9SDimitry Andric mv_check_soc_family(void)
339091cd2f1SMarcin Wojtas {
340091cd2f1SMarcin Wojtas uint32_t dev, rev;
341091cd2f1SMarcin Wojtas
342091cd2f1SMarcin Wojtas soc_id(&dev, &rev);
343091cd2f1SMarcin Wojtas switch (dev) {
344091cd2f1SMarcin Wojtas case MV_DEV_MV78230:
345091cd2f1SMarcin Wojtas case MV_DEV_MV78260:
346091cd2f1SMarcin Wojtas case MV_DEV_MV78460:
347091cd2f1SMarcin Wojtas soc_decode_win_spec = &decode_win_specs[MV_SOC_ARMADA_XP];
348091cd2f1SMarcin Wojtas soc_family = MV_SOC_ARMADA_XP;
34930b5fb13SMarcin Wojtas break;
350091cd2f1SMarcin Wojtas case MV_DEV_88F6828:
351091cd2f1SMarcin Wojtas case MV_DEV_88F6820:
352091cd2f1SMarcin Wojtas case MV_DEV_88F6810:
353091cd2f1SMarcin Wojtas soc_decode_win_spec = &decode_win_specs[MV_SOC_ARMADA_38X];
354091cd2f1SMarcin Wojtas soc_family = MV_SOC_ARMADA_38X;
35530b5fb13SMarcin Wojtas break;
356091cd2f1SMarcin Wojtas default:
357091cd2f1SMarcin Wojtas soc_family = MV_SOC_UNSUPPORTED;
358091cd2f1SMarcin Wojtas return (MV_SOC_UNSUPPORTED);
359091cd2f1SMarcin Wojtas }
36030b5fb13SMarcin Wojtas
36130b5fb13SMarcin Wojtas soc_identify(dev, rev);
36230b5fb13SMarcin Wojtas
36330b5fb13SMarcin Wojtas return (soc_family);
364091cd2f1SMarcin Wojtas }
365091cd2f1SMarcin Wojtas
36659c993d1SWarner Losh static __inline void
pm_disable_device(int mask)36759c993d1SWarner Losh pm_disable_device(int mask)
36859c993d1SWarner Losh {
36959c993d1SWarner Losh #ifdef DIAGNOSTIC
37059c993d1SWarner Losh uint32_t reg;
37159c993d1SWarner Losh
372d25a708bSAndrew Turner reg = CPU_PM_CTRL_ALL;
37359c993d1SWarner Losh reg &= ~mask;
37459c993d1SWarner Losh soc_power_ctrl_set(reg);
37559c993d1SWarner Losh printf("Device %x is disabled\n", mask);
37659c993d1SWarner Losh #endif
37759c993d1SWarner Losh }
37859c993d1SWarner Losh
37959c993d1SWarner Losh int
mv_fdt_is_type(phandle_t node,const char * typestr)380626a1983SAndrew Turner mv_fdt_is_type(phandle_t node, const char *typestr)
381626a1983SAndrew Turner {
382626a1983SAndrew Turner #define FDT_TYPE_LEN 64
383626a1983SAndrew Turner char type[FDT_TYPE_LEN];
384626a1983SAndrew Turner
385626a1983SAndrew Turner if (OF_getproplen(node, "device_type") <= 0)
386626a1983SAndrew Turner return (0);
387626a1983SAndrew Turner
388626a1983SAndrew Turner if (OF_getprop(node, "device_type", type, FDT_TYPE_LEN) < 0)
389626a1983SAndrew Turner return (0);
390626a1983SAndrew Turner
391626a1983SAndrew Turner if (strncasecmp(type, typestr, FDT_TYPE_LEN) == 0)
392626a1983SAndrew Turner /* This fits. */
393626a1983SAndrew Turner return (1);
394626a1983SAndrew Turner
395626a1983SAndrew Turner return (0);
396626a1983SAndrew Turner #undef FDT_TYPE_LEN
397626a1983SAndrew Turner }
398626a1983SAndrew Turner
399626a1983SAndrew Turner int
mv_fdt_pm(phandle_t node)4009e4fa9ebSAndrew Turner mv_fdt_pm(phandle_t node)
40159c993d1SWarner Losh {
40259c993d1SWarner Losh uint32_t cpu_pm_ctrl;
40359c993d1SWarner Losh int i, ena, compat;
40459c993d1SWarner Losh
40559c993d1SWarner Losh ena = 1;
40659c993d1SWarner Losh cpu_pm_ctrl = read_cpu_ctrl(CPU_PM_CTRL);
40759c993d1SWarner Losh for (i = 0; fdt_pm_mask_table[i].compat != NULL; i++) {
40859c993d1SWarner Losh if (dev_mask & (1 << i))
40959c993d1SWarner Losh continue;
41059c993d1SWarner Losh
41187acb7f8SAndrew Turner compat = ofw_bus_node_is_compatible(node,
41287acb7f8SAndrew Turner fdt_pm_mask_table[i].compat);
41359c993d1SWarner Losh if (compat && (~cpu_pm_ctrl & fdt_pm_mask_table[i].mask)) {
41459c993d1SWarner Losh dev_mask |= (1 << i);
41559c993d1SWarner Losh ena = 0;
41659c993d1SWarner Losh break;
41759c993d1SWarner Losh } else if (compat) {
41859c993d1SWarner Losh dev_mask |= (1 << i);
41959c993d1SWarner Losh break;
42059c993d1SWarner Losh }
42159c993d1SWarner Losh }
42259c993d1SWarner Losh
42359c993d1SWarner Losh return (ena);
42459c993d1SWarner Losh }
42559c993d1SWarner Losh
42659c993d1SWarner Losh uint32_t
read_cpu_ctrl(uint32_t reg)42759c993d1SWarner Losh read_cpu_ctrl(uint32_t reg)
42859c993d1SWarner Losh {
42959c993d1SWarner Losh
430091cd2f1SMarcin Wojtas if (soc_decode_win_spec->read_cpu_ctrl != NULL)
431091cd2f1SMarcin Wojtas return (soc_decode_win_spec->read_cpu_ctrl(reg));
432091cd2f1SMarcin Wojtas return (-1);
433091cd2f1SMarcin Wojtas }
434091cd2f1SMarcin Wojtas
435091cd2f1SMarcin Wojtas uint32_t
read_cpu_ctrl_armv7(uint32_t reg)436091cd2f1SMarcin Wojtas read_cpu_ctrl_armv7(uint32_t reg)
437091cd2f1SMarcin Wojtas {
438091cd2f1SMarcin Wojtas
439091cd2f1SMarcin Wojtas return (bus_space_read_4(fdtbus_bs_tag, MV_CPU_CONTROL_BASE_ARMV7, reg));
440091cd2f1SMarcin Wojtas }
441091cd2f1SMarcin Wojtas
44259c993d1SWarner Losh void
write_cpu_ctrl(uint32_t reg,uint32_t val)44359c993d1SWarner Losh write_cpu_ctrl(uint32_t reg, uint32_t val)
44459c993d1SWarner Losh {
44559c993d1SWarner Losh
446091cd2f1SMarcin Wojtas if (soc_decode_win_spec->write_cpu_ctrl != NULL)
447091cd2f1SMarcin Wojtas soc_decode_win_spec->write_cpu_ctrl(reg, val);
448091cd2f1SMarcin Wojtas }
449091cd2f1SMarcin Wojtas
450091cd2f1SMarcin Wojtas void
write_cpu_ctrl_armv7(uint32_t reg,uint32_t val)451091cd2f1SMarcin Wojtas write_cpu_ctrl_armv7(uint32_t reg, uint32_t val)
452091cd2f1SMarcin Wojtas {
453091cd2f1SMarcin Wojtas
454091cd2f1SMarcin Wojtas bus_space_write_4(fdtbus_bs_tag, MV_CPU_CONTROL_BASE_ARMV7, reg, val);
455091cd2f1SMarcin Wojtas }
456091cd2f1SMarcin Wojtas
45759c993d1SWarner Losh uint32_t
read_cpu_mp_clocks(uint32_t reg)45859c993d1SWarner Losh read_cpu_mp_clocks(uint32_t reg)
45959c993d1SWarner Losh {
46059c993d1SWarner Losh
46159c993d1SWarner Losh return (bus_space_read_4(fdtbus_bs_tag, MV_MP_CLOCKS_BASE, reg));
46259c993d1SWarner Losh }
46359c993d1SWarner Losh
46459c993d1SWarner Losh void
write_cpu_mp_clocks(uint32_t reg,uint32_t val)46559c993d1SWarner Losh write_cpu_mp_clocks(uint32_t reg, uint32_t val)
46659c993d1SWarner Losh {
46759c993d1SWarner Losh
46859c993d1SWarner Losh bus_space_write_4(fdtbus_bs_tag, MV_MP_CLOCKS_BASE, reg, val);
46959c993d1SWarner Losh }
47059c993d1SWarner Losh
47159c993d1SWarner Losh uint32_t
read_cpu_misc(uint32_t reg)47259c993d1SWarner Losh read_cpu_misc(uint32_t reg)
47359c993d1SWarner Losh {
47459c993d1SWarner Losh
47559c993d1SWarner Losh return (bus_space_read_4(fdtbus_bs_tag, MV_MISC_BASE, reg));
47659c993d1SWarner Losh }
47759c993d1SWarner Losh
47859c993d1SWarner Losh void
write_cpu_misc(uint32_t reg,uint32_t val)47959c993d1SWarner Losh write_cpu_misc(uint32_t reg, uint32_t val)
48059c993d1SWarner Losh {
48159c993d1SWarner Losh
48259c993d1SWarner Losh bus_space_write_4(fdtbus_bs_tag, MV_MISC_BASE, reg, val);
48359c993d1SWarner Losh }
48459c993d1SWarner Losh
48559c993d1SWarner Losh /*
486d25a708bSAndrew Turner * Set the power status of device. This feature was only supported on
48759c993d1SWarner Losh * Kirkwood and Discovery SoCs.
48859c993d1SWarner Losh */
48959c993d1SWarner Losh void
soc_power_ctrl_set(uint32_t mask)49059c993d1SWarner Losh soc_power_ctrl_set(uint32_t mask)
49159c993d1SWarner Losh {
49259c993d1SWarner Losh
49359c993d1SWarner Losh if (mask != CPU_PM_CTRL_NONE)
49459c993d1SWarner Losh write_cpu_ctrl(CPU_PM_CTRL, mask);
49559c993d1SWarner Losh }
49659c993d1SWarner Losh
49759c993d1SWarner Losh void
soc_id(uint32_t * dev,uint32_t * rev)49859c993d1SWarner Losh soc_id(uint32_t *dev, uint32_t *rev)
49959c993d1SWarner Losh {
500091cd2f1SMarcin Wojtas uint64_t mv_pcie_base = MV_PCIE_BASE;
501091cd2f1SMarcin Wojtas phandle_t node;
50259c993d1SWarner Losh
50359c993d1SWarner Losh /*
50459c993d1SWarner Losh * Notice: system identifiers are available in the registers range of
50559c993d1SWarner Losh * PCIE controller, so using this function is only allowed (and
50659c993d1SWarner Losh * possible) after the internal registers range has been mapped in via
50730b72b68SRuslan Bukin * devmap_bootstrap().
50859c993d1SWarner Losh */
509091cd2f1SMarcin Wojtas *dev = 0;
510091cd2f1SMarcin Wojtas *rev = 0;
511091cd2f1SMarcin Wojtas if ((node = OF_finddevice("/")) == -1)
512091cd2f1SMarcin Wojtas return;
513091cd2f1SMarcin Wojtas if (ofw_bus_node_is_compatible(node, "marvell,armada380"))
514091cd2f1SMarcin Wojtas mv_pcie_base = MV_PCIE_BASE_ARMADA38X;
515091cd2f1SMarcin Wojtas
516091cd2f1SMarcin Wojtas *dev = bus_space_read_4(fdtbus_bs_tag, mv_pcie_base, 0) >> 16;
517091cd2f1SMarcin Wojtas *rev = bus_space_read_4(fdtbus_bs_tag, mv_pcie_base, 8) & 0xff;
51859c993d1SWarner Losh }
51959c993d1SWarner Losh
52059c993d1SWarner Losh static void
soc_identify(uint32_t d,uint32_t r)52130b5fb13SMarcin Wojtas soc_identify(uint32_t d, uint32_t r)
52259c993d1SWarner Losh {
523d25a708bSAndrew Turner uint32_t mode, freq;
52459c993d1SWarner Losh const char *dev;
52559c993d1SWarner Losh const char *rev;
52659c993d1SWarner Losh
52759c993d1SWarner Losh printf("SOC: ");
52859c993d1SWarner Losh if (bootverbose)
52959c993d1SWarner Losh printf("(0x%4x:0x%02x) ", d, r);
53059c993d1SWarner Losh
53159c993d1SWarner Losh rev = "";
53259c993d1SWarner Losh switch (d) {
533f8742b0dSZbigniew Bodek case MV_DEV_88F6828:
534f8742b0dSZbigniew Bodek dev = "Marvell 88F6828";
535f8742b0dSZbigniew Bodek break;
536f8742b0dSZbigniew Bodek case MV_DEV_88F6820:
537f8742b0dSZbigniew Bodek dev = "Marvell 88F6820";
538f8742b0dSZbigniew Bodek break;
539f8742b0dSZbigniew Bodek case MV_DEV_88F6810:
540f8742b0dSZbigniew Bodek dev = "Marvell 88F6810";
541f8742b0dSZbigniew Bodek break;
54259c993d1SWarner Losh case MV_DEV_MV78260:
54359c993d1SWarner Losh dev = "Marvell MV78260";
54459c993d1SWarner Losh break;
54559c993d1SWarner Losh case MV_DEV_MV78460:
54659c993d1SWarner Losh dev = "Marvell MV78460";
54759c993d1SWarner Losh break;
54859c993d1SWarner Losh default:
54959c993d1SWarner Losh dev = "UNKNOWN";
55059c993d1SWarner Losh break;
55159c993d1SWarner Losh }
55259c993d1SWarner Losh
55359c993d1SWarner Losh printf("%s", dev);
55459c993d1SWarner Losh if (*rev != '\0')
55559c993d1SWarner Losh printf(" rev %s", rev);
55611a6a330SZbigniew Bodek printf(", TClock %dMHz", get_tclk() / 1000 / 1000);
55711a6a330SZbigniew Bodek freq = get_cpu_freq();
55811a6a330SZbigniew Bodek if (freq != 0)
55911a6a330SZbigniew Bodek printf(", Frequency %dMHz", freq / 1000 / 1000);
56011a6a330SZbigniew Bodek printf("\n");
56159c993d1SWarner Losh
56259c993d1SWarner Losh mode = read_cpu_ctrl(CPU_CONFIG);
56359c993d1SWarner Losh printf(" Instruction cache prefetch %s, data cache prefetch %s\n",
56459c993d1SWarner Losh (mode & CPU_CONFIG_IC_PREF) ? "enabled" : "disabled",
56559c993d1SWarner Losh (mode & CPU_CONFIG_DC_PREF) ? "enabled" : "disabled");
56659c993d1SWarner Losh }
56759c993d1SWarner Losh
56859c993d1SWarner Losh #ifdef KDB
56959c993d1SWarner Losh static void
mv_enter_debugger(void * dummy)57059c993d1SWarner Losh mv_enter_debugger(void *dummy)
57159c993d1SWarner Losh {
57259c993d1SWarner Losh
57359c993d1SWarner Losh if (boothowto & RB_KDB)
57459c993d1SWarner Losh kdb_enter(KDB_WHY_BOOTFLAGS, "Boot flags requested debugger");
57559c993d1SWarner Losh }
57659c993d1SWarner Losh SYSINIT(mv_enter_debugger, SI_SUB_CPU, SI_ORDER_ANY, mv_enter_debugger, NULL);
57759c993d1SWarner Losh #endif
57859c993d1SWarner Losh
57959c993d1SWarner Losh int
soc_decode_win(void)58059c993d1SWarner Losh soc_decode_win(void)
58159c993d1SWarner Losh {
58259c993d1SWarner Losh int mask, err;
58359c993d1SWarner Losh
58459c993d1SWarner Losh mask = 0;
58559c993d1SWarner Losh TUNABLE_INT_FETCH("hw.pm-disable-mask", &mask);
58659c993d1SWarner Losh
58759c993d1SWarner Losh if (mask != 0)
58859c993d1SWarner Losh pm_disable_device(mask);
58959c993d1SWarner Losh
59059c993d1SWarner Losh /* Retrieve data about physical addresses from device tree. */
59159c993d1SWarner Losh if ((err = win_cpu_from_dt()) != 0)
59259c993d1SWarner Losh return (err);
59359c993d1SWarner Losh
594091cd2f1SMarcin Wojtas if (soc_family == MV_SOC_ARMADA_XP)
59559c993d1SWarner Losh if ((err = decode_win_sdram_fixup()) != 0)
59659c993d1SWarner Losh return(err);
59759c993d1SWarner Losh
59859c993d1SWarner Losh decode_win_cpu_setup();
59959c993d1SWarner Losh if (MV_DUMP_WIN)
60059c993d1SWarner Losh soc_dump_decode_win();
60159c993d1SWarner Losh
60259c993d1SWarner Losh eth_port = 0;
60359c993d1SWarner Losh usb_port = 0;
60459c993d1SWarner Losh if ((err = fdt_win_setup()) != 0)
60559c993d1SWarner Losh return (err);
60659c993d1SWarner Losh
60759c993d1SWarner Losh return (0);
60859c993d1SWarner Losh }
60959c993d1SWarner Losh
61059c993d1SWarner Losh /**************************************************************************
61159c993d1SWarner Losh * Decode windows registers accessors
61259c993d1SWarner Losh **************************************************************************/
613091cd2f1SMarcin Wojtas
WIN_REG_IDX_RD(win_cpu_armv7,cr,MV_WIN_CPU_CTRL_ARMV7,MV_MBUS_BRIDGE_BASE)614091cd2f1SMarcin Wojtas WIN_REG_IDX_RD(win_cpu_armv7, cr, MV_WIN_CPU_CTRL_ARMV7, MV_MBUS_BRIDGE_BASE)
615091cd2f1SMarcin Wojtas WIN_REG_IDX_RD(win_cpu_armv7, br, MV_WIN_CPU_BASE_ARMV7, MV_MBUS_BRIDGE_BASE)
616091cd2f1SMarcin Wojtas WIN_REG_IDX_RD(win_cpu_armv7, remap_l, MV_WIN_CPU_REMAP_LO_ARMV7, MV_MBUS_BRIDGE_BASE)
617091cd2f1SMarcin Wojtas WIN_REG_IDX_RD(win_cpu_armv7, remap_h, MV_WIN_CPU_REMAP_HI_ARMV7, MV_MBUS_BRIDGE_BASE)
618091cd2f1SMarcin Wojtas WIN_REG_IDX_WR(win_cpu_armv7, cr, MV_WIN_CPU_CTRL_ARMV7, MV_MBUS_BRIDGE_BASE)
619091cd2f1SMarcin Wojtas WIN_REG_IDX_WR(win_cpu_armv7, br, MV_WIN_CPU_BASE_ARMV7, MV_MBUS_BRIDGE_BASE)
620091cd2f1SMarcin Wojtas WIN_REG_IDX_WR(win_cpu_armv7, remap_l, MV_WIN_CPU_REMAP_LO_ARMV7, MV_MBUS_BRIDGE_BASE)
621091cd2f1SMarcin Wojtas WIN_REG_IDX_WR(win_cpu_armv7, remap_h, MV_WIN_CPU_REMAP_HI_ARMV7, MV_MBUS_BRIDGE_BASE)
622091cd2f1SMarcin Wojtas
623091cd2f1SMarcin Wojtas static uint32_t
624091cd2f1SMarcin Wojtas win_cpu_cr_read(int i)
625091cd2f1SMarcin Wojtas {
626091cd2f1SMarcin Wojtas
627091cd2f1SMarcin Wojtas if (soc_decode_win_spec->cr_read != NULL)
628091cd2f1SMarcin Wojtas return (soc_decode_win_spec->cr_read(i));
629091cd2f1SMarcin Wojtas return (-1);
630091cd2f1SMarcin Wojtas }
631091cd2f1SMarcin Wojtas
632091cd2f1SMarcin Wojtas static uint32_t
win_cpu_br_read(int i)633091cd2f1SMarcin Wojtas win_cpu_br_read(int i)
634091cd2f1SMarcin Wojtas {
635091cd2f1SMarcin Wojtas
636091cd2f1SMarcin Wojtas if (soc_decode_win_spec->br_read != NULL)
637091cd2f1SMarcin Wojtas return (soc_decode_win_spec->br_read(i));
638091cd2f1SMarcin Wojtas return (-1);
639091cd2f1SMarcin Wojtas }
640091cd2f1SMarcin Wojtas
641091cd2f1SMarcin Wojtas static uint32_t
win_cpu_remap_l_read(int i)642091cd2f1SMarcin Wojtas win_cpu_remap_l_read(int i)
643091cd2f1SMarcin Wojtas {
644091cd2f1SMarcin Wojtas
645091cd2f1SMarcin Wojtas if (soc_decode_win_spec->remap_l_read != NULL)
646091cd2f1SMarcin Wojtas return (soc_decode_win_spec->remap_l_read(i));
647091cd2f1SMarcin Wojtas return (-1);
648091cd2f1SMarcin Wojtas }
649091cd2f1SMarcin Wojtas
650091cd2f1SMarcin Wojtas static uint32_t
win_cpu_remap_h_read(int i)651091cd2f1SMarcin Wojtas win_cpu_remap_h_read(int i)
652091cd2f1SMarcin Wojtas {
653091cd2f1SMarcin Wojtas
654091cd2f1SMarcin Wojtas if (soc_decode_win_spec->remap_h_read != NULL)
655091cd2f1SMarcin Wojtas return soc_decode_win_spec->remap_h_read(i);
656091cd2f1SMarcin Wojtas return (-1);
657091cd2f1SMarcin Wojtas }
658091cd2f1SMarcin Wojtas
659091cd2f1SMarcin Wojtas static void
win_cpu_cr_write(int i,uint32_t val)660091cd2f1SMarcin Wojtas win_cpu_cr_write(int i, uint32_t val)
661091cd2f1SMarcin Wojtas {
662091cd2f1SMarcin Wojtas
663091cd2f1SMarcin Wojtas if (soc_decode_win_spec->cr_write != NULL)
664091cd2f1SMarcin Wojtas soc_decode_win_spec->cr_write(i, val);
665091cd2f1SMarcin Wojtas }
666091cd2f1SMarcin Wojtas
667091cd2f1SMarcin Wojtas static void
win_cpu_br_write(int i,uint32_t val)668091cd2f1SMarcin Wojtas win_cpu_br_write(int i, uint32_t val)
669091cd2f1SMarcin Wojtas {
670091cd2f1SMarcin Wojtas
671091cd2f1SMarcin Wojtas if (soc_decode_win_spec->br_write != NULL)
672091cd2f1SMarcin Wojtas soc_decode_win_spec->br_write(i, val);
673091cd2f1SMarcin Wojtas }
674091cd2f1SMarcin Wojtas
675091cd2f1SMarcin Wojtas static void
win_cpu_remap_l_write(int i,uint32_t val)676091cd2f1SMarcin Wojtas win_cpu_remap_l_write(int i, uint32_t val)
677091cd2f1SMarcin Wojtas {
678091cd2f1SMarcin Wojtas
679091cd2f1SMarcin Wojtas if (soc_decode_win_spec->remap_l_write != NULL)
680091cd2f1SMarcin Wojtas soc_decode_win_spec->remap_l_write(i, val);
681091cd2f1SMarcin Wojtas }
682091cd2f1SMarcin Wojtas
683091cd2f1SMarcin Wojtas static void
win_cpu_remap_h_write(int i,uint32_t val)684091cd2f1SMarcin Wojtas win_cpu_remap_h_write(int i, uint32_t val)
685091cd2f1SMarcin Wojtas {
686091cd2f1SMarcin Wojtas
687091cd2f1SMarcin Wojtas if (soc_decode_win_spec->remap_h_write != NULL)
688091cd2f1SMarcin Wojtas soc_decode_win_spec->remap_h_write(i, val);
689091cd2f1SMarcin Wojtas }
69059c993d1SWarner Losh
691fcb93d74SWojciech Macek WIN_REG_BASE_IDX_RD(win_cesa, cr, MV_WIN_CESA_CTRL)
692fcb93d74SWojciech Macek WIN_REG_BASE_IDX_RD(win_cesa, br, MV_WIN_CESA_BASE)
693fcb93d74SWojciech Macek WIN_REG_BASE_IDX_WR(win_cesa, cr, MV_WIN_CESA_CTRL)
694fcb93d74SWojciech Macek WIN_REG_BASE_IDX_WR(win_cesa, br, MV_WIN_CESA_BASE)
695fcb93d74SWojciech Macek
69659c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_usb, cr, MV_WIN_USB_CTRL)
69759c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_usb, br, MV_WIN_USB_BASE)
69859c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_usb, cr, MV_WIN_USB_CTRL)
69959c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_usb, br, MV_WIN_USB_BASE)
70059c993d1SWarner Losh
70134a3d2c6SWojciech Macek WIN_REG_BASE_IDX_RD(win_usb3, cr, MV_WIN_USB3_CTRL)
70234a3d2c6SWojciech Macek WIN_REG_BASE_IDX_RD(win_usb3, br, MV_WIN_USB3_BASE)
70334a3d2c6SWojciech Macek WIN_REG_BASE_IDX_WR(win_usb3, cr, MV_WIN_USB3_CTRL)
70434a3d2c6SWojciech Macek WIN_REG_BASE_IDX_WR(win_usb3, br, MV_WIN_USB3_BASE)
70534a3d2c6SWojciech Macek
70659c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_eth, br, MV_WIN_ETH_BASE)
70759c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_eth, sz, MV_WIN_ETH_SIZE)
70859c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_eth, har, MV_WIN_ETH_REMAP)
70959c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_eth, br, MV_WIN_ETH_BASE)
71059c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_eth, sz, MV_WIN_ETH_SIZE)
71159c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_eth, har, MV_WIN_ETH_REMAP)
71259c993d1SWarner Losh
71359c993d1SWarner Losh WIN_REG_BASE_RD(win_eth, bare, 0x290)
71459c993d1SWarner Losh WIN_REG_BASE_RD(win_eth, epap, 0x294)
71559c993d1SWarner Losh WIN_REG_BASE_WR(win_eth, bare, 0x290)
71659c993d1SWarner Losh WIN_REG_BASE_WR(win_eth, epap, 0x294)
71759c993d1SWarner Losh
71859c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_pcie, cr, MV_WIN_PCIE_CTRL);
71959c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_pcie, br, MV_WIN_PCIE_BASE);
72059c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_pcie, remap, MV_WIN_PCIE_REMAP);
72159c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_pcie, cr, MV_WIN_PCIE_CTRL);
72259c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_pcie, br, MV_WIN_PCIE_BASE);
72359c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_pcie, remap, MV_WIN_PCIE_REMAP);
72459c993d1SWarner Losh WIN_REG_BASE_IDX_RD(pcie_bar, br, MV_PCIE_BAR_BASE);
7255d83a7b6SZbigniew Bodek WIN_REG_BASE_IDX_RD(pcie_bar, brh, MV_PCIE_BAR_BASE_H);
7265d83a7b6SZbigniew Bodek WIN_REG_BASE_IDX_RD(pcie_bar, cr, MV_PCIE_BAR_CTRL);
72759c993d1SWarner Losh WIN_REG_BASE_IDX_WR(pcie_bar, br, MV_PCIE_BAR_BASE);
72859c993d1SWarner Losh WIN_REG_BASE_IDX_WR(pcie_bar, brh, MV_PCIE_BAR_BASE_H);
72959c993d1SWarner Losh WIN_REG_BASE_IDX_WR(pcie_bar, cr, MV_PCIE_BAR_CTRL);
73059c993d1SWarner Losh
73159c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_sata, cr, MV_WIN_SATA_CTRL);
73259c993d1SWarner Losh WIN_REG_BASE_IDX_RD(win_sata, br, MV_WIN_SATA_BASE);
73359c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_sata, cr, MV_WIN_SATA_CTRL);
73459c993d1SWarner Losh WIN_REG_BASE_IDX_WR(win_sata, br, MV_WIN_SATA_BASE);
735091cd2f1SMarcin Wojtas
736091cd2f1SMarcin Wojtas WIN_REG_BASE_IDX_RD(win_sata_armada38x, sz, MV_WIN_SATA_SIZE_ARMADA38X);
737091cd2f1SMarcin Wojtas WIN_REG_BASE_IDX_WR(win_sata_armada38x, sz, MV_WIN_SATA_SIZE_ARMADA38X);
738091cd2f1SMarcin Wojtas WIN_REG_BASE_IDX_RD(win_sata_armada38x, cr, MV_WIN_SATA_CTRL_ARMADA38X);
739091cd2f1SMarcin Wojtas WIN_REG_BASE_IDX_WR(win_sata_armada38x, cr, MV_WIN_SATA_CTRL_ARMADA38X);
740091cd2f1SMarcin Wojtas WIN_REG_BASE_IDX_WR(win_sata_armada38x, br, MV_WIN_SATA_BASE_ARMADA38X);
741ccd5b1b0SWojciech Macek
74298a2d78dSLuiz Otavio O Souza WIN_REG_BASE_IDX_RD(win_sdhci, cr, MV_WIN_SDHCI_CTRL);
74398a2d78dSLuiz Otavio O Souza WIN_REG_BASE_IDX_RD(win_sdhci, br, MV_WIN_SDHCI_BASE);
74498a2d78dSLuiz Otavio O Souza WIN_REG_BASE_IDX_WR(win_sdhci, cr, MV_WIN_SDHCI_CTRL);
74598a2d78dSLuiz Otavio O Souza WIN_REG_BASE_IDX_WR(win_sdhci, br, MV_WIN_SDHCI_BASE);
74698a2d78dSLuiz Otavio O Souza
74759c993d1SWarner Losh #ifndef SOC_MV_DOVE
WIN_REG_IDX_RD(ddr_armv7,br,MV_WIN_DDR_BASE,MV_DDR_CADR_BASE_ARMV7)748091cd2f1SMarcin Wojtas WIN_REG_IDX_RD(ddr_armv7, br, MV_WIN_DDR_BASE, MV_DDR_CADR_BASE_ARMV7)
749091cd2f1SMarcin Wojtas WIN_REG_IDX_RD(ddr_armv7, sz, MV_WIN_DDR_SIZE, MV_DDR_CADR_BASE_ARMV7)
750091cd2f1SMarcin Wojtas WIN_REG_IDX_WR(ddr_armv7, br, MV_WIN_DDR_BASE, MV_DDR_CADR_BASE_ARMV7)
751091cd2f1SMarcin Wojtas WIN_REG_IDX_WR(ddr_armv7, sz, MV_WIN_DDR_SIZE, MV_DDR_CADR_BASE_ARMV7)
752091cd2f1SMarcin Wojtas
753091cd2f1SMarcin Wojtas static inline uint32_t
754091cd2f1SMarcin Wojtas ddr_br_read(int i)
755091cd2f1SMarcin Wojtas {
756091cd2f1SMarcin Wojtas
757091cd2f1SMarcin Wojtas if (soc_decode_win_spec->ddr_br_read != NULL)
758091cd2f1SMarcin Wojtas return (soc_decode_win_spec->ddr_br_read(i));
759091cd2f1SMarcin Wojtas return (-1);
760091cd2f1SMarcin Wojtas }
761091cd2f1SMarcin Wojtas
762091cd2f1SMarcin Wojtas static inline uint32_t
ddr_sz_read(int i)763091cd2f1SMarcin Wojtas ddr_sz_read(int i)
764091cd2f1SMarcin Wojtas {
765091cd2f1SMarcin Wojtas
766091cd2f1SMarcin Wojtas if (soc_decode_win_spec->ddr_sz_read != NULL)
767091cd2f1SMarcin Wojtas return (soc_decode_win_spec->ddr_sz_read(i));
768091cd2f1SMarcin Wojtas return (-1);
769091cd2f1SMarcin Wojtas }
770091cd2f1SMarcin Wojtas
771091cd2f1SMarcin Wojtas static inline void
ddr_br_write(int i,uint32_t val)772091cd2f1SMarcin Wojtas ddr_br_write(int i, uint32_t val)
773091cd2f1SMarcin Wojtas {
774091cd2f1SMarcin Wojtas
775091cd2f1SMarcin Wojtas if (soc_decode_win_spec->ddr_br_write != NULL)
776091cd2f1SMarcin Wojtas soc_decode_win_spec->ddr_br_write(i, val);
777091cd2f1SMarcin Wojtas }
778091cd2f1SMarcin Wojtas
779091cd2f1SMarcin Wojtas static inline void
ddr_sz_write(int i,uint32_t val)780091cd2f1SMarcin Wojtas ddr_sz_write(int i, uint32_t val)
781091cd2f1SMarcin Wojtas {
782091cd2f1SMarcin Wojtas
783091cd2f1SMarcin Wojtas if (soc_decode_win_spec->ddr_sz_write != NULL)
784091cd2f1SMarcin Wojtas soc_decode_win_spec->ddr_sz_write(i, val);
785091cd2f1SMarcin Wojtas }
78659c993d1SWarner Losh #else
78759c993d1SWarner Losh /*
78859c993d1SWarner Losh * On 88F6781 (Dove) SoC DDR Controller is accessed through
78959c993d1SWarner Losh * single MBUS <-> AXI bridge. In this case we provide emulated
79059c993d1SWarner Losh * ddr_br_read() and ddr_sz_read() functions to keep compatibility
79159c993d1SWarner Losh * with common decoding windows setup code.
79259c993d1SWarner Losh */
79359c993d1SWarner Losh
ddr_br_read(int i)79459c993d1SWarner Losh static inline uint32_t ddr_br_read(int i)
79559c993d1SWarner Losh {
79659c993d1SWarner Losh uint32_t mmap;
79759c993d1SWarner Losh
79859c993d1SWarner Losh /* Read Memory Address Map Register for CS i */
79959c993d1SWarner Losh mmap = bus_space_read_4(fdtbus_bs_tag, MV_DDR_CADR_BASE + (i * 0x10), 0);
80059c993d1SWarner Losh
80159c993d1SWarner Losh /* Return CS i base address */
80259c993d1SWarner Losh return (mmap & 0xFF000000);
80359c993d1SWarner Losh }
80459c993d1SWarner Losh
ddr_sz_read(int i)80559c993d1SWarner Losh static inline uint32_t ddr_sz_read(int i)
80659c993d1SWarner Losh {
80759c993d1SWarner Losh uint32_t mmap, size;
80859c993d1SWarner Losh
80959c993d1SWarner Losh /* Read Memory Address Map Register for CS i */
81059c993d1SWarner Losh mmap = bus_space_read_4(fdtbus_bs_tag, MV_DDR_CADR_BASE + (i * 0x10), 0);
81159c993d1SWarner Losh
81259c993d1SWarner Losh /* Extract size of CS space in 64kB units */
81359c993d1SWarner Losh size = (1 << ((mmap >> 16) & 0x0F));
81459c993d1SWarner Losh
81559c993d1SWarner Losh /* Return CS size and enable/disable status */
81659c993d1SWarner Losh return (((size - 1) << 16) | (mmap & 0x01));
81759c993d1SWarner Losh }
81859c993d1SWarner Losh #endif
81959c993d1SWarner Losh
82059c993d1SWarner Losh /**************************************************************************
82159c993d1SWarner Losh * Decode windows helper routines
82259c993d1SWarner Losh **************************************************************************/
82359c993d1SWarner Losh void
soc_dump_decode_win(void)82459c993d1SWarner Losh soc_dump_decode_win(void)
82559c993d1SWarner Losh {
82659c993d1SWarner Losh int i;
82759c993d1SWarner Losh
828091cd2f1SMarcin Wojtas for (i = 0; i < soc_decode_win_spec->mv_win_cpu_max; i++) {
82959c993d1SWarner Losh printf("CPU window#%d: c 0x%08x, b 0x%08x", i,
83059c993d1SWarner Losh win_cpu_cr_read(i),
83159c993d1SWarner Losh win_cpu_br_read(i));
83259c993d1SWarner Losh
83359c993d1SWarner Losh if (win_cpu_can_remap(i))
83459c993d1SWarner Losh printf(", rl 0x%08x, rh 0x%08x",
83559c993d1SWarner Losh win_cpu_remap_l_read(i),
83659c993d1SWarner Losh win_cpu_remap_h_read(i));
83759c993d1SWarner Losh
83859c993d1SWarner Losh printf("\n");
83959c993d1SWarner Losh }
84059c993d1SWarner Losh printf("Internal regs base: 0x%08x\n",
84159c993d1SWarner Losh bus_space_read_4(fdtbus_bs_tag, MV_INTREGS_BASE, 0));
84259c993d1SWarner Losh
84359c993d1SWarner Losh for (i = 0; i < MV_WIN_DDR_MAX; i++)
84459c993d1SWarner Losh printf("DDR CS#%d: b 0x%08x, s 0x%08x\n", i,
84559c993d1SWarner Losh ddr_br_read(i), ddr_sz_read(i));
84659c993d1SWarner Losh }
84759c993d1SWarner Losh
84859c993d1SWarner Losh /**************************************************************************
84959c993d1SWarner Losh * CPU windows routines
85059c993d1SWarner Losh **************************************************************************/
85159c993d1SWarner Losh int
win_cpu_can_remap(int i)85259c993d1SWarner Losh win_cpu_can_remap(int i)
85359c993d1SWarner Losh {
85459c993d1SWarner Losh uint32_t dev, rev;
85559c993d1SWarner Losh
85659c993d1SWarner Losh soc_id(&dev, &rev);
85759c993d1SWarner Losh
85859c993d1SWarner Losh /* Depending on the SoC certain windows have remap capability */
859d25a708bSAndrew Turner if ((dev == MV_DEV_88F6828 && i < 20) ||
860515af5ceSZbigniew Bodek (dev == MV_DEV_88F6820 && i < 20) ||
861d25a708bSAndrew Turner (dev == MV_DEV_88F6810 && i < 20))
86259c993d1SWarner Losh return (1);
86359c993d1SWarner Losh
86459c993d1SWarner Losh return (0);
86559c993d1SWarner Losh }
86659c993d1SWarner Losh
86759c993d1SWarner Losh /* XXX This should check for overlapping remap fields too.. */
86859c993d1SWarner Losh int
decode_win_overlap(int win,int win_no,const struct decode_win * wintab)86959c993d1SWarner Losh decode_win_overlap(int win, int win_no, const struct decode_win *wintab)
87059c993d1SWarner Losh {
87159c993d1SWarner Losh const struct decode_win *tab;
87259c993d1SWarner Losh int i;
87359c993d1SWarner Losh
87459c993d1SWarner Losh tab = wintab;
87559c993d1SWarner Losh
87659c993d1SWarner Losh for (i = 0; i < win_no; i++, tab++) {
87759c993d1SWarner Losh if (i == win)
87859c993d1SWarner Losh /* Skip self */
87959c993d1SWarner Losh continue;
88059c993d1SWarner Losh
88159c993d1SWarner Losh if ((tab->base + tab->size - 1) < (wintab + win)->base)
88259c993d1SWarner Losh continue;
88359c993d1SWarner Losh
88459c993d1SWarner Losh else if (((wintab + win)->base + (wintab + win)->size - 1) <
88559c993d1SWarner Losh tab->base)
88659c993d1SWarner Losh continue;
88759c993d1SWarner Losh else
88859c993d1SWarner Losh return (i);
88959c993d1SWarner Losh }
89059c993d1SWarner Losh
89159c993d1SWarner Losh return (-1);
89259c993d1SWarner Losh }
89359c993d1SWarner Losh
89459c993d1SWarner Losh int
decode_win_cpu_set(int target,int attr,vm_paddr_t base,uint32_t size,vm_paddr_t remap)89559c993d1SWarner Losh decode_win_cpu_set(int target, int attr, vm_paddr_t base, uint32_t size,
89659c993d1SWarner Losh vm_paddr_t remap)
89759c993d1SWarner Losh {
89859c993d1SWarner Losh uint32_t br, cr;
89959c993d1SWarner Losh int win, i;
90059c993d1SWarner Losh
90159c993d1SWarner Losh if (remap == ~0) {
902091cd2f1SMarcin Wojtas win = soc_decode_win_spec->mv_win_cpu_max - 1;
90359c993d1SWarner Losh i = -1;
90459c993d1SWarner Losh } else {
90559c993d1SWarner Losh win = 0;
90659c993d1SWarner Losh i = 1;
90759c993d1SWarner Losh }
90859c993d1SWarner Losh
909091cd2f1SMarcin Wojtas while ((win >= 0) && (win < soc_decode_win_spec->mv_win_cpu_max)) {
91059c993d1SWarner Losh cr = win_cpu_cr_read(win);
91159c993d1SWarner Losh if ((cr & MV_WIN_CPU_ENABLE_BIT) == 0)
91259c993d1SWarner Losh break;
91359c993d1SWarner Losh if ((cr & ((0xff << MV_WIN_CPU_ATTR_SHIFT) |
91459c993d1SWarner Losh (0x1f << MV_WIN_CPU_TARGET_SHIFT))) ==
91559c993d1SWarner Losh ((attr << MV_WIN_CPU_ATTR_SHIFT) |
91659c993d1SWarner Losh (target << MV_WIN_CPU_TARGET_SHIFT)))
91759c993d1SWarner Losh break;
91859c993d1SWarner Losh win += i;
91959c993d1SWarner Losh }
920091cd2f1SMarcin Wojtas if ((win < 0) || (win >= soc_decode_win_spec->mv_win_cpu_max) ||
92159c993d1SWarner Losh ((remap != ~0) && (win_cpu_can_remap(win) == 0)))
92259c993d1SWarner Losh return (-1);
92359c993d1SWarner Losh
92459c993d1SWarner Losh br = base & 0xffff0000;
92559c993d1SWarner Losh win_cpu_br_write(win, br);
92659c993d1SWarner Losh
92759c993d1SWarner Losh if (win_cpu_can_remap(win)) {
92859c993d1SWarner Losh if (remap != ~0) {
92959c993d1SWarner Losh win_cpu_remap_l_write(win, remap & 0xffff0000);
93059c993d1SWarner Losh win_cpu_remap_h_write(win, 0);
93159c993d1SWarner Losh } else {
93259c993d1SWarner Losh /*
93359c993d1SWarner Losh * Remap function is not used for a given window
93459c993d1SWarner Losh * (capable of remapping) - set remap field with the
93559c993d1SWarner Losh * same value as base.
93659c993d1SWarner Losh */
93759c993d1SWarner Losh win_cpu_remap_l_write(win, base & 0xffff0000);
93859c993d1SWarner Losh win_cpu_remap_h_write(win, 0);
93959c993d1SWarner Losh }
94059c993d1SWarner Losh }
94159c993d1SWarner Losh
94259c993d1SWarner Losh cr = ((size - 1) & 0xffff0000) | (attr << MV_WIN_CPU_ATTR_SHIFT) |
94359c993d1SWarner Losh (target << MV_WIN_CPU_TARGET_SHIFT) | MV_WIN_CPU_ENABLE_BIT;
94459c993d1SWarner Losh win_cpu_cr_write(win, cr);
94559c993d1SWarner Losh
94659c993d1SWarner Losh return (0);
94759c993d1SWarner Losh }
94859c993d1SWarner Losh
94959c993d1SWarner Losh static void
decode_win_cpu_setup(void)95059c993d1SWarner Losh decode_win_cpu_setup(void)
95159c993d1SWarner Losh {
95259c993d1SWarner Losh int i;
95359c993d1SWarner Losh
95459c993d1SWarner Losh /* Disable all CPU windows */
955091cd2f1SMarcin Wojtas for (i = 0; i < soc_decode_win_spec->mv_win_cpu_max; i++) {
95659c993d1SWarner Losh win_cpu_cr_write(i, 0);
95759c993d1SWarner Losh win_cpu_br_write(i, 0);
95859c993d1SWarner Losh if (win_cpu_can_remap(i)) {
95959c993d1SWarner Losh win_cpu_remap_l_write(i, 0);
96059c993d1SWarner Losh win_cpu_remap_h_write(i, 0);
96159c993d1SWarner Losh }
96259c993d1SWarner Losh }
96359c993d1SWarner Losh
96459c993d1SWarner Losh for (i = 0; i < cpu_wins_no; i++)
96559c993d1SWarner Losh if (cpu_wins[i].target > 0)
96659c993d1SWarner Losh decode_win_cpu_set(cpu_wins[i].target,
96759c993d1SWarner Losh cpu_wins[i].attr, cpu_wins[i].base,
96859c993d1SWarner Losh cpu_wins[i].size, cpu_wins[i].remap);
96959c993d1SWarner Losh
97059c993d1SWarner Losh }
97159c993d1SWarner Losh
972*aa9ebe15SAndrew Turner struct ddr_data {
973*aa9ebe15SAndrew Turner uint8_t window_valid[MV_WIN_DDR_MAX];
974*aa9ebe15SAndrew Turner uint32_t mr_count;
975*aa9ebe15SAndrew Turner uint32_t valid_win_num;
976*aa9ebe15SAndrew Turner };
977*aa9ebe15SAndrew Turner
978*aa9ebe15SAndrew Turner static void
ddr_valid_cb(const struct mem_region * mr,void * arg)979*aa9ebe15SAndrew Turner ddr_valid_cb(const struct mem_region *mr, void *arg)
980*aa9ebe15SAndrew Turner {
981*aa9ebe15SAndrew Turner struct ddr_data *data = arg;
982*aa9ebe15SAndrew Turner int j;
983*aa9ebe15SAndrew Turner
984*aa9ebe15SAndrew Turner for (j = 0; j < MV_WIN_DDR_MAX; j++) {
985*aa9ebe15SAndrew Turner if (ddr_is_active(j) &&
986*aa9ebe15SAndrew Turner (ddr_base(j) == mr->mr_start) &&
987*aa9ebe15SAndrew Turner (ddr_size(j) == mr->mr_size)) {
988*aa9ebe15SAndrew Turner data->window_valid[j] = 1;
989*aa9ebe15SAndrew Turner data->valid_win_num++;
990*aa9ebe15SAndrew Turner }
991*aa9ebe15SAndrew Turner }
992*aa9ebe15SAndrew Turner data->mr_count++;
993*aa9ebe15SAndrew Turner }
994*aa9ebe15SAndrew Turner
99559c993d1SWarner Losh static int
decode_win_sdram_fixup(void)99659c993d1SWarner Losh decode_win_sdram_fixup(void)
99759c993d1SWarner Losh {
998*aa9ebe15SAndrew Turner struct ddr_data window_data;
999*aa9ebe15SAndrew Turner int err, j;
100059c993d1SWarner Losh
1001*aa9ebe15SAndrew Turner memset(&window_data, 0, sizeof(window_data));
1002*aa9ebe15SAndrew Turner err = fdt_foreach_mem_region(ddr_valid_cb, &window_data);
100359c993d1SWarner Losh if (err != 0)
100459c993d1SWarner Losh return (err);
100559c993d1SWarner Losh
1006*aa9ebe15SAndrew Turner if (window_data.mr_count != window_data.valid_win_num)
100759c993d1SWarner Losh return (EINVAL);
100859c993d1SWarner Losh
100959c993d1SWarner Losh /* Destroy windows without corresponding device tree entry */
101059c993d1SWarner Losh for (j = 0; j < MV_WIN_DDR_MAX; j++) {
1011*aa9ebe15SAndrew Turner if (ddr_is_active(j) && (window_data.window_valid[j] != 1)) {
101259c993d1SWarner Losh printf("Disabling SDRAM decoding window: %d\n", j);
101359c993d1SWarner Losh ddr_disable(j);
101459c993d1SWarner Losh }
101559c993d1SWarner Losh }
101659c993d1SWarner Losh
101759c993d1SWarner Losh return (0);
101859c993d1SWarner Losh }
101959c993d1SWarner Losh /*
102059c993d1SWarner Losh * Check if we're able to cover all active DDR banks.
102159c993d1SWarner Losh */
102259c993d1SWarner Losh static int
decode_win_can_cover_ddr(int max)102359c993d1SWarner Losh decode_win_can_cover_ddr(int max)
102459c993d1SWarner Losh {
102559c993d1SWarner Losh int i, c;
102659c993d1SWarner Losh
102759c993d1SWarner Losh c = 0;
102859c993d1SWarner Losh for (i = 0; i < MV_WIN_DDR_MAX; i++)
102959c993d1SWarner Losh if (ddr_is_active(i))
103059c993d1SWarner Losh c++;
103159c993d1SWarner Losh
103259c993d1SWarner Losh if (c > max) {
103359c993d1SWarner Losh printf("Unable to cover all active DDR banks: "
103459c993d1SWarner Losh "%d, available windows: %d\n", c, max);
103559c993d1SWarner Losh return (0);
103659c993d1SWarner Losh }
103759c993d1SWarner Losh
103859c993d1SWarner Losh return (1);
103959c993d1SWarner Losh }
104059c993d1SWarner Losh
104159c993d1SWarner Losh /**************************************************************************
104259c993d1SWarner Losh * DDR windows routines
104359c993d1SWarner Losh **************************************************************************/
104459c993d1SWarner Losh int
ddr_is_active(int i)104559c993d1SWarner Losh ddr_is_active(int i)
104659c993d1SWarner Losh {
104759c993d1SWarner Losh
104859c993d1SWarner Losh if (ddr_sz_read(i) & 0x1)
104959c993d1SWarner Losh return (1);
105059c993d1SWarner Losh
105159c993d1SWarner Losh return (0);
105259c993d1SWarner Losh }
105359c993d1SWarner Losh
105459c993d1SWarner Losh void
ddr_disable(int i)105559c993d1SWarner Losh ddr_disable(int i)
105659c993d1SWarner Losh {
105759c993d1SWarner Losh
105859c993d1SWarner Losh ddr_sz_write(i, 0);
105959c993d1SWarner Losh ddr_br_write(i, 0);
106059c993d1SWarner Losh }
106159c993d1SWarner Losh
106259c993d1SWarner Losh uint32_t
ddr_base(int i)106359c993d1SWarner Losh ddr_base(int i)
106459c993d1SWarner Losh {
106559c993d1SWarner Losh
106659c993d1SWarner Losh return (ddr_br_read(i) & 0xff000000);
106759c993d1SWarner Losh }
106859c993d1SWarner Losh
106959c993d1SWarner Losh uint32_t
ddr_size(int i)107059c993d1SWarner Losh ddr_size(int i)
107159c993d1SWarner Losh {
107259c993d1SWarner Losh
107359c993d1SWarner Losh return ((ddr_sz_read(i) | 0x00ffffff) + 1);
107459c993d1SWarner Losh }
107559c993d1SWarner Losh
107659c993d1SWarner Losh uint32_t
ddr_attr(int i)107759c993d1SWarner Losh ddr_attr(int i)
107859c993d1SWarner Losh {
1079d25a708bSAndrew Turner uint32_t attr;
108059c993d1SWarner Losh
10813361fdc4SZbigniew Bodek attr = (i == 0 ? 0xe :
108259c993d1SWarner Losh (i == 1 ? 0xd :
108359c993d1SWarner Losh (i == 2 ? 0xb :
108459c993d1SWarner Losh (i == 3 ? 0x7 : 0xff))));
10853361fdc4SZbigniew Bodek if (platform_io_coherent)
10863361fdc4SZbigniew Bodek attr |= 0x10;
10873361fdc4SZbigniew Bodek
10883361fdc4SZbigniew Bodek return (attr);
108959c993d1SWarner Losh }
109059c993d1SWarner Losh
109159c993d1SWarner Losh /**************************************************************************
1092fcb93d74SWojciech Macek * CESA windows routines
1093fcb93d74SWojciech Macek **************************************************************************/
1094fcb93d74SWojciech Macek static int
decode_win_cesa_valid(void)1095fcb93d74SWojciech Macek decode_win_cesa_valid(void)
1096fcb93d74SWojciech Macek {
1097fcb93d74SWojciech Macek
1098fcb93d74SWojciech Macek return (decode_win_can_cover_ddr(MV_WIN_CESA_MAX));
1099fcb93d74SWojciech Macek }
1100fcb93d74SWojciech Macek
1101fcb93d74SWojciech Macek static void
decode_win_cesa_dump(u_long base)1102fcb93d74SWojciech Macek decode_win_cesa_dump(u_long base)
1103fcb93d74SWojciech Macek {
1104fcb93d74SWojciech Macek int i;
1105fcb93d74SWojciech Macek
1106fcb93d74SWojciech Macek for (i = 0; i < MV_WIN_CESA_MAX; i++)
1107fcb93d74SWojciech Macek printf("CESA window#%d: c 0x%08x, b 0x%08x\n", i,
1108fcb93d74SWojciech Macek win_cesa_cr_read(base, i), win_cesa_br_read(base, i));
1109fcb93d74SWojciech Macek }
1110fcb93d74SWojciech Macek
1111fcb93d74SWojciech Macek /*
1112fcb93d74SWojciech Macek * Set CESA decode windows.
1113fcb93d74SWojciech Macek */
1114fcb93d74SWojciech Macek static void
decode_win_cesa_setup(u_long base)1115fcb93d74SWojciech Macek decode_win_cesa_setup(u_long base)
1116fcb93d74SWojciech Macek {
1117fcb93d74SWojciech Macek uint32_t br, cr;
1118fa5f501dSZbigniew Bodek uint64_t size;
1119fcb93d74SWojciech Macek int i, j;
1120fcb93d74SWojciech Macek
1121fcb93d74SWojciech Macek for (i = 0; i < MV_WIN_CESA_MAX; i++) {
1122fcb93d74SWojciech Macek win_cesa_cr_write(base, i, 0);
1123fcb93d74SWojciech Macek win_cesa_br_write(base, i, 0);
1124fcb93d74SWojciech Macek }
1125fcb93d74SWojciech Macek
1126fcb93d74SWojciech Macek /* Only access to active DRAM banks is required */
1127fcb93d74SWojciech Macek for (i = 0; i < MV_WIN_DDR_MAX; i++) {
1128fcb93d74SWojciech Macek if (ddr_is_active(i)) {
1129fcb93d74SWojciech Macek br = ddr_base(i);
1130fcb93d74SWojciech Macek
1131fa5f501dSZbigniew Bodek size = ddr_size(i);
1132fa5f501dSZbigniew Bodek /*
1133fa5f501dSZbigniew Bodek * Armada 38x SoC's equipped with 4GB DRAM
1134fa5f501dSZbigniew Bodek * suffer freeze during CESA operation, if
1135fa5f501dSZbigniew Bodek * MBUS window opened at given DRAM CS reaches
1136fa5f501dSZbigniew Bodek * end of the address space. Apply a workaround
1137fa5f501dSZbigniew Bodek * by setting the window size to the closest possible
1138fa5f501dSZbigniew Bodek * value, i.e. divide it by 2.
1139fa5f501dSZbigniew Bodek */
1140091cd2f1SMarcin Wojtas if ((soc_family == MV_SOC_ARMADA_38X) &&
1141091cd2f1SMarcin Wojtas (size + ddr_base(i) == 0x100000000ULL))
1142fa5f501dSZbigniew Bodek size /= 2;
1143fa5f501dSZbigniew Bodek
1144fa5f501dSZbigniew Bodek cr = (((size - 1) & 0xffff0000) |
1145fcb93d74SWojciech Macek (ddr_attr(i) << IO_WIN_ATTR_SHIFT) |
1146fcb93d74SWojciech Macek IO_WIN_ENA_MASK);
1147fcb93d74SWojciech Macek
1148fcb93d74SWojciech Macek /* Set the first free CESA window */
1149fcb93d74SWojciech Macek for (j = 0; j < MV_WIN_CESA_MAX; j++) {
1150fcb93d74SWojciech Macek if (win_cesa_cr_read(base, j) & 0x1)
1151fcb93d74SWojciech Macek continue;
1152fcb93d74SWojciech Macek
1153fcb93d74SWojciech Macek win_cesa_br_write(base, j, br);
1154fcb93d74SWojciech Macek win_cesa_cr_write(base, j, cr);
1155fcb93d74SWojciech Macek break;
1156fcb93d74SWojciech Macek }
1157fcb93d74SWojciech Macek }
1158fcb93d74SWojciech Macek }
1159fcb93d74SWojciech Macek }
1160fcb93d74SWojciech Macek
1161e9e2a7c1SMarcin Wojtas static void
decode_win_a38x_cesa_setup(u_long base)1162e9e2a7c1SMarcin Wojtas decode_win_a38x_cesa_setup(u_long base)
1163e9e2a7c1SMarcin Wojtas {
1164e9e2a7c1SMarcin Wojtas decode_win_cesa_setup(base);
1165e9e2a7c1SMarcin Wojtas decode_win_cesa_setup(base + MV_WIN_CESA_OFFSET);
1166e9e2a7c1SMarcin Wojtas }
1167e9e2a7c1SMarcin Wojtas
1168e9e2a7c1SMarcin Wojtas static void
decode_win_a38x_cesa_dump(u_long base)1169e9e2a7c1SMarcin Wojtas decode_win_a38x_cesa_dump(u_long base)
1170e9e2a7c1SMarcin Wojtas {
1171e9e2a7c1SMarcin Wojtas decode_win_cesa_dump(base);
1172e9e2a7c1SMarcin Wojtas decode_win_cesa_dump(base + MV_WIN_CESA_OFFSET);
1173e9e2a7c1SMarcin Wojtas }
1174e9e2a7c1SMarcin Wojtas
1175fcb93d74SWojciech Macek /**************************************************************************
117659c993d1SWarner Losh * USB windows routines
117759c993d1SWarner Losh **************************************************************************/
117859c993d1SWarner Losh static int
decode_win_usb_valid(void)117959c993d1SWarner Losh decode_win_usb_valid(void)
118059c993d1SWarner Losh {
118159c993d1SWarner Losh
118259c993d1SWarner Losh return (decode_win_can_cover_ddr(MV_WIN_USB_MAX));
118359c993d1SWarner Losh }
118459c993d1SWarner Losh
118559c993d1SWarner Losh static void
decode_win_usb_dump(u_long base)118659c993d1SWarner Losh decode_win_usb_dump(u_long base)
118759c993d1SWarner Losh {
118859c993d1SWarner Losh int i;
118959c993d1SWarner Losh
119059c993d1SWarner Losh for (i = 0; i < MV_WIN_USB_MAX; i++)
119159c993d1SWarner Losh printf("USB window#%d: c 0x%08x, b 0x%08x\n", i,
119259c993d1SWarner Losh win_usb_cr_read(base, i), win_usb_br_read(base, i));
119359c993d1SWarner Losh }
119459c993d1SWarner Losh
119559c993d1SWarner Losh /*
119659c993d1SWarner Losh * Set USB decode windows.
119759c993d1SWarner Losh */
119859c993d1SWarner Losh static void
decode_win_usb_setup(u_long base)119959c993d1SWarner Losh decode_win_usb_setup(u_long base)
120059c993d1SWarner Losh {
120159c993d1SWarner Losh uint32_t br, cr;
120259c993d1SWarner Losh int i, j;
120359c993d1SWarner Losh
120459c993d1SWarner Losh usb_port++;
120559c993d1SWarner Losh
120659c993d1SWarner Losh for (i = 0; i < MV_WIN_USB_MAX; i++) {
120759c993d1SWarner Losh win_usb_cr_write(base, i, 0);
120859c993d1SWarner Losh win_usb_br_write(base, i, 0);
120959c993d1SWarner Losh }
121059c993d1SWarner Losh
121159c993d1SWarner Losh /* Only access to active DRAM banks is required */
121259c993d1SWarner Losh for (i = 0; i < MV_WIN_DDR_MAX; i++) {
121359c993d1SWarner Losh if (ddr_is_active(i)) {
121459c993d1SWarner Losh br = ddr_base(i);
121559c993d1SWarner Losh /*
121659c993d1SWarner Losh * XXX for 6281 we should handle Mbus write
121759c993d1SWarner Losh * burst limit field in the ctrl reg
121859c993d1SWarner Losh */
121959c993d1SWarner Losh cr = (((ddr_size(i) - 1) & 0xffff0000) |
1220d25a708bSAndrew Turner (ddr_attr(i) << 8) | 1);
122159c993d1SWarner Losh
122259c993d1SWarner Losh /* Set the first free USB window */
122359c993d1SWarner Losh for (j = 0; j < MV_WIN_USB_MAX; j++) {
122459c993d1SWarner Losh if (win_usb_cr_read(base, j) & 0x1)
122559c993d1SWarner Losh continue;
122659c993d1SWarner Losh
122759c993d1SWarner Losh win_usb_br_write(base, j, br);
122859c993d1SWarner Losh win_usb_cr_write(base, j, cr);
122959c993d1SWarner Losh break;
123059c993d1SWarner Losh }
123159c993d1SWarner Losh }
123259c993d1SWarner Losh }
123359c993d1SWarner Losh }
123459c993d1SWarner Losh
123559c993d1SWarner Losh /**************************************************************************
123634a3d2c6SWojciech Macek * USB3 windows routines
123734a3d2c6SWojciech Macek **************************************************************************/
123834a3d2c6SWojciech Macek static int
decode_win_usb3_valid(void)123934a3d2c6SWojciech Macek decode_win_usb3_valid(void)
124034a3d2c6SWojciech Macek {
124134a3d2c6SWojciech Macek
124234a3d2c6SWojciech Macek return (decode_win_can_cover_ddr(MV_WIN_USB3_MAX));
124334a3d2c6SWojciech Macek }
124434a3d2c6SWojciech Macek
124534a3d2c6SWojciech Macek static void
decode_win_usb3_dump(u_long base)124634a3d2c6SWojciech Macek decode_win_usb3_dump(u_long base)
124734a3d2c6SWojciech Macek {
124834a3d2c6SWojciech Macek int i;
124934a3d2c6SWojciech Macek
125034a3d2c6SWojciech Macek for (i = 0; i < MV_WIN_USB3_MAX; i++)
125134a3d2c6SWojciech Macek printf("USB3.0 window#%d: c 0x%08x, b 0x%08x\n", i,
125234a3d2c6SWojciech Macek win_usb3_cr_read(base, i), win_usb3_br_read(base, i));
125334a3d2c6SWojciech Macek }
125434a3d2c6SWojciech Macek
125534a3d2c6SWojciech Macek /*
125634a3d2c6SWojciech Macek * Set USB3 decode windows
125734a3d2c6SWojciech Macek */
125834a3d2c6SWojciech Macek static void
decode_win_usb3_setup(u_long base)125934a3d2c6SWojciech Macek decode_win_usb3_setup(u_long base)
126034a3d2c6SWojciech Macek {
126134a3d2c6SWojciech Macek uint32_t br, cr;
126234a3d2c6SWojciech Macek int i, j;
126334a3d2c6SWojciech Macek
126434a3d2c6SWojciech Macek for (i = 0; i < MV_WIN_USB3_MAX; i++) {
126534a3d2c6SWojciech Macek win_usb3_cr_write(base, i, 0);
126634a3d2c6SWojciech Macek win_usb3_br_write(base, i, 0);
126734a3d2c6SWojciech Macek }
126834a3d2c6SWojciech Macek
126934a3d2c6SWojciech Macek /* Only access to active DRAM banks is required */
127034a3d2c6SWojciech Macek for (i = 0; i < MV_WIN_DDR_MAX; i++) {
127134a3d2c6SWojciech Macek if (ddr_is_active(i)) {
127234a3d2c6SWojciech Macek br = ddr_base(i);
127334a3d2c6SWojciech Macek cr = (((ddr_size(i) - 1) &
127434a3d2c6SWojciech Macek (IO_WIN_SIZE_MASK << IO_WIN_SIZE_SHIFT)) |
127534a3d2c6SWojciech Macek (ddr_attr(i) << IO_WIN_ATTR_SHIFT) |
127634a3d2c6SWojciech Macek IO_WIN_ENA_MASK);
127734a3d2c6SWojciech Macek
127834a3d2c6SWojciech Macek /* Set the first free USB3.0 window */
127934a3d2c6SWojciech Macek for (j = 0; j < MV_WIN_USB3_MAX; j++) {
128034a3d2c6SWojciech Macek if (win_usb3_cr_read(base, j) & IO_WIN_ENA_MASK)
128134a3d2c6SWojciech Macek continue;
128234a3d2c6SWojciech Macek
128334a3d2c6SWojciech Macek win_usb3_br_write(base, j, br);
128434a3d2c6SWojciech Macek win_usb3_cr_write(base, j, cr);
128534a3d2c6SWojciech Macek break;
128634a3d2c6SWojciech Macek }
128734a3d2c6SWojciech Macek }
128834a3d2c6SWojciech Macek }
128934a3d2c6SWojciech Macek }
129034a3d2c6SWojciech Macek
129134a3d2c6SWojciech Macek /**************************************************************************
129259c993d1SWarner Losh * ETH windows routines
129359c993d1SWarner Losh **************************************************************************/
129459c993d1SWarner Losh
129559c993d1SWarner Losh static int
win_eth_can_remap(int i)129659c993d1SWarner Losh win_eth_can_remap(int i)
129759c993d1SWarner Losh {
129859c993d1SWarner Losh
129959c993d1SWarner Losh /* ETH encode windows 0-3 have remap capability */
130059c993d1SWarner Losh if (i < 4)
130159c993d1SWarner Losh return (1);
130259c993d1SWarner Losh
130359c993d1SWarner Losh return (0);
130459c993d1SWarner Losh }
130559c993d1SWarner Losh
130659c993d1SWarner Losh static int
eth_bare_read(uint32_t base,int i)130759c993d1SWarner Losh eth_bare_read(uint32_t base, int i)
130859c993d1SWarner Losh {
130959c993d1SWarner Losh uint32_t v;
131059c993d1SWarner Losh
131159c993d1SWarner Losh v = win_eth_bare_read(base);
131259c993d1SWarner Losh v &= (1 << i);
131359c993d1SWarner Losh
131459c993d1SWarner Losh return (v >> i);
131559c993d1SWarner Losh }
131659c993d1SWarner Losh
131759c993d1SWarner Losh static void
eth_bare_write(uint32_t base,int i,int val)131859c993d1SWarner Losh eth_bare_write(uint32_t base, int i, int val)
131959c993d1SWarner Losh {
132059c993d1SWarner Losh uint32_t v;
132159c993d1SWarner Losh
132259c993d1SWarner Losh v = win_eth_bare_read(base);
132359c993d1SWarner Losh v &= ~(1 << i);
132459c993d1SWarner Losh v |= (val << i);
132559c993d1SWarner Losh win_eth_bare_write(base, v);
132659c993d1SWarner Losh }
132759c993d1SWarner Losh
132859c993d1SWarner Losh static void
eth_epap_write(uint32_t base,int i,int val)132959c993d1SWarner Losh eth_epap_write(uint32_t base, int i, int val)
133059c993d1SWarner Losh {
133159c993d1SWarner Losh uint32_t v;
133259c993d1SWarner Losh
133359c993d1SWarner Losh v = win_eth_epap_read(base);
133459c993d1SWarner Losh v &= ~(0x3 << (i * 2));
133559c993d1SWarner Losh v |= (val << (i * 2));
133659c993d1SWarner Losh win_eth_epap_write(base, v);
133759c993d1SWarner Losh }
133859c993d1SWarner Losh
133959c993d1SWarner Losh static void
decode_win_eth_dump(u_long base)134059c993d1SWarner Losh decode_win_eth_dump(u_long base)
134159c993d1SWarner Losh {
134259c993d1SWarner Losh int i;
134359c993d1SWarner Losh
134459c993d1SWarner Losh for (i = 0; i < MV_WIN_ETH_MAX; i++) {
134559c993d1SWarner Losh printf("ETH window#%d: b 0x%08x, s 0x%08x", i,
134659c993d1SWarner Losh win_eth_br_read(base, i),
134759c993d1SWarner Losh win_eth_sz_read(base, i));
134859c993d1SWarner Losh
134959c993d1SWarner Losh if (win_eth_can_remap(i))
135059c993d1SWarner Losh printf(", ha 0x%08x",
135159c993d1SWarner Losh win_eth_har_read(base, i));
135259c993d1SWarner Losh
135359c993d1SWarner Losh printf("\n");
135459c993d1SWarner Losh }
135559c993d1SWarner Losh printf("ETH windows: bare 0x%08x, epap 0x%08x\n",
135659c993d1SWarner Losh win_eth_bare_read(base),
135759c993d1SWarner Losh win_eth_epap_read(base));
135859c993d1SWarner Losh }
135959c993d1SWarner Losh
136059c993d1SWarner Losh static void
decode_win_eth_setup(u_long base)136159c993d1SWarner Losh decode_win_eth_setup(u_long base)
136259c993d1SWarner Losh {
136359c993d1SWarner Losh uint32_t br, sz;
136459c993d1SWarner Losh int i, j;
136559c993d1SWarner Losh
136659c993d1SWarner Losh eth_port++;
136759c993d1SWarner Losh
136859c993d1SWarner Losh /* Disable, clear and revoke protection for all ETH windows */
136959c993d1SWarner Losh for (i = 0; i < MV_WIN_ETH_MAX; i++) {
137059c993d1SWarner Losh eth_bare_write(base, i, 1);
137159c993d1SWarner Losh eth_epap_write(base, i, 0);
137259c993d1SWarner Losh win_eth_br_write(base, i, 0);
137359c993d1SWarner Losh win_eth_sz_write(base, i, 0);
137459c993d1SWarner Losh if (win_eth_can_remap(i))
137559c993d1SWarner Losh win_eth_har_write(base, i, 0);
137659c993d1SWarner Losh }
137759c993d1SWarner Losh
137859c993d1SWarner Losh /* Only access to active DRAM banks is required */
137959c993d1SWarner Losh for (i = 0; i < MV_WIN_DDR_MAX; i++)
138059c993d1SWarner Losh if (ddr_is_active(i)) {
1381d25a708bSAndrew Turner br = ddr_base(i) | (ddr_attr(i) << 8);
138259c993d1SWarner Losh sz = ((ddr_size(i) - 1) & 0xffff0000);
138359c993d1SWarner Losh
138459c993d1SWarner Losh /* Set the first free ETH window */
138559c993d1SWarner Losh for (j = 0; j < MV_WIN_ETH_MAX; j++) {
138659c993d1SWarner Losh if (eth_bare_read(base, j) == 0)
138759c993d1SWarner Losh continue;
138859c993d1SWarner Losh
138959c993d1SWarner Losh win_eth_br_write(base, j, br);
139059c993d1SWarner Losh win_eth_sz_write(base, j, sz);
139159c993d1SWarner Losh
139259c993d1SWarner Losh /* XXX remapping ETH windows not supported */
139359c993d1SWarner Losh
139459c993d1SWarner Losh /* Set protection RW */
139559c993d1SWarner Losh eth_epap_write(base, j, 0x3);
139659c993d1SWarner Losh
139759c993d1SWarner Losh /* Enable window */
139859c993d1SWarner Losh eth_bare_write(base, j, 0);
139959c993d1SWarner Losh break;
140059c993d1SWarner Losh }
140159c993d1SWarner Losh }
140259c993d1SWarner Losh }
140359c993d1SWarner Losh
1404a8d7fc4aSZbigniew Bodek static void
decode_win_neta_dump(u_long base)1405a8d7fc4aSZbigniew Bodek decode_win_neta_dump(u_long base)
1406a8d7fc4aSZbigniew Bodek {
1407a8d7fc4aSZbigniew Bodek
1408a8d7fc4aSZbigniew Bodek decode_win_eth_dump(base + MV_WIN_NETA_OFFSET);
1409a8d7fc4aSZbigniew Bodek }
1410a8d7fc4aSZbigniew Bodek
1411a8d7fc4aSZbigniew Bodek static void
decode_win_neta_setup(u_long base)1412a8d7fc4aSZbigniew Bodek decode_win_neta_setup(u_long base)
1413a8d7fc4aSZbigniew Bodek {
1414a8d7fc4aSZbigniew Bodek
1415a8d7fc4aSZbigniew Bodek decode_win_eth_setup(base + MV_WIN_NETA_OFFSET);
1416a8d7fc4aSZbigniew Bodek }
1417a8d7fc4aSZbigniew Bodek
141859c993d1SWarner Losh static int
decode_win_eth_valid(void)141959c993d1SWarner Losh decode_win_eth_valid(void)
142059c993d1SWarner Losh {
142159c993d1SWarner Losh
142259c993d1SWarner Losh return (decode_win_can_cover_ddr(MV_WIN_ETH_MAX));
142359c993d1SWarner Losh }
142459c993d1SWarner Losh
142559c993d1SWarner Losh /**************************************************************************
142659c993d1SWarner Losh * PCIE windows routines
142759c993d1SWarner Losh **************************************************************************/
14285d83a7b6SZbigniew Bodek static void
decode_win_pcie_dump(u_long base)14295d83a7b6SZbigniew Bodek decode_win_pcie_dump(u_long base)
14305d83a7b6SZbigniew Bodek {
14315d83a7b6SZbigniew Bodek int i;
14325d83a7b6SZbigniew Bodek
14335d83a7b6SZbigniew Bodek printf("PCIE windows base 0x%08lx\n", base);
14345d83a7b6SZbigniew Bodek for (i = 0; i < MV_WIN_PCIE_MAX; i++)
14355d83a7b6SZbigniew Bodek printf("PCIE window#%d: cr 0x%08x br 0x%08x remap 0x%08x\n",
14365d83a7b6SZbigniew Bodek i, win_pcie_cr_read(base, i),
14375d83a7b6SZbigniew Bodek win_pcie_br_read(base, i), win_pcie_remap_read(base, i));
14385d83a7b6SZbigniew Bodek
14395d83a7b6SZbigniew Bodek for (i = 0; i < MV_PCIE_BAR_MAX; i++)
14405d83a7b6SZbigniew Bodek printf("PCIE bar#%d: cr 0x%08x br 0x%08x brh 0x%08x\n",
14415d83a7b6SZbigniew Bodek i, pcie_bar_cr_read(base, i),
14425d83a7b6SZbigniew Bodek pcie_bar_br_read(base, i), pcie_bar_brh_read(base, i));
14435d83a7b6SZbigniew Bodek }
144459c993d1SWarner Losh
144559c993d1SWarner Losh void
decode_win_pcie_setup(u_long base)144659c993d1SWarner Losh decode_win_pcie_setup(u_long base)
144759c993d1SWarner Losh {
144859c993d1SWarner Losh uint32_t size = 0, ddrbase = ~0;
144959c993d1SWarner Losh uint32_t cr, br;
145059c993d1SWarner Losh int i, j;
145159c993d1SWarner Losh
145259c993d1SWarner Losh for (i = 0; i < MV_PCIE_BAR_MAX; i++) {
145359c993d1SWarner Losh pcie_bar_br_write(base, i,
145459c993d1SWarner Losh MV_PCIE_BAR_64BIT | MV_PCIE_BAR_PREFETCH_EN);
145559c993d1SWarner Losh if (i < 3)
145659c993d1SWarner Losh pcie_bar_brh_write(base, i, 0);
145759c993d1SWarner Losh if (i > 0)
145859c993d1SWarner Losh pcie_bar_cr_write(base, i, 0);
145959c993d1SWarner Losh }
146059c993d1SWarner Losh
146159c993d1SWarner Losh for (i = 0; i < MV_WIN_PCIE_MAX; i++) {
146259c993d1SWarner Losh win_pcie_cr_write(base, i, 0);
146359c993d1SWarner Losh win_pcie_br_write(base, i, 0);
146459c993d1SWarner Losh win_pcie_remap_write(base, i, 0);
146559c993d1SWarner Losh }
146659c993d1SWarner Losh
146759c993d1SWarner Losh /* On End-Point only set BAR size to 1MB regardless of DDR size */
146859c993d1SWarner Losh if ((bus_space_read_4(fdtbus_bs_tag, base, MV_PCIE_CONTROL)
146959c993d1SWarner Losh & MV_PCIE_ROOT_CMPLX) == 0) {
147059c993d1SWarner Losh pcie_bar_cr_write(base, 1, 0xf0000 | 1);
147159c993d1SWarner Losh return;
147259c993d1SWarner Losh }
147359c993d1SWarner Losh
147459c993d1SWarner Losh for (i = 0; i < MV_WIN_DDR_MAX; i++) {
147559c993d1SWarner Losh if (ddr_is_active(i)) {
147659c993d1SWarner Losh /* Map DDR to BAR 1 */
147759c993d1SWarner Losh cr = (ddr_size(i) - 1) & 0xffff0000;
147859c993d1SWarner Losh size += ddr_size(i) & 0xffff0000;
1479d25a708bSAndrew Turner cr |= (ddr_attr(i) << 8) | 1;
148059c993d1SWarner Losh br = ddr_base(i);
148159c993d1SWarner Losh if (br < ddrbase)
148259c993d1SWarner Losh ddrbase = br;
148359c993d1SWarner Losh
148459c993d1SWarner Losh /* Use the first available PCIE window */
148559c993d1SWarner Losh for (j = 0; j < MV_WIN_PCIE_MAX; j++) {
148659c993d1SWarner Losh if (win_pcie_cr_read(base, j) != 0)
148759c993d1SWarner Losh continue;
148859c993d1SWarner Losh
148959c993d1SWarner Losh win_pcie_br_write(base, j, br);
149059c993d1SWarner Losh win_pcie_cr_write(base, j, cr);
149159c993d1SWarner Losh break;
149259c993d1SWarner Losh }
149359c993d1SWarner Losh }
149459c993d1SWarner Losh }
149559c993d1SWarner Losh
149659c993d1SWarner Losh /*
149759c993d1SWarner Losh * Upper 16 bits in BAR register is interpreted as BAR size
1498255eff3bSPedro F. Giffuni * (in 64 kB units) plus 64kB, so subtract 0x10000
149959c993d1SWarner Losh * form value passed to register to get correct value.
150059c993d1SWarner Losh */
150159c993d1SWarner Losh size -= 0x10000;
150259c993d1SWarner Losh pcie_bar_cr_write(base, 1, size | 1);
150359c993d1SWarner Losh pcie_bar_br_write(base, 1, ddrbase |
150459c993d1SWarner Losh MV_PCIE_BAR_64BIT | MV_PCIE_BAR_PREFETCH_EN);
150559c993d1SWarner Losh pcie_bar_br_write(base, 0, fdt_immr_pa |
150659c993d1SWarner Losh MV_PCIE_BAR_64BIT | MV_PCIE_BAR_PREFETCH_EN);
150759c993d1SWarner Losh }
150859c993d1SWarner Losh
150959c993d1SWarner Losh static int
decode_win_pcie_valid(void)151059c993d1SWarner Losh decode_win_pcie_valid(void)
151159c993d1SWarner Losh {
151259c993d1SWarner Losh
151359c993d1SWarner Losh return (decode_win_can_cover_ddr(MV_WIN_PCIE_MAX));
151459c993d1SWarner Losh }
151559c993d1SWarner Losh
151659c993d1SWarner Losh /**************************************************************************
151759c993d1SWarner Losh * SATA windows routines
151859c993d1SWarner Losh **************************************************************************/
151959c993d1SWarner Losh static void
decode_win_sata_setup(u_long base)152059c993d1SWarner Losh decode_win_sata_setup(u_long base)
152159c993d1SWarner Losh {
152259c993d1SWarner Losh uint32_t cr, br;
152359c993d1SWarner Losh int i, j;
152459c993d1SWarner Losh
152559c993d1SWarner Losh for (i = 0; i < MV_WIN_SATA_MAX; i++) {
152659c993d1SWarner Losh win_sata_cr_write(base, i, 0);
152759c993d1SWarner Losh win_sata_br_write(base, i, 0);
152859c993d1SWarner Losh }
152959c993d1SWarner Losh
153059c993d1SWarner Losh for (i = 0; i < MV_WIN_DDR_MAX; i++)
153159c993d1SWarner Losh if (ddr_is_active(i)) {
153259c993d1SWarner Losh cr = ((ddr_size(i) - 1) & 0xffff0000) |
1533d25a708bSAndrew Turner (ddr_attr(i) << 8) | 1;
153459c993d1SWarner Losh br = ddr_base(i);
153559c993d1SWarner Losh
153659c993d1SWarner Losh /* Use the first available SATA window */
153759c993d1SWarner Losh for (j = 0; j < MV_WIN_SATA_MAX; j++) {
153859c993d1SWarner Losh if ((win_sata_cr_read(base, j) & 1) != 0)
153959c993d1SWarner Losh continue;
154059c993d1SWarner Losh
154159c993d1SWarner Losh win_sata_br_write(base, j, br);
154259c993d1SWarner Losh win_sata_cr_write(base, j, cr);
154359c993d1SWarner Losh break;
154459c993d1SWarner Losh }
154559c993d1SWarner Losh }
154659c993d1SWarner Losh }
154759c993d1SWarner Losh
1548518a87d7SWojciech Macek /*
1549518a87d7SWojciech Macek * Configure AHCI decoding windows
1550518a87d7SWojciech Macek */
1551ccd5b1b0SWojciech Macek static void
decode_win_ahci_setup(u_long base)1552ccd5b1b0SWojciech Macek decode_win_ahci_setup(u_long base)
1553ccd5b1b0SWojciech Macek {
1554ccd5b1b0SWojciech Macek uint32_t br, cr, sz;
1555ccd5b1b0SWojciech Macek int i, j;
1556ccd5b1b0SWojciech Macek
1557091cd2f1SMarcin Wojtas for (i = 0; i < MV_WIN_SATA_MAX_ARMADA38X; i++) {
1558091cd2f1SMarcin Wojtas win_sata_armada38x_cr_write(base, i, 0);
1559091cd2f1SMarcin Wojtas win_sata_armada38x_br_write(base, i, 0);
1560091cd2f1SMarcin Wojtas win_sata_armada38x_sz_write(base, i, 0);
1561ccd5b1b0SWojciech Macek }
1562ccd5b1b0SWojciech Macek
1563ccd5b1b0SWojciech Macek for (i = 0; i < MV_WIN_DDR_MAX; i++) {
1564ccd5b1b0SWojciech Macek if (ddr_is_active(i)) {
1565ccd5b1b0SWojciech Macek cr = (ddr_attr(i) << IO_WIN_ATTR_SHIFT) |
1566ccd5b1b0SWojciech Macek IO_WIN_ENA_MASK;
1567ccd5b1b0SWojciech Macek br = ddr_base(i);
1568ccd5b1b0SWojciech Macek sz = (ddr_size(i) - 1) &
1569ccd5b1b0SWojciech Macek (IO_WIN_SIZE_MASK << IO_WIN_SIZE_SHIFT);
1570ccd5b1b0SWojciech Macek
1571ccd5b1b0SWojciech Macek /* Use first available SATA window */
1572091cd2f1SMarcin Wojtas for (j = 0; j < MV_WIN_SATA_MAX_ARMADA38X; j++) {
1573091cd2f1SMarcin Wojtas if (win_sata_armada38x_cr_read(base, j) & IO_WIN_ENA_MASK)
1574ccd5b1b0SWojciech Macek continue;
1575ccd5b1b0SWojciech Macek
1576ccd5b1b0SWojciech Macek /* BASE is set to DRAM base (0x00000000) */
1577091cd2f1SMarcin Wojtas win_sata_armada38x_br_write(base, j, br);
1578ccd5b1b0SWojciech Macek /* CTRL targets DRAM ctrl with 0x0E or 0x0D */
1579091cd2f1SMarcin Wojtas win_sata_armada38x_cr_write(base, j, cr);
1580ccd5b1b0SWojciech Macek /* SIZE is set to 16MB - max value */
1581091cd2f1SMarcin Wojtas win_sata_armada38x_sz_write(base, j, sz);
1582ccd5b1b0SWojciech Macek break;
1583ccd5b1b0SWojciech Macek }
1584ccd5b1b0SWojciech Macek }
1585ccd5b1b0SWojciech Macek }
1586ccd5b1b0SWojciech Macek }
1587ccd5b1b0SWojciech Macek
1588ccd5b1b0SWojciech Macek static void
decode_win_ahci_dump(u_long base)1589518a87d7SWojciech Macek decode_win_ahci_dump(u_long base)
1590ccd5b1b0SWojciech Macek {
1591ccd5b1b0SWojciech Macek int i;
1592ccd5b1b0SWojciech Macek
1593091cd2f1SMarcin Wojtas for (i = 0; i < MV_WIN_SATA_MAX_ARMADA38X; i++)
1594ccd5b1b0SWojciech Macek printf("SATA window#%d: cr 0x%08x, br 0x%08x, sz 0x%08x\n", i,
1595091cd2f1SMarcin Wojtas win_sata_armada38x_cr_read(base, i), win_sata_br_read(base, i),
1596091cd2f1SMarcin Wojtas win_sata_armada38x_sz_read(base,i));
1597ccd5b1b0SWojciech Macek }
1598ccd5b1b0SWojciech Macek
159959c993d1SWarner Losh static int
decode_win_sata_valid(void)160059c993d1SWarner Losh decode_win_sata_valid(void)
160159c993d1SWarner Losh {
160259c993d1SWarner Losh return (decode_win_can_cover_ddr(MV_WIN_SATA_MAX));
160359c993d1SWarner Losh }
160459c993d1SWarner Losh
160598a2d78dSLuiz Otavio O Souza static void
decode_win_sdhci_setup(u_long base)160698a2d78dSLuiz Otavio O Souza decode_win_sdhci_setup(u_long base)
160798a2d78dSLuiz Otavio O Souza {
160898a2d78dSLuiz Otavio O Souza uint32_t cr, br;
160998a2d78dSLuiz Otavio O Souza int i, j;
161098a2d78dSLuiz Otavio O Souza
161198a2d78dSLuiz Otavio O Souza for (i = 0; i < MV_WIN_SDHCI_MAX; i++) {
161298a2d78dSLuiz Otavio O Souza win_sdhci_cr_write(base, i, 0);
161398a2d78dSLuiz Otavio O Souza win_sdhci_br_write(base, i, 0);
161498a2d78dSLuiz Otavio O Souza }
161598a2d78dSLuiz Otavio O Souza
161698a2d78dSLuiz Otavio O Souza for (i = 0; i < MV_WIN_DDR_MAX; i++)
161798a2d78dSLuiz Otavio O Souza if (ddr_is_active(i)) {
161898a2d78dSLuiz Otavio O Souza br = ddr_base(i);
161998a2d78dSLuiz Otavio O Souza cr = (((ddr_size(i) - 1) &
162098a2d78dSLuiz Otavio O Souza (IO_WIN_SIZE_MASK << IO_WIN_SIZE_SHIFT)) |
162198a2d78dSLuiz Otavio O Souza (ddr_attr(i) << IO_WIN_ATTR_SHIFT) |
162298a2d78dSLuiz Otavio O Souza IO_WIN_ENA_MASK);
162398a2d78dSLuiz Otavio O Souza
162498a2d78dSLuiz Otavio O Souza /* Use the first available SDHCI window */
162598a2d78dSLuiz Otavio O Souza for (j = 0; j < MV_WIN_SDHCI_MAX; j++) {
162698a2d78dSLuiz Otavio O Souza if (win_sdhci_cr_read(base, j) & IO_WIN_ENA_MASK)
162798a2d78dSLuiz Otavio O Souza continue;
162898a2d78dSLuiz Otavio O Souza
162998a2d78dSLuiz Otavio O Souza win_sdhci_cr_write(base, j, cr);
163098a2d78dSLuiz Otavio O Souza win_sdhci_br_write(base, j, br);
163198a2d78dSLuiz Otavio O Souza break;
163298a2d78dSLuiz Otavio O Souza }
163398a2d78dSLuiz Otavio O Souza }
163498a2d78dSLuiz Otavio O Souza }
163598a2d78dSLuiz Otavio O Souza
163698a2d78dSLuiz Otavio O Souza static void
decode_win_sdhci_dump(u_long base)163798a2d78dSLuiz Otavio O Souza decode_win_sdhci_dump(u_long base)
163898a2d78dSLuiz Otavio O Souza {
163998a2d78dSLuiz Otavio O Souza int i;
164098a2d78dSLuiz Otavio O Souza
164198a2d78dSLuiz Otavio O Souza for (i = 0; i < MV_WIN_SDHCI_MAX; i++)
164298a2d78dSLuiz Otavio O Souza printf("SDHCI window#%d: c 0x%08x, b 0x%08x\n", i,
164398a2d78dSLuiz Otavio O Souza win_sdhci_cr_read(base, i), win_sdhci_br_read(base, i));
164498a2d78dSLuiz Otavio O Souza }
164598a2d78dSLuiz Otavio O Souza
164698a2d78dSLuiz Otavio O Souza static int
decode_win_sdhci_valid(void)164798a2d78dSLuiz Otavio O Souza decode_win_sdhci_valid(void)
164898a2d78dSLuiz Otavio O Souza {
164998a2d78dSLuiz Otavio O Souza
165098a2d78dSLuiz Otavio O Souza return (decode_win_can_cover_ddr(MV_WIN_SDHCI_MAX));
165198a2d78dSLuiz Otavio O Souza }
165298a2d78dSLuiz Otavio O Souza
165359c993d1SWarner Losh /**************************************************************************
165459c993d1SWarner Losh * FDT parsing routines.
165559c993d1SWarner Losh **************************************************************************/
165659c993d1SWarner Losh
165759c993d1SWarner Losh static int
fdt_get_ranges(const char * nodename,void * buf,int size,int * tuples,int * tuplesize)165859c993d1SWarner Losh fdt_get_ranges(const char *nodename, void *buf, int size, int *tuples,
165959c993d1SWarner Losh int *tuplesize)
166059c993d1SWarner Losh {
166159c993d1SWarner Losh phandle_t node;
166259c993d1SWarner Losh pcell_t addr_cells, par_addr_cells, size_cells;
166359c993d1SWarner Losh int len, tuple_size, tuples_count;
166459c993d1SWarner Losh
166559c993d1SWarner Losh node = OF_finddevice(nodename);
166659c993d1SWarner Losh if (node == -1)
166759c993d1SWarner Losh return (EINVAL);
166859c993d1SWarner Losh
166959c993d1SWarner Losh if ((fdt_addrsize_cells(node, &addr_cells, &size_cells)) != 0)
167059c993d1SWarner Losh return (ENXIO);
167159c993d1SWarner Losh
167259c993d1SWarner Losh par_addr_cells = fdt_parent_addr_cells(node);
167359c993d1SWarner Losh if (par_addr_cells > 2)
167459c993d1SWarner Losh return (ERANGE);
167559c993d1SWarner Losh
167659c993d1SWarner Losh tuple_size = sizeof(pcell_t) * (addr_cells + par_addr_cells +
167759c993d1SWarner Losh size_cells);
167859c993d1SWarner Losh
167959c993d1SWarner Losh /* Note the OF_getprop_alloc() cannot be used at this early stage. */
168059c993d1SWarner Losh len = OF_getprop(node, "ranges", buf, size);
168159c993d1SWarner Losh
168259c993d1SWarner Losh /*
168359c993d1SWarner Losh * XXX this does not handle the empty 'ranges;' case, which is
168459c993d1SWarner Losh * legitimate and should be allowed.
168559c993d1SWarner Losh */
168659c993d1SWarner Losh tuples_count = len / tuple_size;
168759c993d1SWarner Losh if (tuples_count <= 0)
168859c993d1SWarner Losh return (ERANGE);
168959c993d1SWarner Losh
16901f7f3314SRuslan Bukin if (par_addr_cells > 2 || addr_cells > 2 || size_cells > 2)
169159c993d1SWarner Losh return (ERANGE);
169259c993d1SWarner Losh
169359c993d1SWarner Losh *tuples = tuples_count;
169459c993d1SWarner Losh *tuplesize = tuple_size;
169559c993d1SWarner Losh return (0);
169659c993d1SWarner Losh }
169759c993d1SWarner Losh
169859c993d1SWarner Losh static int
win_cpu_from_dt(void)169959c993d1SWarner Losh win_cpu_from_dt(void)
170059c993d1SWarner Losh {
170159c993d1SWarner Losh pcell_t ranges[48];
170259c993d1SWarner Losh phandle_t node;
170359c993d1SWarner Losh int i, entry_size, err, t, tuple_size, tuples;
170459c993d1SWarner Losh u_long sram_base, sram_size;
170559c993d1SWarner Losh
170659c993d1SWarner Losh t = 0;
170759c993d1SWarner Losh /* Retrieve 'ranges' property of '/localbus' node. */
170859c993d1SWarner Losh if ((err = fdt_get_ranges("/localbus", ranges, sizeof(ranges),
170959c993d1SWarner Losh &tuples, &tuple_size)) == 0) {
171059c993d1SWarner Losh /*
171159c993d1SWarner Losh * Fill CPU decode windows table.
171259c993d1SWarner Losh */
171359c993d1SWarner Losh bzero((void *)&cpu_win_tbl, sizeof(cpu_win_tbl));
171459c993d1SWarner Losh
171559c993d1SWarner Losh entry_size = tuple_size / sizeof(pcell_t);
171659c993d1SWarner Losh cpu_wins_no = tuples;
171759c993d1SWarner Losh
171870d16332SZbigniew Bodek /* Check range */
171970d16332SZbigniew Bodek if (tuples > nitems(cpu_win_tbl)) {
172070d16332SZbigniew Bodek debugf("too many tuples to fit into cpu_win_tbl\n");
172170d16332SZbigniew Bodek return (ENOMEM);
172270d16332SZbigniew Bodek }
172370d16332SZbigniew Bodek
172459c993d1SWarner Losh for (i = 0, t = 0; t < tuples; i += entry_size, t++) {
172559c993d1SWarner Losh cpu_win_tbl[t].target = 1;
172659c993d1SWarner Losh cpu_win_tbl[t].attr = fdt32_to_cpu(ranges[i + 1]);
172759c993d1SWarner Losh cpu_win_tbl[t].base = fdt32_to_cpu(ranges[i + 2]);
172859c993d1SWarner Losh cpu_win_tbl[t].size = fdt32_to_cpu(ranges[i + 3]);
172959c993d1SWarner Losh cpu_win_tbl[t].remap = ~0;
173059c993d1SWarner Losh debugf("target = 0x%0x attr = 0x%0x base = 0x%0x "
173159c993d1SWarner Losh "size = 0x%0x remap = 0x%0x\n",
173259c993d1SWarner Losh cpu_win_tbl[t].target,
173359c993d1SWarner Losh cpu_win_tbl[t].attr, cpu_win_tbl[t].base,
173459c993d1SWarner Losh cpu_win_tbl[t].size, cpu_win_tbl[t].remap);
173559c993d1SWarner Losh }
173659c993d1SWarner Losh }
173759c993d1SWarner Losh
173859c993d1SWarner Losh /*
173959c993d1SWarner Losh * Retrieve CESA SRAM data.
174059c993d1SWarner Losh */
174159c993d1SWarner Losh if ((node = OF_finddevice("sram")) != -1)
174287acb7f8SAndrew Turner if (ofw_bus_node_is_compatible(node, "mrvl,cesa-sram"))
174359c993d1SWarner Losh goto moveon;
174459c993d1SWarner Losh
1745108117ccSOleksandr Tymoshenko if ((node = OF_finddevice("/")) == -1)
174659c993d1SWarner Losh return (ENXIO);
174759c993d1SWarner Losh
174859c993d1SWarner Losh if ((node = fdt_find_compatible(node, "mrvl,cesa-sram", 0)) == 0)
174959c993d1SWarner Losh /* SRAM block is not always present. */
175059c993d1SWarner Losh return (0);
175159c993d1SWarner Losh moveon:
175259c993d1SWarner Losh sram_base = sram_size = 0;
175359c993d1SWarner Losh if (fdt_regsize(node, &sram_base, &sram_size) != 0)
175459c993d1SWarner Losh return (EINVAL);
175559c993d1SWarner Losh
175670d16332SZbigniew Bodek /* Check range */
175770d16332SZbigniew Bodek if (t >= nitems(cpu_win_tbl)) {
175870d16332SZbigniew Bodek debugf("cannot fit CESA tuple into cpu_win_tbl\n");
175970d16332SZbigniew Bodek return (ENOMEM);
176070d16332SZbigniew Bodek }
176170d16332SZbigniew Bodek
1762091cd2f1SMarcin Wojtas cpu_win_tbl[t].target = soc_decode_win_spec->win_cesa_target;
1763091cd2f1SMarcin Wojtas if (soc_family == MV_SOC_ARMADA_38X)
1764091cd2f1SMarcin Wojtas cpu_win_tbl[t].attr = soc_decode_win_spec->win_cesa_attr(0);
1765091cd2f1SMarcin Wojtas else
1766091cd2f1SMarcin Wojtas cpu_win_tbl[t].attr = soc_decode_win_spec->win_cesa_attr(1);
17675d7cb9a8SZbigniew Bodek cpu_win_tbl[t].base = sram_base;
17685d7cb9a8SZbigniew Bodek cpu_win_tbl[t].size = sram_size;
17695d7cb9a8SZbigniew Bodek cpu_win_tbl[t].remap = ~0;
17705d7cb9a8SZbigniew Bodek cpu_wins_no++;
17715d7cb9a8SZbigniew Bodek debugf("sram: base = 0x%0lx size = 0x%0lx\n", sram_base, sram_size);
17725d7cb9a8SZbigniew Bodek
17735d7cb9a8SZbigniew Bodek /* Check if there is a second CESA node */
17745d7cb9a8SZbigniew Bodek while ((node = OF_peer(node)) != 0) {
177587acb7f8SAndrew Turner if (ofw_bus_node_is_compatible(node, "mrvl,cesa-sram")) {
17765d7cb9a8SZbigniew Bodek if (fdt_regsize(node, &sram_base, &sram_size) != 0)
17775d7cb9a8SZbigniew Bodek return (EINVAL);
17785d7cb9a8SZbigniew Bodek break;
17795d7cb9a8SZbigniew Bodek }
17805d7cb9a8SZbigniew Bodek }
17815d7cb9a8SZbigniew Bodek
17825d7cb9a8SZbigniew Bodek if (node == 0)
17835d7cb9a8SZbigniew Bodek return (0);
17845d7cb9a8SZbigniew Bodek
17855d7cb9a8SZbigniew Bodek t++;
178685bf4227SZbigniew Bodek if (t >= nitems(cpu_win_tbl)) {
17875d7cb9a8SZbigniew Bodek debugf("cannot fit CESA tuple into cpu_win_tbl\n");
17885d7cb9a8SZbigniew Bodek return (ENOMEM);
17895d7cb9a8SZbigniew Bodek }
17905d7cb9a8SZbigniew Bodek
17915d7cb9a8SZbigniew Bodek /* Configure window for CESA1 */
1792091cd2f1SMarcin Wojtas cpu_win_tbl[t].target = soc_decode_win_spec->win_cesa_target;
1793091cd2f1SMarcin Wojtas cpu_win_tbl[t].attr = soc_decode_win_spec->win_cesa_attr(1);
179459c993d1SWarner Losh cpu_win_tbl[t].base = sram_base;
179559c993d1SWarner Losh cpu_win_tbl[t].size = sram_size;
179659c993d1SWarner Losh cpu_win_tbl[t].remap = ~0;
179759c993d1SWarner Losh cpu_wins_no++;
179859c993d1SWarner Losh debugf("sram: base = 0x%0lx size = 0x%0lx\n", sram_base, sram_size);
179959c993d1SWarner Losh
180059c993d1SWarner Losh return (0);
180159c993d1SWarner Losh }
180259c993d1SWarner Losh
180359c993d1SWarner Losh static int
fdt_win_process(phandle_t child)180473e48bc6SZbigniew Bodek fdt_win_process(phandle_t child)
180573e48bc6SZbigniew Bodek {
1806c7dbc00cSMarcin Wojtas int i, ret;
180773e48bc6SZbigniew Bodek
180873e48bc6SZbigniew Bodek for (i = 0; soc_nodes[i].compat != NULL; i++) {
180973e48bc6SZbigniew Bodek /* Setup only for enabled devices */
181073e48bc6SZbigniew Bodek if (ofw_bus_node_status_okay(child) == 0)
181173e48bc6SZbigniew Bodek continue;
181273e48bc6SZbigniew Bodek
1813c7dbc00cSMarcin Wojtas if (!ofw_bus_node_is_compatible(child, soc_nodes[i].compat))
181473e48bc6SZbigniew Bodek continue;
181573e48bc6SZbigniew Bodek
181613d464bfSMarcin Wojtas ret = fdt_win_process_child(child, &soc_nodes[i], "reg");
1817c7dbc00cSMarcin Wojtas if (ret != 0)
1818c7dbc00cSMarcin Wojtas return (ret);
1819c7dbc00cSMarcin Wojtas }
1820c7dbc00cSMarcin Wojtas
1821c7dbc00cSMarcin Wojtas return (0);
1822c7dbc00cSMarcin Wojtas }
1823c7dbc00cSMarcin Wojtas
1824c7dbc00cSMarcin Wojtas static int
fdt_win_process_child(phandle_t child,struct soc_node_spec * soc_node,const char * mimo_reg_source)182513d464bfSMarcin Wojtas fdt_win_process_child(phandle_t child, struct soc_node_spec *soc_node,
182613d464bfSMarcin Wojtas const char* mimo_reg_source)
1827c7dbc00cSMarcin Wojtas {
1828c7dbc00cSMarcin Wojtas int addr_cells, size_cells;
1829c7dbc00cSMarcin Wojtas pcell_t reg[8];
1830e10ac1edSWarner Losh u_long base;
1831c7dbc00cSMarcin Wojtas
183273e48bc6SZbigniew Bodek if (fdt_addrsize_cells(OF_parent(child), &addr_cells,
183373e48bc6SZbigniew Bodek &size_cells))
183473e48bc6SZbigniew Bodek return (ENXIO);
183573e48bc6SZbigniew Bodek
183673e48bc6SZbigniew Bodek if ((sizeof(pcell_t) * (addr_cells + size_cells)) > sizeof(reg))
183773e48bc6SZbigniew Bodek return (ENOMEM);
183813d464bfSMarcin Wojtas if (OF_getprop(child, mimo_reg_source, ®, sizeof(reg)) <= 0)
183973e48bc6SZbigniew Bodek return (EINVAL);
184073e48bc6SZbigniew Bodek
184173e48bc6SZbigniew Bodek if (addr_cells <= 2)
184273e48bc6SZbigniew Bodek base = fdt_data_get(®[0], addr_cells);
184373e48bc6SZbigniew Bodek else
184473e48bc6SZbigniew Bodek base = fdt_data_get(®[addr_cells - 2], 2);
1845e10ac1edSWarner Losh fdt_data_get(®[addr_cells], size_cells);
184673e48bc6SZbigniew Bodek
1847afcad11eSMarcin Wojtas if (soc_node->valid_handler != NULL)
1848afcad11eSMarcin Wojtas if (!soc_node->valid_handler())
1849afcad11eSMarcin Wojtas return (EINVAL);
1850afcad11eSMarcin Wojtas
185173e48bc6SZbigniew Bodek base = (base & 0x000fffff) | fdt_immr_va;
185273e48bc6SZbigniew Bodek if (soc_node->decode_handler != NULL)
185373e48bc6SZbigniew Bodek soc_node->decode_handler(base);
185473e48bc6SZbigniew Bodek else
185573e48bc6SZbigniew Bodek return (ENXIO);
185673e48bc6SZbigniew Bodek
185773e48bc6SZbigniew Bodek if (MV_DUMP_WIN && (soc_node->dump_handler != NULL))
185873e48bc6SZbigniew Bodek soc_node->dump_handler(base);
185973e48bc6SZbigniew Bodek
186073e48bc6SZbigniew Bodek return (0);
186173e48bc6SZbigniew Bodek }
1862c7dbc00cSMarcin Wojtas
186373e48bc6SZbigniew Bodek static int
fdt_win_setup(void)186459c993d1SWarner Losh fdt_win_setup(void)
186559c993d1SWarner Losh {
186649b5f559SZbigniew Bodek phandle_t node, child, sb;
186773e48bc6SZbigniew Bodek phandle_t child_pci;
186873e48bc6SZbigniew Bodek int err;
186959c993d1SWarner Losh
187049b5f559SZbigniew Bodek sb = 0;
187159c993d1SWarner Losh node = OF_finddevice("/");
187259c993d1SWarner Losh if (node == -1)
187359c993d1SWarner Losh panic("fdt_win_setup: no root node");
187459c993d1SWarner Losh
18753361fdc4SZbigniew Bodek /* Allow for coherent transactions on the A38x MBUS */
18763361fdc4SZbigniew Bodek if (ofw_bus_node_is_compatible(node, "marvell,armada380"))
18773361fdc4SZbigniew Bodek platform_io_coherent = true;
18783361fdc4SZbigniew Bodek
187959c993d1SWarner Losh /*
188059c993d1SWarner Losh * Traverse through all children of root and simple-bus nodes.
188159c993d1SWarner Losh * For each found device retrieve decode windows data (if applicable).
188259c993d1SWarner Losh */
188359c993d1SWarner Losh child = OF_child(node);
188459c993d1SWarner Losh while (child != 0) {
188573e48bc6SZbigniew Bodek /* Lookup for callback and run */
188673e48bc6SZbigniew Bodek err = fdt_win_process(child);
188759c993d1SWarner Losh if (err != 0)
188859c993d1SWarner Losh return (err);
188959c993d1SWarner Losh
189073e48bc6SZbigniew Bodek /* Process Marvell Armada-XP/38x PCIe controllers */
189173e48bc6SZbigniew Bodek if (ofw_bus_node_is_compatible(child, "marvell,armada-370-pcie")) {
189273e48bc6SZbigniew Bodek child_pci = OF_child(child);
189373e48bc6SZbigniew Bodek while (child_pci != 0) {
1894c7dbc00cSMarcin Wojtas err = fdt_win_process_child(child_pci,
189513d464bfSMarcin Wojtas &soc_nodes[SOC_NODE_PCIE_ENTRY_IDX],
189613d464bfSMarcin Wojtas "assigned-addresses");
189773e48bc6SZbigniew Bodek if (err != 0)
189873e48bc6SZbigniew Bodek return (err);
189959c993d1SWarner Losh
190073e48bc6SZbigniew Bodek child_pci = OF_peer(child_pci);
190173e48bc6SZbigniew Bodek }
190259c993d1SWarner Losh }
190359c993d1SWarner Losh
190459c993d1SWarner Losh /*
190559c993d1SWarner Losh * Once done with root-level children let's move down to
190659c993d1SWarner Losh * simple-bus and its children.
190759c993d1SWarner Losh */
190859c993d1SWarner Losh child = OF_peer(child);
190959c993d1SWarner Losh if ((child == 0) && (node == OF_finddevice("/"))) {
191049b5f559SZbigniew Bodek sb = node = fdt_find_compatible(node, "simple-bus", 0);
191159c993d1SWarner Losh if (node == 0)
191259c993d1SWarner Losh return (ENXIO);
191359c993d1SWarner Losh child = OF_child(node);
191459c993d1SWarner Losh }
191534a3d2c6SWojciech Macek /*
191634a3d2c6SWojciech Macek * Next, move one more level down to internal-regs node (if
191734a3d2c6SWojciech Macek * it is present) and its children. This node also have
191834a3d2c6SWojciech Macek * "simple-bus" compatible.
191934a3d2c6SWojciech Macek */
192049b5f559SZbigniew Bodek if ((child == 0) && (node == sb)) {
192134a3d2c6SWojciech Macek node = fdt_find_compatible(node, "simple-bus", 0);
192234a3d2c6SWojciech Macek if (node == 0)
192334a3d2c6SWojciech Macek return (0);
192434a3d2c6SWojciech Macek child = OF_child(node);
192534a3d2c6SWojciech Macek }
192659c993d1SWarner Losh }
192759c993d1SWarner Losh
192859c993d1SWarner Losh return (0);
192959c993d1SWarner Losh }
193059c993d1SWarner Losh
193159c993d1SWarner Losh static void
fdt_fixup_busfreq(phandle_t root)193259c993d1SWarner Losh fdt_fixup_busfreq(phandle_t root)
193359c993d1SWarner Losh {
193459c993d1SWarner Losh phandle_t sb;
193559c993d1SWarner Losh pcell_t freq;
193659c993d1SWarner Losh
193759c993d1SWarner Losh freq = cpu_to_fdt32(get_tclk());
193859c993d1SWarner Losh
193959c993d1SWarner Losh /*
194059c993d1SWarner Losh * Fix bus speed in cpu node
194159c993d1SWarner Losh */
1942108117ccSOleksandr Tymoshenko if ((sb = OF_finddevice("cpu")) != -1)
194359c993d1SWarner Losh if (fdt_is_compatible_strict(sb, "ARM,88VS584"))
194459c993d1SWarner Losh OF_setprop(sb, "bus-frequency", (void *)&freq,
194559c993d1SWarner Losh sizeof(freq));
194659c993d1SWarner Losh
194759c993d1SWarner Losh /*
194859c993d1SWarner Losh * This fixup sets the simple-bus bus-frequency property.
194959c993d1SWarner Losh */
195059c993d1SWarner Losh if ((sb = fdt_find_compatible(root, "simple-bus", 1)) != 0)
195159c993d1SWarner Losh OF_setprop(sb, "bus-frequency", (void *)&freq, sizeof(freq));
195259c993d1SWarner Losh }
195359c993d1SWarner Losh
195459c993d1SWarner Losh static void
fdt_fixup_ranges(phandle_t root)195559c993d1SWarner Losh fdt_fixup_ranges(phandle_t root)
195659c993d1SWarner Losh {
195759c993d1SWarner Losh phandle_t node;
195859c993d1SWarner Losh pcell_t par_addr_cells, addr_cells, size_cells;
195959c993d1SWarner Losh pcell_t ranges[3], reg[2], *rangesptr;
196059c993d1SWarner Losh int len, tuple_size, tuples_count;
196159c993d1SWarner Losh uint32_t base;
196259c993d1SWarner Losh
196359c993d1SWarner Losh /* Fix-up SoC ranges according to real fdt_immr_pa */
196459c993d1SWarner Losh if ((node = fdt_find_compatible(root, "simple-bus", 1)) != 0) {
196559c993d1SWarner Losh if (fdt_addrsize_cells(node, &addr_cells, &size_cells) == 0 &&
19663ea58997SOleksandr Tymoshenko ((par_addr_cells = fdt_parent_addr_cells(node)) <= 2)) {
196759c993d1SWarner Losh tuple_size = sizeof(pcell_t) * (par_addr_cells +
196859c993d1SWarner Losh addr_cells + size_cells);
196959c993d1SWarner Losh len = OF_getprop(node, "ranges", ranges,
197059c993d1SWarner Losh sizeof(ranges));
197159c993d1SWarner Losh tuples_count = len / tuple_size;
197259c993d1SWarner Losh /* Unexpected settings are not supported */
197359c993d1SWarner Losh if (tuples_count != 1)
197459c993d1SWarner Losh goto fixup_failed;
197559c993d1SWarner Losh
197659c993d1SWarner Losh rangesptr = &ranges[0];
197759c993d1SWarner Losh rangesptr += par_addr_cells;
197859c993d1SWarner Losh base = fdt_data_get((void *)rangesptr, addr_cells);
197959c993d1SWarner Losh *rangesptr = cpu_to_fdt32(fdt_immr_pa);
198059c993d1SWarner Losh if (OF_setprop(node, "ranges", (void *)&ranges[0],
198159c993d1SWarner Losh sizeof(ranges)) < 0)
198259c993d1SWarner Losh goto fixup_failed;
198359c993d1SWarner Losh }
198459c993d1SWarner Losh }
198559c993d1SWarner Losh
198659c993d1SWarner Losh /* Fix-up PCIe reg according to real PCIe registers' PA */
198759c993d1SWarner Losh if ((node = fdt_find_compatible(root, "mrvl,pcie", 1)) != 0) {
198859c993d1SWarner Losh if (fdt_addrsize_cells(OF_parent(node), &par_addr_cells,
198959c993d1SWarner Losh &size_cells) == 0) {
199059c993d1SWarner Losh tuple_size = sizeof(pcell_t) * (par_addr_cells +
199159c993d1SWarner Losh size_cells);
199259c993d1SWarner Losh len = OF_getprop(node, "reg", reg, sizeof(reg));
199359c993d1SWarner Losh tuples_count = len / tuple_size;
199459c993d1SWarner Losh /* Unexpected settings are not supported */
199559c993d1SWarner Losh if (tuples_count != 1)
199659c993d1SWarner Losh goto fixup_failed;
199759c993d1SWarner Losh
199859c993d1SWarner Losh base = fdt_data_get((void *)®[0], par_addr_cells);
199959c993d1SWarner Losh base &= ~0xFF000000;
200059c993d1SWarner Losh base |= fdt_immr_pa;
200159c993d1SWarner Losh reg[0] = cpu_to_fdt32(base);
200259c993d1SWarner Losh if (OF_setprop(node, "reg", (void *)®[0],
200359c993d1SWarner Losh sizeof(reg)) < 0)
200459c993d1SWarner Losh goto fixup_failed;
200559c993d1SWarner Losh }
200659c993d1SWarner Losh }
200759c993d1SWarner Losh /* Fix-up succeeded. May return and continue */
200859c993d1SWarner Losh return;
200959c993d1SWarner Losh
201059c993d1SWarner Losh fixup_failed:
201159c993d1SWarner Losh while (1) {
201259c993d1SWarner Losh /*
201359c993d1SWarner Losh * In case of any error while fixing ranges just hang.
201459c993d1SWarner Losh * 1. No message can be displayed yet since console
201559c993d1SWarner Losh * is not initialized.
201659c993d1SWarner Losh * 2. Going further will cause failure on bus_space_map()
201759c993d1SWarner Losh * relying on the wrong ranges or data abort when
201859c993d1SWarner Losh * accessing PCIe registers.
201959c993d1SWarner Losh */
202059c993d1SWarner Losh }
202159c993d1SWarner Losh }
202259c993d1SWarner Losh
202359c993d1SWarner Losh struct fdt_fixup_entry fdt_fixup_table[] = {
202459c993d1SWarner Losh { "mrvl,DB-88F6281", &fdt_fixup_busfreq },
202559c993d1SWarner Losh { "mrvl,DB-78460", &fdt_fixup_busfreq },
202659c993d1SWarner Losh { "mrvl,DB-78460", &fdt_fixup_ranges },
202759c993d1SWarner Losh { NULL, NULL }
202859c993d1SWarner Losh };
202959c993d1SWarner Losh
2030526de79bSMarcin Wojtas uint32_t
get_tclk(void)2031526de79bSMarcin Wojtas get_tclk(void)
2032526de79bSMarcin Wojtas {
2033526de79bSMarcin Wojtas
2034526de79bSMarcin Wojtas if (soc_decode_win_spec->get_tclk != NULL)
2035526de79bSMarcin Wojtas return soc_decode_win_spec->get_tclk();
2036526de79bSMarcin Wojtas else
2037526de79bSMarcin Wojtas return -1;
2038526de79bSMarcin Wojtas }
2039526de79bSMarcin Wojtas
2040526de79bSMarcin Wojtas uint32_t
get_cpu_freq(void)2041526de79bSMarcin Wojtas get_cpu_freq(void)
2042526de79bSMarcin Wojtas {
2043526de79bSMarcin Wojtas
2044526de79bSMarcin Wojtas if (soc_decode_win_spec->get_cpu_freq != NULL)
2045526de79bSMarcin Wojtas return soc_decode_win_spec->get_cpu_freq();
2046526de79bSMarcin Wojtas else
2047526de79bSMarcin Wojtas return -1;
2048526de79bSMarcin Wojtas }
2049