116694521SOleksandr Tymoshenko /*- 216694521SOleksandr Tymoshenko * Copyright (c) 2006 Benno Rice. 316694521SOleksandr Tymoshenko * Copyright (C) 2007-2011 MARVELL INTERNATIONAL LTD. 4aa0ea9d0SGrzegorz Bernacki * Copyright (c) 2012 Semihalf. 516694521SOleksandr Tymoshenko * All rights reserved. 616694521SOleksandr Tymoshenko * 716694521SOleksandr Tymoshenko * Developed by Semihalf. 816694521SOleksandr Tymoshenko * 916694521SOleksandr Tymoshenko * Redistribution and use in source and binary forms, with or without 1016694521SOleksandr Tymoshenko * modification, are permitted provided that the following conditions 1116694521SOleksandr Tymoshenko * are met: 1216694521SOleksandr Tymoshenko * 1. Redistributions of source code must retain the above copyright 1316694521SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer. 1416694521SOleksandr Tymoshenko * 2. Redistributions in binary form must reproduce the above copyright 1516694521SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer in the 1616694521SOleksandr Tymoshenko * documentation and/or other materials provided with the distribution. 1716694521SOleksandr Tymoshenko * 1816694521SOleksandr Tymoshenko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 1916694521SOleksandr Tymoshenko * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 2016694521SOleksandr Tymoshenko * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 2116694521SOleksandr Tymoshenko * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 2216694521SOleksandr Tymoshenko * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 2316694521SOleksandr Tymoshenko * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 2416694521SOleksandr Tymoshenko * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 2516694521SOleksandr Tymoshenko * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 2616694521SOleksandr Tymoshenko * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF 2716694521SOleksandr Tymoshenko * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 2816694521SOleksandr Tymoshenko * 2916694521SOleksandr Tymoshenko * from: FreeBSD: //depot/projects/arm/src/sys/arm/xscale/pxa2x0/pxa2x0_icu.c, rev 1 3016694521SOleksandr Tymoshenko * from: FreeBSD: src/sys/arm/mv/ic.c,v 1.5 2011/02/08 01:49:30 3116694521SOleksandr Tymoshenko */ 3216694521SOleksandr Tymoshenko 3316694521SOleksandr Tymoshenko #include <sys/cdefs.h> 3416694521SOleksandr Tymoshenko __FBSDID("$FreeBSD$"); 3516694521SOleksandr Tymoshenko 36ca8e2078SWojciech Macek #include "opt_platform.h" 37ca8e2078SWojciech Macek 3816694521SOleksandr Tymoshenko #include <sys/param.h> 3916694521SOleksandr Tymoshenko #include <sys/systm.h> 4016694521SOleksandr Tymoshenko #include <sys/bus.h> 4116694521SOleksandr Tymoshenko #include <sys/kernel.h> 4216694521SOleksandr Tymoshenko #include <sys/cpuset.h> 4316694521SOleksandr Tymoshenko #include <sys/ktr.h> 44ca8e2078SWojciech Macek #include <sys/kdb.h> 4516694521SOleksandr Tymoshenko #include <sys/module.h> 46ca8e2078SWojciech Macek #include <sys/lock.h> 47ca8e2078SWojciech Macek #include <sys/mutex.h> 4816694521SOleksandr Tymoshenko #include <sys/rman.h> 49ca8e2078SWojciech Macek #include <sys/proc.h> 5016694521SOleksandr Tymoshenko 5116694521SOleksandr Tymoshenko #include <machine/bus.h> 5216694521SOleksandr Tymoshenko #include <machine/intr.h> 5316694521SOleksandr Tymoshenko #include <machine/smp.h> 5416694521SOleksandr Tymoshenko 55aa0ea9d0SGrzegorz Bernacki #include <arm/mv/mvvar.h> 56ca8e2078SWojciech Macek #include <arm/mv/mvreg.h> 57aa0ea9d0SGrzegorz Bernacki 5816694521SOleksandr Tymoshenko #include <dev/ofw/ofw_bus.h> 5916694521SOleksandr Tymoshenko #include <dev/ofw/ofw_bus_subr.h> 60aa0ea9d0SGrzegorz Bernacki #include <dev/fdt/fdt_common.h> 6116694521SOleksandr Tymoshenko 6259c3cb81SAndrew Turner #ifdef INTRNG 63ca8e2078SWojciech Macek #include "pic_if.h" 64ca8e2078SWojciech Macek #endif 65ca8e2078SWojciech Macek 66aa0ea9d0SGrzegorz Bernacki #ifdef DEBUG 67aa0ea9d0SGrzegorz Bernacki #define debugf(fmt, args...) do { printf("%s(): ", __func__); \ 68aa0ea9d0SGrzegorz Bernacki printf(fmt,##args); } while (0) 69aa0ea9d0SGrzegorz Bernacki #else 70aa0ea9d0SGrzegorz Bernacki #define debugf(fmt, args...) 71aa0ea9d0SGrzegorz Bernacki #endif 72aa0ea9d0SGrzegorz Bernacki 73aa0ea9d0SGrzegorz Bernacki #define MPIC_INT_ERR 4 74aa0ea9d0SGrzegorz Bernacki #define MPIC_INT_MSI 96 7516694521SOleksandr Tymoshenko 767e53dd74SWojciech Macek #define MPIC_IRQ_MASK 0x3ff 7716694521SOleksandr Tymoshenko 7816694521SOleksandr Tymoshenko #define MPIC_CTRL 0x0 7916694521SOleksandr Tymoshenko #define MPIC_SOFT_INT 0x4 80aa0ea9d0SGrzegorz Bernacki #define MPIC_SOFT_INT_DRBL1 (1 << 5) 8116694521SOleksandr Tymoshenko #define MPIC_ERR_CAUSE 0x20 8216694521SOleksandr Tymoshenko #define MPIC_ISE 0x30 8316694521SOleksandr Tymoshenko #define MPIC_ICE 0x34 84ca8e2078SWojciech Macek #define MPIC_INT_CTL(irq) (0x100 + (irq)*4) 8516694521SOleksandr Tymoshenko 86ca8e2078SWojciech Macek #define MPIC_INT_IRQ_FIQ_MASK(cpuid) (0x101 << (cpuid)) 87ca8e2078SWojciech Macek #define MPIC_CTRL_NIRQS(ctrl) (((ctrl) >> 2) & 0x3ff) 8816694521SOleksandr Tymoshenko 89ca8e2078SWojciech Macek #define MPIC_IN_DRBL 0x08 90ca8e2078SWojciech Macek #define MPIC_IN_DRBL_MASK 0x0c 91ca8e2078SWojciech Macek #define MPIC_PPI_CAUSE 0x10 92ca8e2078SWojciech Macek #define MPIC_CTP 0x40 93ca8e2078SWojciech Macek #define MPIC_IIACK 0x44 94ca8e2078SWojciech Macek #define MPIC_ISM 0x48 95ca8e2078SWojciech Macek #define MPIC_ICM 0x4c 96ca8e2078SWojciech Macek #define MPIC_ERR_MASK 0xe50 97ca8e2078SWojciech Macek 98ca8e2078SWojciech Macek #define MPIC_PPI 32 9916694521SOleksandr Tymoshenko 10059c3cb81SAndrew Turner #ifdef INTRNG 101bff6be3eSSvatopluk Kraus struct mv_mpic_irqsrc { 102bff6be3eSSvatopluk Kraus struct intr_irqsrc mmi_isrc; 103bff6be3eSSvatopluk Kraus u_int mmi_irq; 104bff6be3eSSvatopluk Kraus }; 105bff6be3eSSvatopluk Kraus #endif 106bff6be3eSSvatopluk Kraus 10716694521SOleksandr Tymoshenko struct mv_mpic_softc { 108aa0ea9d0SGrzegorz Bernacki device_t sc_dev; 109ca8e2078SWojciech Macek struct resource * mpic_res[4]; 11016694521SOleksandr Tymoshenko bus_space_tag_t mpic_bst; 11116694521SOleksandr Tymoshenko bus_space_handle_t mpic_bsh; 11216694521SOleksandr Tymoshenko bus_space_tag_t cpu_bst; 11316694521SOleksandr Tymoshenko bus_space_handle_t cpu_bsh; 114aa0ea9d0SGrzegorz Bernacki bus_space_tag_t drbl_bst; 115aa0ea9d0SGrzegorz Bernacki bus_space_handle_t drbl_bsh; 116ca8e2078SWojciech Macek struct mtx mtx; 11759c3cb81SAndrew Turner #ifdef INTRNG 118bff6be3eSSvatopluk Kraus struct mv_mpic_irqsrc * mpic_isrcs; 119bff6be3eSSvatopluk Kraus #endif 120ca8e2078SWojciech Macek int nirqs; 121ca8e2078SWojciech Macek void * intr_hand; 12216694521SOleksandr Tymoshenko }; 12316694521SOleksandr Tymoshenko 12416694521SOleksandr Tymoshenko static struct resource_spec mv_mpic_spec[] = { 12516694521SOleksandr Tymoshenko { SYS_RES_MEMORY, 0, RF_ACTIVE }, 12616694521SOleksandr Tymoshenko { SYS_RES_MEMORY, 1, RF_ACTIVE }, 127ca8e2078SWojciech Macek { SYS_RES_MEMORY, 2, RF_ACTIVE | RF_OPTIONAL }, 128ca8e2078SWojciech Macek { SYS_RES_IRQ, 0, RF_ACTIVE | RF_OPTIONAL }, 12916694521SOleksandr Tymoshenko { -1, 0 } 13016694521SOleksandr Tymoshenko }; 13116694521SOleksandr Tymoshenko 132ca8e2078SWojciech Macek static struct ofw_compat_data compat_data[] = { 133ca8e2078SWojciech Macek {"mrvl,mpic", true}, 134ca8e2078SWojciech Macek {"marvell,mpic", true}, 135ca8e2078SWojciech Macek {NULL, false} 136ca8e2078SWojciech Macek }; 137ca8e2078SWojciech Macek 13816694521SOleksandr Tymoshenko static struct mv_mpic_softc *mv_mpic_sc = NULL; 13916694521SOleksandr Tymoshenko 14016694521SOleksandr Tymoshenko void mpic_send_ipi(int cpus, u_int ipi); 14116694521SOleksandr Tymoshenko 14216694521SOleksandr Tymoshenko static int mv_mpic_probe(device_t); 14316694521SOleksandr Tymoshenko static int mv_mpic_attach(device_t); 14416694521SOleksandr Tymoshenko uint32_t mv_mpic_get_cause(void); 14516694521SOleksandr Tymoshenko uint32_t mv_mpic_get_cause_err(void); 146aa0ea9d0SGrzegorz Bernacki uint32_t mv_mpic_get_msi(void); 147ca8e2078SWojciech Macek static void mpic_unmask_irq(uintptr_t nb); 148ca8e2078SWojciech Macek static void mpic_mask_irq(uintptr_t nb); 149ca8e2078SWojciech Macek static void mpic_mask_irq_err(uintptr_t nb); 150ca8e2078SWojciech Macek static void mpic_unmask_irq_err(uintptr_t nb); 151*c7a65ae3SWojciech Macek static boolean_t mpic_irq_is_percpu(uintptr_t); 1520044ecdeSLuiz Otavio O Souza #ifdef INTRNG 153ca8e2078SWojciech Macek static int mpic_intr(void *arg); 154ca8e2078SWojciech Macek #endif 1550044ecdeSLuiz Otavio O Souza static void mpic_unmask_msi(void); 156ca8e2078SWojciech Macek 157ca8e2078SWojciech Macek #define MPIC_WRITE(softc, reg, val) \ 158ca8e2078SWojciech Macek bus_space_write_4((softc)->mpic_bst, (softc)->mpic_bsh, (reg), (val)) 159ca8e2078SWojciech Macek #define MPIC_READ(softc, reg) \ 160ca8e2078SWojciech Macek bus_space_read_4((softc)->mpic_bst, (softc)->mpic_bsh, (reg)) 16116694521SOleksandr Tymoshenko 16216694521SOleksandr Tymoshenko #define MPIC_CPU_WRITE(softc, reg, val) \ 16316694521SOleksandr Tymoshenko bus_space_write_4((softc)->cpu_bst, (softc)->cpu_bsh, (reg), (val)) 16416694521SOleksandr Tymoshenko #define MPIC_CPU_READ(softc, reg) \ 16516694521SOleksandr Tymoshenko bus_space_read_4((softc)->cpu_bst, (softc)->cpu_bsh, (reg)) 16616694521SOleksandr Tymoshenko 167aa0ea9d0SGrzegorz Bernacki #define MPIC_DRBL_WRITE(softc, reg, val) \ 168aa0ea9d0SGrzegorz Bernacki bus_space_write_4((softc)->drbl_bst, (softc)->drbl_bsh, (reg), (val)) 169aa0ea9d0SGrzegorz Bernacki #define MPIC_DRBL_READ(softc, reg) \ 170aa0ea9d0SGrzegorz Bernacki bus_space_read_4((softc)->drbl_bst, (softc)->drbl_bsh, (reg)) 171aa0ea9d0SGrzegorz Bernacki 17216694521SOleksandr Tymoshenko static int 17316694521SOleksandr Tymoshenko mv_mpic_probe(device_t dev) 17416694521SOleksandr Tymoshenko { 17516694521SOleksandr Tymoshenko 176add35ed5SIan Lepore if (!ofw_bus_status_okay(dev)) 177add35ed5SIan Lepore return (ENXIO); 178add35ed5SIan Lepore 179ca8e2078SWojciech Macek if (!ofw_bus_search_compatible(dev, compat_data)->ocd_data) 18016694521SOleksandr Tymoshenko return (ENXIO); 18116694521SOleksandr Tymoshenko 18216694521SOleksandr Tymoshenko device_set_desc(dev, "Marvell Integrated Interrupt Controller"); 18316694521SOleksandr Tymoshenko return (0); 18416694521SOleksandr Tymoshenko } 18516694521SOleksandr Tymoshenko 18659c3cb81SAndrew Turner #ifdef INTRNG 187bff6be3eSSvatopluk Kraus static int 188bff6be3eSSvatopluk Kraus mv_mpic_register_isrcs(struct mv_mpic_softc *sc) 189bff6be3eSSvatopluk Kraus { 190bff6be3eSSvatopluk Kraus int error; 191bff6be3eSSvatopluk Kraus uint32_t irq; 192bff6be3eSSvatopluk Kraus struct intr_irqsrc *isrc; 193bff6be3eSSvatopluk Kraus const char *name; 194bff6be3eSSvatopluk Kraus 195bff6be3eSSvatopluk Kraus sc->mpic_isrcs = malloc(sc->nirqs * sizeof (*sc->mpic_isrcs), M_DEVBUF, 196bff6be3eSSvatopluk Kraus M_WAITOK | M_ZERO); 197bff6be3eSSvatopluk Kraus 198bff6be3eSSvatopluk Kraus name = device_get_nameunit(sc->sc_dev); 199bff6be3eSSvatopluk Kraus for (irq = 0; irq < sc->nirqs; irq++) { 200bff6be3eSSvatopluk Kraus sc->mpic_isrcs[irq].mmi_irq = irq; 201bff6be3eSSvatopluk Kraus 202bff6be3eSSvatopluk Kraus isrc = &sc->mpic_isrcs[irq].mmi_isrc; 203bff6be3eSSvatopluk Kraus if (irq < MPIC_PPI) { 204bff6be3eSSvatopluk Kraus error = intr_isrc_register(isrc, sc->sc_dev, 205bff6be3eSSvatopluk Kraus INTR_ISRCF_PPI, "%s", name); 206bff6be3eSSvatopluk Kraus } else { 207bff6be3eSSvatopluk Kraus error = intr_isrc_register(isrc, sc->sc_dev, 0, "%s", 208bff6be3eSSvatopluk Kraus name); 209bff6be3eSSvatopluk Kraus } 210bff6be3eSSvatopluk Kraus if (error != 0) { 211bff6be3eSSvatopluk Kraus /* XXX call intr_isrc_deregister() */ 212bff6be3eSSvatopluk Kraus device_printf(sc->sc_dev, "%s failed", __func__); 213bff6be3eSSvatopluk Kraus return (error); 214bff6be3eSSvatopluk Kraus } 215bff6be3eSSvatopluk Kraus } 216bff6be3eSSvatopluk Kraus return (0); 217bff6be3eSSvatopluk Kraus } 218bff6be3eSSvatopluk Kraus #endif 219bff6be3eSSvatopluk Kraus 22016694521SOleksandr Tymoshenko static int 22116694521SOleksandr Tymoshenko mv_mpic_attach(device_t dev) 22216694521SOleksandr Tymoshenko { 22316694521SOleksandr Tymoshenko struct mv_mpic_softc *sc; 22416694521SOleksandr Tymoshenko int error; 225ca8e2078SWojciech Macek uint32_t val; 22616694521SOleksandr Tymoshenko 22716694521SOleksandr Tymoshenko sc = (struct mv_mpic_softc *)device_get_softc(dev); 22816694521SOleksandr Tymoshenko 22916694521SOleksandr Tymoshenko if (mv_mpic_sc != NULL) 23016694521SOleksandr Tymoshenko return (ENXIO); 23116694521SOleksandr Tymoshenko mv_mpic_sc = sc; 23216694521SOleksandr Tymoshenko 233aa0ea9d0SGrzegorz Bernacki sc->sc_dev = dev; 234aa0ea9d0SGrzegorz Bernacki 235ca8e2078SWojciech Macek mtx_init(&sc->mtx, "MPIC lock", NULL, MTX_SPIN); 236ca8e2078SWojciech Macek 23716694521SOleksandr Tymoshenko error = bus_alloc_resources(dev, mv_mpic_spec, sc->mpic_res); 23816694521SOleksandr Tymoshenko if (error) { 23916694521SOleksandr Tymoshenko device_printf(dev, "could not allocate resources\n"); 24016694521SOleksandr Tymoshenko return (ENXIO); 24116694521SOleksandr Tymoshenko } 24259c3cb81SAndrew Turner #ifdef INTRNG 243ca8e2078SWojciech Macek if (sc->mpic_res[3] == NULL) 244ca8e2078SWojciech Macek device_printf(dev, "No interrupt to use.\n"); 245ca8e2078SWojciech Macek else 246ca8e2078SWojciech Macek bus_setup_intr(dev, sc->mpic_res[3], INTR_TYPE_CLK, 247ca8e2078SWojciech Macek mpic_intr, NULL, sc, &sc->intr_hand); 248ca8e2078SWojciech Macek #endif 24916694521SOleksandr Tymoshenko 25016694521SOleksandr Tymoshenko sc->mpic_bst = rman_get_bustag(sc->mpic_res[0]); 25116694521SOleksandr Tymoshenko sc->mpic_bsh = rman_get_bushandle(sc->mpic_res[0]); 25216694521SOleksandr Tymoshenko 25316694521SOleksandr Tymoshenko sc->cpu_bst = rman_get_bustag(sc->mpic_res[1]); 25416694521SOleksandr Tymoshenko sc->cpu_bsh = rman_get_bushandle(sc->mpic_res[1]); 25516694521SOleksandr Tymoshenko 256ca8e2078SWojciech Macek if (sc->mpic_res[2] != NULL) { 257ca8e2078SWojciech Macek /* This is required only if MSIs are used. */ 258aa0ea9d0SGrzegorz Bernacki sc->drbl_bst = rman_get_bustag(sc->mpic_res[2]); 259aa0ea9d0SGrzegorz Bernacki sc->drbl_bsh = rman_get_bushandle(sc->mpic_res[2]); 260ca8e2078SWojciech Macek } 261aa0ea9d0SGrzegorz Bernacki 2620044ecdeSLuiz Otavio O Souza MPIC_WRITE(mv_mpic_sc, MPIC_CTRL, 1); 26316694521SOleksandr Tymoshenko MPIC_CPU_WRITE(mv_mpic_sc, MPIC_CTP, 0); 26416694521SOleksandr Tymoshenko 265ca8e2078SWojciech Macek val = MPIC_READ(mv_mpic_sc, MPIC_CTRL); 266ca8e2078SWojciech Macek sc->nirqs = MPIC_CTRL_NIRQS(val); 267ca8e2078SWojciech Macek 26859c3cb81SAndrew Turner #ifdef INTRNG 269bff6be3eSSvatopluk Kraus if (mv_mpic_register_isrcs(sc) != 0) { 270bff6be3eSSvatopluk Kraus device_printf(dev, "could not register PIC ISRCs\n"); 271bff6be3eSSvatopluk Kraus bus_release_resources(dev, mv_mpic_spec, sc->mpic_res); 272bff6be3eSSvatopluk Kraus return (ENXIO); 273bff6be3eSSvatopluk Kraus } 274b488f7aaSZbigniew Bodek 275b488f7aaSZbigniew Bodek OF_device_register_xref(OF_xref_from_node(ofw_bus_get_node(dev)), dev); 276b488f7aaSZbigniew Bodek 2779346e913SAndrew Turner if (intr_pic_register(dev, OF_xref_from_device(dev)) == NULL) { 278ca8e2078SWojciech Macek device_printf(dev, "could not register PIC\n"); 279ca8e2078SWojciech Macek bus_release_resources(dev, mv_mpic_spec, sc->mpic_res); 280ca8e2078SWojciech Macek return (ENXIO); 281ca8e2078SWojciech Macek } 282ca8e2078SWojciech Macek #endif 283ca8e2078SWojciech Macek 284ca8e2078SWojciech Macek mpic_unmask_msi(); 285aa0ea9d0SGrzegorz Bernacki 28616694521SOleksandr Tymoshenko return (0); 28716694521SOleksandr Tymoshenko } 28816694521SOleksandr Tymoshenko 28959c3cb81SAndrew Turner #ifdef INTRNG 290ca8e2078SWojciech Macek static int 291ca8e2078SWojciech Macek mpic_intr(void *arg) 292ca8e2078SWojciech Macek { 293ca8e2078SWojciech Macek struct mv_mpic_softc *sc; 294ca8e2078SWojciech Macek uint32_t cause, irqsrc; 295ca8e2078SWojciech Macek unsigned int irq; 296ca8e2078SWojciech Macek u_int cpuid; 297ca8e2078SWojciech Macek 298ca8e2078SWojciech Macek sc = arg; 299ca8e2078SWojciech Macek cpuid = PCPU_GET(cpuid); 300ca8e2078SWojciech Macek irq = 0; 301ca8e2078SWojciech Macek 302ca8e2078SWojciech Macek for (cause = MPIC_CPU_READ(sc, MPIC_PPI_CAUSE); cause > 0; 303ca8e2078SWojciech Macek cause >>= 1, irq++) { 304ca8e2078SWojciech Macek if (cause & 1) { 305ca8e2078SWojciech Macek irqsrc = MPIC_READ(sc, MPIC_INT_CTL(irq)); 306ca8e2078SWojciech Macek if ((irqsrc & MPIC_INT_IRQ_FIQ_MASK(cpuid)) == 0) 307ca8e2078SWojciech Macek continue; 308bff6be3eSSvatopluk Kraus if (intr_isrc_dispatch(&sc->mpic_isrcs[irq].mmi_isrc, 309bff6be3eSSvatopluk Kraus curthread->td_intr_frame) != 0) { 310ca8e2078SWojciech Macek mpic_mask_irq(irq); 311bff6be3eSSvatopluk Kraus device_printf(sc->sc_dev, "Stray irq %u " 312bff6be3eSSvatopluk Kraus "disabled\n", irq); 313ca8e2078SWojciech Macek } 314ca8e2078SWojciech Macek } 315ca8e2078SWojciech Macek } 316ca8e2078SWojciech Macek 317ca8e2078SWojciech Macek return (FILTER_HANDLED); 318ca8e2078SWojciech Macek } 319ca8e2078SWojciech Macek 320ca8e2078SWojciech Macek static void 321bff6be3eSSvatopluk Kraus mpic_disable_intr(device_t dev, struct intr_irqsrc *isrc) 322ca8e2078SWojciech Macek { 323ca8e2078SWojciech Macek u_int irq; 324ca8e2078SWojciech Macek 325bff6be3eSSvatopluk Kraus irq = ((struct mv_mpic_irqsrc *)isrc)->mmi_irq; 326ca8e2078SWojciech Macek mpic_mask_irq(irq); 327ca8e2078SWojciech Macek } 328ca8e2078SWojciech Macek 329ca8e2078SWojciech Macek static void 330bff6be3eSSvatopluk Kraus mpic_enable_intr(device_t dev, struct intr_irqsrc *isrc) 331ca8e2078SWojciech Macek { 332ca8e2078SWojciech Macek u_int irq; 333ca8e2078SWojciech Macek 334bff6be3eSSvatopluk Kraus irq = ((struct mv_mpic_irqsrc *)isrc)->mmi_irq; 335ca8e2078SWojciech Macek mpic_unmask_irq(irq); 336ca8e2078SWojciech Macek } 337bff6be3eSSvatopluk Kraus 338bff6be3eSSvatopluk Kraus static int 339bff6be3eSSvatopluk Kraus mpic_map_intr(device_t dev, struct intr_map_data *data, 340bff6be3eSSvatopluk Kraus struct intr_irqsrc **isrcp) 341bff6be3eSSvatopluk Kraus { 342cd642c88SSvatopluk Kraus struct intr_map_data_fdt *daf; 343bff6be3eSSvatopluk Kraus struct mv_mpic_softc *sc; 344bff6be3eSSvatopluk Kraus 345cd642c88SSvatopluk Kraus if (data->type != INTR_MAP_DATA_FDT) 346cd642c88SSvatopluk Kraus return (ENOTSUP); 347bff6be3eSSvatopluk Kraus 348cd642c88SSvatopluk Kraus sc = device_get_softc(dev); 349cd642c88SSvatopluk Kraus daf = (struct intr_map_data_fdt *)data; 350cd642c88SSvatopluk Kraus 351cd642c88SSvatopluk Kraus if (daf->ncells !=1 || daf->cells[0] >= sc->nirqs) 352bff6be3eSSvatopluk Kraus return (EINVAL); 353bff6be3eSSvatopluk Kraus 354cd642c88SSvatopluk Kraus *isrcp = &sc->mpic_isrcs[daf->cells[0]].mmi_isrc; 355bff6be3eSSvatopluk Kraus return (0); 356bff6be3eSSvatopluk Kraus } 357bff6be3eSSvatopluk Kraus 358ca8e2078SWojciech Macek static void 359ca8e2078SWojciech Macek mpic_pre_ithread(device_t dev, struct intr_irqsrc *isrc) 360ca8e2078SWojciech Macek { 361ca8e2078SWojciech Macek 362bff6be3eSSvatopluk Kraus mpic_disable_intr(dev, isrc); 363ca8e2078SWojciech Macek } 364ca8e2078SWojciech Macek 365ca8e2078SWojciech Macek static void 366ca8e2078SWojciech Macek mpic_post_ithread(device_t dev, struct intr_irqsrc *isrc) 367ca8e2078SWojciech Macek { 368ca8e2078SWojciech Macek 369bff6be3eSSvatopluk Kraus mpic_enable_intr(dev, isrc); 370ca8e2078SWojciech Macek } 371babd7717SSvatopluk Kraus 372babd7717SSvatopluk Kraus static void 373babd7717SSvatopluk Kraus mpic_post_filter(device_t dev, struct intr_irqsrc *isrc) 374babd7717SSvatopluk Kraus { 375babd7717SSvatopluk Kraus } 376ca8e2078SWojciech Macek #endif 377ca8e2078SWojciech Macek 37816694521SOleksandr Tymoshenko static device_method_t mv_mpic_methods[] = { 37916694521SOleksandr Tymoshenko DEVMETHOD(device_probe, mv_mpic_probe), 38016694521SOleksandr Tymoshenko DEVMETHOD(device_attach, mv_mpic_attach), 381ca8e2078SWojciech Macek 38259c3cb81SAndrew Turner #ifdef INTRNG 383bff6be3eSSvatopluk Kraus DEVMETHOD(pic_disable_intr, mpic_disable_intr), 384bff6be3eSSvatopluk Kraus DEVMETHOD(pic_enable_intr, mpic_enable_intr), 385bff6be3eSSvatopluk Kraus DEVMETHOD(pic_map_intr, mpic_map_intr), 386babd7717SSvatopluk Kraus DEVMETHOD(pic_post_filter, mpic_post_filter), 387ca8e2078SWojciech Macek DEVMETHOD(pic_post_ithread, mpic_post_ithread), 388ca8e2078SWojciech Macek DEVMETHOD(pic_pre_ithread, mpic_pre_ithread), 389ca8e2078SWojciech Macek #endif 39016694521SOleksandr Tymoshenko { 0, 0 } 39116694521SOleksandr Tymoshenko }; 39216694521SOleksandr Tymoshenko 39316694521SOleksandr Tymoshenko static driver_t mv_mpic_driver = { 39416694521SOleksandr Tymoshenko "mpic", 39516694521SOleksandr Tymoshenko mv_mpic_methods, 39616694521SOleksandr Tymoshenko sizeof(struct mv_mpic_softc), 39716694521SOleksandr Tymoshenko }; 39816694521SOleksandr Tymoshenko 39916694521SOleksandr Tymoshenko static devclass_t mv_mpic_devclass; 40016694521SOleksandr Tymoshenko 401ca8e2078SWojciech Macek EARLY_DRIVER_MODULE(mpic, simplebus, mv_mpic_driver, mv_mpic_devclass, 0, 0, 402da081cb5SZbigniew Bodek BUS_PASS_INTERRUPT + BUS_PASS_ORDER_LATE); 40316694521SOleksandr Tymoshenko 40459c3cb81SAndrew Turner #ifndef INTRNG 40516694521SOleksandr Tymoshenko int 40616694521SOleksandr Tymoshenko arm_get_next_irq(int last) 40716694521SOleksandr Tymoshenko { 40816694521SOleksandr Tymoshenko u_int irq, next = -1; 40916694521SOleksandr Tymoshenko 4107e53dd74SWojciech Macek irq = mv_mpic_get_cause() & MPIC_IRQ_MASK; 41116694521SOleksandr Tymoshenko CTR2(KTR_INTR, "%s: irq:%#x", __func__, irq); 41216694521SOleksandr Tymoshenko 4137e53dd74SWojciech Macek if (irq != MPIC_IRQ_MASK) { 414aa0ea9d0SGrzegorz Bernacki if (irq == MPIC_INT_ERR) 41516694521SOleksandr Tymoshenko irq = mv_mpic_get_cause_err(); 416aa0ea9d0SGrzegorz Bernacki if (irq == MPIC_INT_MSI) 417aa0ea9d0SGrzegorz Bernacki irq = mv_mpic_get_msi(); 41816694521SOleksandr Tymoshenko next = irq; 41916694521SOleksandr Tymoshenko } 42016694521SOleksandr Tymoshenko 42116694521SOleksandr Tymoshenko CTR3(KTR_INTR, "%s: last=%d, next=%d", __func__, last, next); 42216694521SOleksandr Tymoshenko return (next); 42316694521SOleksandr Tymoshenko } 42416694521SOleksandr Tymoshenko 42516694521SOleksandr Tymoshenko /* 42616694521SOleksandr Tymoshenko * XXX We can make arm_enable_irq to operate on ICE and then mask/unmask only 42716694521SOleksandr Tymoshenko * by ISM/ICM and remove access to ICE in masking operation 42816694521SOleksandr Tymoshenko */ 42916694521SOleksandr Tymoshenko void 43016694521SOleksandr Tymoshenko arm_mask_irq(uintptr_t nb) 43116694521SOleksandr Tymoshenko { 43216694521SOleksandr Tymoshenko 433ca8e2078SWojciech Macek mpic_mask_irq(nb); 43416694521SOleksandr Tymoshenko } 43516694521SOleksandr Tymoshenko 43616694521SOleksandr Tymoshenko void 43716694521SOleksandr Tymoshenko arm_unmask_irq(uintptr_t nb) 43816694521SOleksandr Tymoshenko { 43916694521SOleksandr Tymoshenko 440ca8e2078SWojciech Macek mpic_unmask_irq(nb); 44116694521SOleksandr Tymoshenko } 442ca8e2078SWojciech Macek #endif 443ca8e2078SWojciech Macek 444ca8e2078SWojciech Macek static void 445ca8e2078SWojciech Macek mpic_unmask_msi(void) 446ca8e2078SWojciech Macek { 447ca8e2078SWojciech Macek 448ca8e2078SWojciech Macek mpic_unmask_irq(MPIC_INT_MSI); 449ca8e2078SWojciech Macek } 450ca8e2078SWojciech Macek 451ca8e2078SWojciech Macek static void 452ca8e2078SWojciech Macek mpic_unmask_irq_err(uintptr_t nb) 453ca8e2078SWojciech Macek { 45416694521SOleksandr Tymoshenko uint32_t mask; 45516694521SOleksandr Tymoshenko uint8_t bit_off; 45616694521SOleksandr Tymoshenko 4570044ecdeSLuiz Otavio O Souza MPIC_WRITE(mv_mpic_sc, MPIC_ISE, MPIC_INT_ERR); 458aa0ea9d0SGrzegorz Bernacki MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ICM, MPIC_INT_ERR); 45916694521SOleksandr Tymoshenko 460aa0ea9d0SGrzegorz Bernacki bit_off = nb - ERR_IRQ; 46116694521SOleksandr Tymoshenko mask = MPIC_CPU_READ(mv_mpic_sc, MPIC_ERR_MASK); 46216694521SOleksandr Tymoshenko mask |= (1 << bit_off); 46316694521SOleksandr Tymoshenko MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ERR_MASK, mask); 46416694521SOleksandr Tymoshenko } 46516694521SOleksandr Tymoshenko 466aa0ea9d0SGrzegorz Bernacki static void 467ca8e2078SWojciech Macek mpic_mask_irq_err(uintptr_t nb) 468ca8e2078SWojciech Macek { 469ca8e2078SWojciech Macek uint32_t mask; 470ca8e2078SWojciech Macek uint8_t bit_off; 471ca8e2078SWojciech Macek 472ca8e2078SWojciech Macek bit_off = nb - ERR_IRQ; 473ca8e2078SWojciech Macek mask = MPIC_CPU_READ(mv_mpic_sc, MPIC_ERR_MASK); 474ca8e2078SWojciech Macek mask &= ~(1 << bit_off); 475ca8e2078SWojciech Macek MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ERR_MASK, mask); 476ca8e2078SWojciech Macek } 477ca8e2078SWojciech Macek 478*c7a65ae3SWojciech Macek static boolean_t 479*c7a65ae3SWojciech Macek mpic_irq_is_percpu(uintptr_t nb) 480*c7a65ae3SWojciech Macek { 481*c7a65ae3SWojciech Macek if (nb < MPIC_PPI) 482*c7a65ae3SWojciech Macek return TRUE; 483*c7a65ae3SWojciech Macek 484*c7a65ae3SWojciech Macek return FALSE; 485*c7a65ae3SWojciech Macek } 486*c7a65ae3SWojciech Macek 487ca8e2078SWojciech Macek static void 488ca8e2078SWojciech Macek mpic_unmask_irq(uintptr_t nb) 489aa0ea9d0SGrzegorz Bernacki { 490aa0ea9d0SGrzegorz Bernacki 491*c7a65ae3SWojciech Macek if (mpic_irq_is_percpu(nb)) 492ca8e2078SWojciech Macek MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ICM, nb); 493*c7a65ae3SWojciech Macek else if (nb < ERR_IRQ) 494*c7a65ae3SWojciech Macek MPIC_WRITE(mv_mpic_sc, MPIC_ISE, nb); 495*c7a65ae3SWojciech Macek else if (nb < MSI_IRQ) 496ca8e2078SWojciech Macek mpic_unmask_irq_err(nb); 497ca8e2078SWojciech Macek 498ca8e2078SWojciech Macek if (nb == 0) 499ca8e2078SWojciech Macek MPIC_CPU_WRITE(mv_mpic_sc, MPIC_IN_DRBL_MASK, 0xffffffff); 500ca8e2078SWojciech Macek } 501ca8e2078SWojciech Macek 502ca8e2078SWojciech Macek static void 503ca8e2078SWojciech Macek mpic_mask_irq(uintptr_t nb) 504ca8e2078SWojciech Macek { 505ca8e2078SWojciech Macek 506*c7a65ae3SWojciech Macek if (mpic_irq_is_percpu(nb)) 507ca8e2078SWojciech Macek MPIC_CPU_WRITE(mv_mpic_sc, MPIC_ISM, nb); 508*c7a65ae3SWojciech Macek else if (nb < ERR_IRQ) 509*c7a65ae3SWojciech Macek MPIC_WRITE(mv_mpic_sc, MPIC_ICE, nb); 510*c7a65ae3SWojciech Macek else if (nb < MSI_IRQ) 511ca8e2078SWojciech Macek mpic_mask_irq_err(nb); 512aa0ea9d0SGrzegorz Bernacki } 513aa0ea9d0SGrzegorz Bernacki 51416694521SOleksandr Tymoshenko uint32_t 51516694521SOleksandr Tymoshenko mv_mpic_get_cause(void) 51616694521SOleksandr Tymoshenko { 51716694521SOleksandr Tymoshenko 51816694521SOleksandr Tymoshenko return (MPIC_CPU_READ(mv_mpic_sc, MPIC_IIACK)); 51916694521SOleksandr Tymoshenko } 52016694521SOleksandr Tymoshenko 52116694521SOleksandr Tymoshenko uint32_t 52216694521SOleksandr Tymoshenko mv_mpic_get_cause_err(void) 52316694521SOleksandr Tymoshenko { 52416694521SOleksandr Tymoshenko uint32_t err_cause; 52516694521SOleksandr Tymoshenko uint8_t bit_off; 52616694521SOleksandr Tymoshenko 5270044ecdeSLuiz Otavio O Souza err_cause = MPIC_READ(mv_mpic_sc, MPIC_ERR_CAUSE); 52816694521SOleksandr Tymoshenko 52916694521SOleksandr Tymoshenko if (err_cause) 53016694521SOleksandr Tymoshenko bit_off = ffs(err_cause) - 1; 53116694521SOleksandr Tymoshenko else 53216694521SOleksandr Tymoshenko return (-1); 533aa0ea9d0SGrzegorz Bernacki 534aa0ea9d0SGrzegorz Bernacki debugf("%s: irq:%x cause:%x\n", __func__, bit_off, err_cause); 535aa0ea9d0SGrzegorz Bernacki return (ERR_IRQ + bit_off); 536aa0ea9d0SGrzegorz Bernacki } 537aa0ea9d0SGrzegorz Bernacki 538aa0ea9d0SGrzegorz Bernacki uint32_t 539aa0ea9d0SGrzegorz Bernacki mv_mpic_get_msi(void) 540aa0ea9d0SGrzegorz Bernacki { 541aa0ea9d0SGrzegorz Bernacki uint32_t cause; 542aa0ea9d0SGrzegorz Bernacki uint8_t bit_off; 543aa0ea9d0SGrzegorz Bernacki 544ca8e2078SWojciech Macek KASSERT(mv_mpic_sc->drbl_bst != NULL, ("No doorbell in mv_mpic_get_msi")); 545aa0ea9d0SGrzegorz Bernacki cause = MPIC_DRBL_READ(mv_mpic_sc, 0); 546aa0ea9d0SGrzegorz Bernacki 547aa0ea9d0SGrzegorz Bernacki if (cause) 548aa0ea9d0SGrzegorz Bernacki bit_off = ffs(cause) - 1; 549aa0ea9d0SGrzegorz Bernacki else 550aa0ea9d0SGrzegorz Bernacki return (-1); 551aa0ea9d0SGrzegorz Bernacki 552aa0ea9d0SGrzegorz Bernacki debugf("%s: irq:%x cause:%x\n", __func__, bit_off, cause); 553aa0ea9d0SGrzegorz Bernacki 554aa0ea9d0SGrzegorz Bernacki cause &= ~(1 << bit_off); 555aa0ea9d0SGrzegorz Bernacki MPIC_DRBL_WRITE(mv_mpic_sc, 0, cause); 556aa0ea9d0SGrzegorz Bernacki 557aa0ea9d0SGrzegorz Bernacki return (MSI_IRQ + bit_off); 558aa0ea9d0SGrzegorz Bernacki } 559aa0ea9d0SGrzegorz Bernacki 560aa0ea9d0SGrzegorz Bernacki int 561aa0ea9d0SGrzegorz Bernacki mv_msi_data(int irq, uint64_t *addr, uint32_t *data) 562aa0ea9d0SGrzegorz Bernacki { 563aa0ea9d0SGrzegorz Bernacki u_long phys, base, size; 564aa0ea9d0SGrzegorz Bernacki phandle_t node; 565aa0ea9d0SGrzegorz Bernacki int error; 566aa0ea9d0SGrzegorz Bernacki 567aa0ea9d0SGrzegorz Bernacki node = ofw_bus_get_node(mv_mpic_sc->sc_dev); 568aa0ea9d0SGrzegorz Bernacki 569255eff3bSPedro F. Giffuni /* Get physical address of register space */ 570aa0ea9d0SGrzegorz Bernacki error = fdt_get_range(OF_parent(node), 0, &phys, &size); 571aa0ea9d0SGrzegorz Bernacki if (error) { 572aa0ea9d0SGrzegorz Bernacki printf("%s: Cannot get register physical address, err:%d", 573aa0ea9d0SGrzegorz Bernacki __func__, error); 574aa0ea9d0SGrzegorz Bernacki return (error); 575aa0ea9d0SGrzegorz Bernacki } 576aa0ea9d0SGrzegorz Bernacki 577aa0ea9d0SGrzegorz Bernacki /* Get offset of MPIC register space */ 578aa0ea9d0SGrzegorz Bernacki error = fdt_regsize(node, &base, &size); 579aa0ea9d0SGrzegorz Bernacki if (error) { 580aa0ea9d0SGrzegorz Bernacki printf("%s: Cannot get MPIC register offset, err:%d", 581aa0ea9d0SGrzegorz Bernacki __func__, error); 582aa0ea9d0SGrzegorz Bernacki return (error); 583aa0ea9d0SGrzegorz Bernacki } 584aa0ea9d0SGrzegorz Bernacki 585aa0ea9d0SGrzegorz Bernacki *addr = phys + base + MPIC_SOFT_INT; 586aa0ea9d0SGrzegorz Bernacki *data = MPIC_SOFT_INT_DRBL1 | irq; 587aa0ea9d0SGrzegorz Bernacki 588aa0ea9d0SGrzegorz Bernacki return (0); 58916694521SOleksandr Tymoshenko } 59016694521SOleksandr Tymoshenko 591ca8e2078SWojciech Macek 592ca8e2078SWojciech Macek #if defined(SMP) && defined(SOC_MV_ARMADAXP) 59316694521SOleksandr Tymoshenko void 5947133fe0fSAndrew Turner intr_pic_init_secondary(void) 5957133fe0fSAndrew Turner { 5967133fe0fSAndrew Turner } 5977133fe0fSAndrew Turner 5987133fe0fSAndrew Turner void 59916694521SOleksandr Tymoshenko pic_ipi_send(cpuset_t cpus, u_int ipi) 60016694521SOleksandr Tymoshenko { 60116694521SOleksandr Tymoshenko uint32_t val, i; 60216694521SOleksandr Tymoshenko 60316694521SOleksandr Tymoshenko val = 0x00000000; 60416694521SOleksandr Tymoshenko for (i = 0; i < MAXCPU; i++) 60516694521SOleksandr Tymoshenko if (CPU_ISSET(i, &cpus)) 60616694521SOleksandr Tymoshenko val |= (1 << (8 + i)); 60716694521SOleksandr Tymoshenko val |= ipi; 6080044ecdeSLuiz Otavio O Souza MPIC_WRITE(mv_mpic_sc, MPIC_SOFT_INT, val); 60916694521SOleksandr Tymoshenko } 61016694521SOleksandr Tymoshenko 61116694521SOleksandr Tymoshenko int 612ed600fa7SAndrew Turner pic_ipi_read(int i __unused) 61316694521SOleksandr Tymoshenko { 61416694521SOleksandr Tymoshenko uint32_t val; 61517fb49c1SAndrew Turner int ipi; 61616694521SOleksandr Tymoshenko 617aa0ea9d0SGrzegorz Bernacki val = MPIC_CPU_READ(mv_mpic_sc, MPIC_IN_DRBL); 61817fb49c1SAndrew Turner if (val) { 61917fb49c1SAndrew Turner ipi = ffs(val) - 1; 62017fb49c1SAndrew Turner MPIC_CPU_WRITE(mv_mpic_sc, MPIC_IN_DRBL, ~(1 << ipi)); 62117fb49c1SAndrew Turner return (ipi); 62217fb49c1SAndrew Turner } 62316694521SOleksandr Tymoshenko 62416694521SOleksandr Tymoshenko return (0x3ff); 62516694521SOleksandr Tymoshenko } 62616694521SOleksandr Tymoshenko 62716694521SOleksandr Tymoshenko void 62816694521SOleksandr Tymoshenko pic_ipi_clear(int ipi) 62916694521SOleksandr Tymoshenko { 63016694521SOleksandr Tymoshenko } 63116694521SOleksandr Tymoshenko 63216694521SOleksandr Tymoshenko #endif 633