xref: /freebsd/sys/arm/mv/clk/periph_clk_d.c (revision be82b3a0bf72ed3b5f01ac9fcd8dcd3802e3c742)
1f21c469dSHubert Mazur /*-
24d846d26SWarner Losh  * SPDX-License-Identifier: BSD-2-Clause
3f21c469dSHubert Mazur  *
4f21c469dSHubert Mazur  * Copyright (c) 2021 Semihalf.
5f21c469dSHubert Mazur  *
6f21c469dSHubert Mazur  * Redistribution and use in source and binary forms, with or without
7f21c469dSHubert Mazur  * modification, are permitted provided that the following conditions
8f21c469dSHubert Mazur  * are met:
9f21c469dSHubert Mazur  * 1. Redistributions of source code must retain the above copyright
10f21c469dSHubert Mazur  *    notice, this list of conditions and the following disclaimer.
11f21c469dSHubert Mazur  * 2. Redistributions in binary form must reproduce the above copyright
12f21c469dSHubert Mazur  *    notice, this list of conditions and the following disclaimer in the
13f21c469dSHubert Mazur  *    documentation and/or other materials provided with the distribution.
14f21c469dSHubert Mazur  *
15f21c469dSHubert Mazur  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16f21c469dSHubert Mazur  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17f21c469dSHubert Mazur  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18f21c469dSHubert Mazur  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19f21c469dSHubert Mazur  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20f21c469dSHubert Mazur  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21f21c469dSHubert Mazur  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22f21c469dSHubert Mazur  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23f21c469dSHubert Mazur  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24f21c469dSHubert Mazur  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25f21c469dSHubert Mazur  * SUCH DAMAGE.
26f21c469dSHubert Mazur  */
27f21c469dSHubert Mazur 
28f21c469dSHubert Mazur #include <sys/param.h>
29f21c469dSHubert Mazur #include <sys/bus.h>
30f21c469dSHubert Mazur #include <sys/kernel.h>
31f21c469dSHubert Mazur #include <sys/module.h>
32f21c469dSHubert Mazur #include <sys/mutex.h>
33f21c469dSHubert Mazur #include <sys/rman.h>
34f21c469dSHubert Mazur #include <machine/bus.h>
35f21c469dSHubert Mazur 
36f21c469dSHubert Mazur #include <dev/fdt/simplebus.h>
37f21c469dSHubert Mazur 
38*be82b3a0SEmmanuel Vadot #include <dev/clk/clk.h>
39*be82b3a0SEmmanuel Vadot #include <dev/clk/clk_div.h>
40*be82b3a0SEmmanuel Vadot #include <dev/clk/clk_fixed.h>
41*be82b3a0SEmmanuel Vadot #include <dev/clk/clk_gate.h>
42*be82b3a0SEmmanuel Vadot #include <dev/clk/clk_mux.h>
43f21c469dSHubert Mazur 
44f21c469dSHubert Mazur #include <dev/ofw/ofw_bus.h>
45f21c469dSHubert Mazur #include <dev/ofw/ofw_bus_subr.h>
46f21c469dSHubert Mazur 
47f21c469dSHubert Mazur #include "clkdev_if.h"
48f21c469dSHubert Mazur #include "periph.h"
49f21c469dSHubert Mazur 
50f21c469dSHubert Mazur #define PARENT_CNT	2
51f21c469dSHubert Mazur 
52f21c469dSHubert Mazur /*
53f21c469dSHubert Mazur  * Register chain: mux (select proper TBG) -> div1 (first frequency divider) ->
54f21c469dSHubert Mazur  * div2 (second frequency divider) -> mux (select divided freq.
55f21c469dSHubert Mazur  * or xtal output) -> gate (enable or disable clock), which is also final node
56f21c469dSHubert Mazur  */
57f21c469dSHubert Mazur 
58f21c469dSHubert Mazur int
a37x0_periph_d_register_full_clk_dd(struct clkdom * clkdom,struct a37x0_periph_clknode_def * device_def)59f21c469dSHubert Mazur a37x0_periph_d_register_full_clk_dd(struct clkdom *clkdom,
60f21c469dSHubert Mazur     struct a37x0_periph_clknode_def *device_def)
61f21c469dSHubert Mazur {
62f21c469dSHubert Mazur 	const char *parent_names[PARENT_CNT];
63f21c469dSHubert Mazur 	struct clk_mux_def *clk_mux;
64f21c469dSHubert Mazur 	struct clk_mux_def *tbg_mux;
65f21c469dSHubert Mazur 	struct clk_gate_def *gate;
66f21c469dSHubert Mazur 	struct clk_div_def *div1;
67f21c469dSHubert Mazur 	struct clk_div_def *div2;
68f21c469dSHubert Mazur 	int error, dev_id;
69f21c469dSHubert Mazur 
70f21c469dSHubert Mazur 	dev_id = device_def->common_def.device_id;
71f21c469dSHubert Mazur 	tbg_mux = &device_def->clk_def.full_dd.tbg_mux;
72f21c469dSHubert Mazur 	div1 = &device_def->clk_def.full_dd.div1;
73f21c469dSHubert Mazur 	div2 = &device_def->clk_def.full_dd.div2;
74f21c469dSHubert Mazur 	gate = &device_def->clk_def.full_dd.gate;
75f21c469dSHubert Mazur 	clk_mux = &device_def->clk_def.full_dd.clk_mux;
76f21c469dSHubert Mazur 
77f21c469dSHubert Mazur 	a37x0_periph_set_props(&tbg_mux->clkdef, device_def->common_def.tbgs,
78f21c469dSHubert Mazur 	    device_def->common_def.tbg_cnt);
79f21c469dSHubert Mazur 
80f21c469dSHubert Mazur 	error = a37x0_periph_create_mux(clkdom,
81f21c469dSHubert Mazur 	    tbg_mux, A37x0_INTERNAL_CLK_ID(dev_id, MUX_POS));
82f21c469dSHubert Mazur 	if (error)
83f21c469dSHubert Mazur 		goto fail;
84f21c469dSHubert Mazur 
85f21c469dSHubert Mazur 	a37x0_periph_set_props(&div1->clkdef, &tbg_mux->clkdef.name, 1);
86f21c469dSHubert Mazur 	error = a37x0_periph_create_div(clkdom, div1,
87f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, DIV1_POS));
88f21c469dSHubert Mazur 	if (error)
89f21c469dSHubert Mazur 		goto fail;
90f21c469dSHubert Mazur 
91f21c469dSHubert Mazur 	a37x0_periph_set_props(&div2->clkdef, &div1->clkdef.name, 1);
92f21c469dSHubert Mazur 	error = a37x0_periph_create_div(clkdom, div2,
93f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, DIV2_POS));
94f21c469dSHubert Mazur 	if (error)
95f21c469dSHubert Mazur 		goto fail;
96f21c469dSHubert Mazur 
97f21c469dSHubert Mazur 	parent_names[0] = device_def->common_def.xtal;
98f21c469dSHubert Mazur 	parent_names[1] = div2->clkdef.name;
99f21c469dSHubert Mazur 
100f21c469dSHubert Mazur 	a37x0_periph_set_props(&clk_mux->clkdef, parent_names, PARENT_CNT);
101f21c469dSHubert Mazur 	error = a37x0_periph_create_mux(clkdom, clk_mux,
102f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, CLK_MUX_POS));
103f21c469dSHubert Mazur 	if (error)
104f21c469dSHubert Mazur 		goto fail;
105f21c469dSHubert Mazur 
106f21c469dSHubert Mazur 	a37x0_periph_set_props(&gate->clkdef, &clk_mux->clkdef.name, 1);
107f21c469dSHubert Mazur 	error = a37x0_periph_create_gate(clkdom, gate,
108f21c469dSHubert Mazur 	    dev_id);
109f21c469dSHubert Mazur 	if (error)
110f21c469dSHubert Mazur 		goto fail;
111f21c469dSHubert Mazur 
112f21c469dSHubert Mazur fail:
113f21c469dSHubert Mazur 
114f21c469dSHubert Mazur 	return (error);
115f21c469dSHubert Mazur }
116f21c469dSHubert Mazur 
117f21c469dSHubert Mazur /*
118f21c469dSHubert Mazur  * Register chain: mux (select proper TBG) -> div1 (first frequency divider) ->
119f21c469dSHubert Mazur  * mux (select divided freq. or xtal output) -> gate (enable or disable clock),
120f21c469dSHubert Mazur  * which is also final node
121f21c469dSHubert Mazur  */
122f21c469dSHubert Mazur 
123f21c469dSHubert Mazur int
a37x0_periph_d_register_full_clk(struct clkdom * clkdom,struct a37x0_periph_clknode_def * device_def)124f21c469dSHubert Mazur a37x0_periph_d_register_full_clk(struct clkdom *clkdom,
125f21c469dSHubert Mazur     struct a37x0_periph_clknode_def *device_def)
126f21c469dSHubert Mazur {
127f21c469dSHubert Mazur 	const char *parent_names[PARENT_CNT];
128f21c469dSHubert Mazur 	struct clk_mux_def *tbg_mux;
129f21c469dSHubert Mazur 	struct clk_mux_def *clk_mux;
130f21c469dSHubert Mazur 	struct clk_gate_def *gate;
131f21c469dSHubert Mazur 	struct clk_div_def *div;
132f21c469dSHubert Mazur 	int error, dev_id;
133f21c469dSHubert Mazur 
134f21c469dSHubert Mazur 	dev_id = device_def->common_def.device_id;
135f21c469dSHubert Mazur 	tbg_mux = &device_def->clk_def.full_d.tbg_mux;
136f21c469dSHubert Mazur 	div = &device_def->clk_def.full_d.div;
137f21c469dSHubert Mazur 	gate = &device_def->clk_def.full_d.gate;
138f21c469dSHubert Mazur 	clk_mux = &device_def->clk_def.full_d. clk_mux;
139f21c469dSHubert Mazur 
140f21c469dSHubert Mazur 	a37x0_periph_set_props(&tbg_mux->clkdef, device_def->common_def.tbgs,
141f21c469dSHubert Mazur 	    device_def->common_def.tbg_cnt);
142f21c469dSHubert Mazur 	error = a37x0_periph_create_mux(clkdom, tbg_mux,
143f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(device_def->common_def.device_id, MUX_POS));
144f21c469dSHubert Mazur 	if (error)
145f21c469dSHubert Mazur 		goto fail;
146f21c469dSHubert Mazur 
147f21c469dSHubert Mazur 	a37x0_periph_set_props(&div->clkdef, &tbg_mux->clkdef.name, 1);
148f21c469dSHubert Mazur 	error = a37x0_periph_create_div(clkdom, div,
149f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(device_def->common_def.device_id, DIV1_POS));
150f21c469dSHubert Mazur 	if (error)
151f21c469dSHubert Mazur 		goto fail;
152f21c469dSHubert Mazur 
153f21c469dSHubert Mazur 	parent_names[0] = device_def->common_def.xtal;
154f21c469dSHubert Mazur 	parent_names[1] = div->clkdef.name;
155f21c469dSHubert Mazur 
156f21c469dSHubert Mazur 	a37x0_periph_set_props(&clk_mux->clkdef, parent_names, PARENT_CNT);
157f21c469dSHubert Mazur 	error = a37x0_periph_create_mux(clkdom, clk_mux,
158f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, CLK_MUX_POS));
159f21c469dSHubert Mazur 	if (error)
160f21c469dSHubert Mazur 		goto fail;
161f21c469dSHubert Mazur 
162f21c469dSHubert Mazur 	a37x0_periph_set_props(&gate->clkdef, &clk_mux->clkdef.name, 1);
163f21c469dSHubert Mazur 	error = a37x0_periph_create_gate(clkdom, gate,
164f21c469dSHubert Mazur 	    dev_id);
165f21c469dSHubert Mazur 	if (error)
166f21c469dSHubert Mazur 		goto fail;
167f21c469dSHubert Mazur 
168f21c469dSHubert Mazur fail:
169f21c469dSHubert Mazur 
170f21c469dSHubert Mazur 	return (error);
171f21c469dSHubert Mazur }
172f21c469dSHubert Mazur 
173f21c469dSHubert Mazur /*
174f21c469dSHubert Mazur  * Register CPU clock. It consists of mux (select proper TBG) -> div (frequency
175f21c469dSHubert Mazur  * divider) -> mux (choose divided or xtal output).
176f21c469dSHubert Mazur  */
177f21c469dSHubert Mazur 
178f21c469dSHubert Mazur int
a37x0_periph_d_register_periph_cpu(struct clkdom * clkdom,struct a37x0_periph_clknode_def * device_def)179f21c469dSHubert Mazur a37x0_periph_d_register_periph_cpu(struct clkdom *clkdom,
180f21c469dSHubert Mazur     struct a37x0_periph_clknode_def *device_def)
181f21c469dSHubert Mazur {
182f21c469dSHubert Mazur 	const char *parent_names[PARENT_CNT];
183f21c469dSHubert Mazur 	struct clk_mux_def *clk_mux;
184f21c469dSHubert Mazur 	struct clk_mux_def *tbg_mux;
185f21c469dSHubert Mazur 	struct clk_div_def *div;
186f21c469dSHubert Mazur 	int error, dev_id;
187f21c469dSHubert Mazur 
188f21c469dSHubert Mazur 	dev_id = device_def->common_def.device_id;
189f21c469dSHubert Mazur 	tbg_mux = &device_def->clk_def.cpu.tbg_mux;
190f21c469dSHubert Mazur 	div = &device_def->clk_def.cpu.div;
191f21c469dSHubert Mazur 	clk_mux = &device_def->clk_def.cpu.clk_mux;
192f21c469dSHubert Mazur 
193f21c469dSHubert Mazur 	a37x0_periph_set_props(&tbg_mux->clkdef, device_def->common_def.tbgs,
194f21c469dSHubert Mazur 	    device_def->common_def.tbg_cnt);
195f21c469dSHubert Mazur 	error = a37x0_periph_create_mux(clkdom, tbg_mux,
196f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, MUX_POS));
197f21c469dSHubert Mazur 	if (error)
198f21c469dSHubert Mazur 		goto fail;
199f21c469dSHubert Mazur 
200f21c469dSHubert Mazur 	a37x0_periph_set_props(&div->clkdef, &tbg_mux->clkdef.name, 1);
201f21c469dSHubert Mazur 	error = a37x0_periph_create_div(clkdom, div,
202f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, DIV1_POS));
203f21c469dSHubert Mazur 	if (error)
204f21c469dSHubert Mazur 		goto fail;
205f21c469dSHubert Mazur 
206f21c469dSHubert Mazur 	parent_names[0] = device_def->common_def.xtal;
207f21c469dSHubert Mazur 	parent_names[1] = div->clkdef.name;
208f21c469dSHubert Mazur 
209f21c469dSHubert Mazur 	a37x0_periph_set_props(&clk_mux->clkdef, parent_names, PARENT_CNT);
210f21c469dSHubert Mazur 	error = a37x0_periph_create_mux(clkdom, clk_mux,
211f21c469dSHubert Mazur 	    dev_id);
212f21c469dSHubert Mazur 
213f21c469dSHubert Mazur fail:
214f21c469dSHubert Mazur 
215f21c469dSHubert Mazur 	return (error);
216f21c469dSHubert Mazur }
217f21c469dSHubert Mazur 
218f21c469dSHubert Mazur /*
219f21c469dSHubert Mazur  * Register chain: mux (choose proper TBG) -> div1 (first frequency divider) ->
220f21c469dSHubert Mazur  * div2 (second frequency divider) -> mux (choose divided or xtal output).
221f21c469dSHubert Mazur  */
222f21c469dSHubert Mazur int
a37x0_periph_d_register_mdd(struct clkdom * clkdom,struct a37x0_periph_clknode_def * device_def)223f21c469dSHubert Mazur a37x0_periph_d_register_mdd(struct clkdom *clkdom,
224f21c469dSHubert Mazur     struct a37x0_periph_clknode_def *device_def)
225f21c469dSHubert Mazur {
226f21c469dSHubert Mazur 	const char *parent_names[PARENT_CNT];
227f21c469dSHubert Mazur 	struct clk_mux_def *tbg_mux;
228f21c469dSHubert Mazur 	struct clk_mux_def *clk_mux;
229f21c469dSHubert Mazur 	struct clk_div_def *div1;
230f21c469dSHubert Mazur 	struct clk_div_def *div2;
231f21c469dSHubert Mazur 	int error, dev_id;
232f21c469dSHubert Mazur 
233f21c469dSHubert Mazur 	dev_id = device_def->common_def.device_id;
234f21c469dSHubert Mazur 	tbg_mux = &device_def->clk_def.mdd.tbg_mux;
235f21c469dSHubert Mazur 	div1 = &device_def->clk_def.mdd.div1;
236f21c469dSHubert Mazur 	div2 = &device_def->clk_def.mdd.div2;
237f21c469dSHubert Mazur 	clk_mux = &device_def->clk_def.mdd.clk_mux;
238f21c469dSHubert Mazur 
239f21c469dSHubert Mazur 	a37x0_periph_set_props(&tbg_mux->clkdef, device_def->common_def.tbgs,
240f21c469dSHubert Mazur 	    device_def->common_def.tbg_cnt);
241f21c469dSHubert Mazur 	error = a37x0_periph_create_mux(clkdom, tbg_mux,
242f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, MUX_POS));
243f21c469dSHubert Mazur 	if (error)
244f21c469dSHubert Mazur 		goto fail;
245f21c469dSHubert Mazur 
246f21c469dSHubert Mazur 	a37x0_periph_set_props(&div1->clkdef, &tbg_mux->clkdef.name, 1);
247f21c469dSHubert Mazur 	error = a37x0_periph_create_div(clkdom, div1,
248f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, DIV1_POS));
249f21c469dSHubert Mazur 	if (error)
250f21c469dSHubert Mazur 		goto fail;
251f21c469dSHubert Mazur 
252f21c469dSHubert Mazur 	a37x0_periph_set_props(&div2->clkdef, &div1->clkdef.name, 1);
253f21c469dSHubert Mazur 	error = a37x0_periph_create_div(clkdom, div2,
254f21c469dSHubert Mazur 	    A37x0_INTERNAL_CLK_ID(dev_id, DIV2_POS));
255f21c469dSHubert Mazur 
256f21c469dSHubert Mazur 	if (error)
257f21c469dSHubert Mazur 		goto fail;
258f21c469dSHubert Mazur 
259f21c469dSHubert Mazur 	parent_names[0] = device_def->common_def.xtal;
260f21c469dSHubert Mazur 	parent_names[1] = div2->clkdef.name;
261f21c469dSHubert Mazur 
262f21c469dSHubert Mazur 	a37x0_periph_set_props(&clk_mux->clkdef, parent_names, PARENT_CNT);
263f21c469dSHubert Mazur 	error = a37x0_periph_create_mux(clkdom, clk_mux,
264f21c469dSHubert Mazur 	    dev_id);
265f21c469dSHubert Mazur 	if (error)
266f21c469dSHubert Mazur 		goto fail;
267f21c469dSHubert Mazur 
268f21c469dSHubert Mazur fail:
269f21c469dSHubert Mazur 
270f21c469dSHubert Mazur 	return (error);
271f21c469dSHubert Mazur }
272