116694521SOleksandr Tymoshenko /*-
2*4d846d26SWarner Losh * SPDX-License-Identifier: BSD-2-Clause
3af3dc4a7SPedro F. Giffuni *
416694521SOleksandr Tymoshenko * Copyright (c) 2011 Semihalf.
516694521SOleksandr Tymoshenko * All rights reserved.
616694521SOleksandr Tymoshenko *
716694521SOleksandr Tymoshenko * Redistribution and use in source and binary forms, with or without
816694521SOleksandr Tymoshenko * modification, are permitted provided that the following conditions
916694521SOleksandr Tymoshenko * are met:
1016694521SOleksandr Tymoshenko * 1. Redistributions of source code must retain the above copyright
1116694521SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer.
1216694521SOleksandr Tymoshenko * 2. Redistributions in binary form must reproduce the above copyright
1316694521SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer in the
1416694521SOleksandr Tymoshenko * documentation and/or other materials provided with the distribution.
1516694521SOleksandr Tymoshenko *
1616694521SOleksandr Tymoshenko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1716694521SOleksandr Tymoshenko * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1816694521SOleksandr Tymoshenko * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1916694521SOleksandr Tymoshenko * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
2016694521SOleksandr Tymoshenko * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
2116694521SOleksandr Tymoshenko * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2216694521SOleksandr Tymoshenko * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2316694521SOleksandr Tymoshenko * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2416694521SOleksandr Tymoshenko * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2516694521SOleksandr Tymoshenko * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2616694521SOleksandr Tymoshenko * SUCH DAMAGE.
2716694521SOleksandr Tymoshenko */
2816694521SOleksandr Tymoshenko
2916694521SOleksandr Tymoshenko #include <sys/param.h>
3016694521SOleksandr Tymoshenko #include <sys/systm.h>
3116694521SOleksandr Tymoshenko #include <sys/bus.h>
3216694521SOleksandr Tymoshenko #include <sys/lock.h>
3316694521SOleksandr Tymoshenko #include <sys/mutex.h>
3416694521SOleksandr Tymoshenko #include <sys/smp.h>
3516694521SOleksandr Tymoshenko
365c39c3ffSGrzegorz Bernacki #include <vm/vm.h>
375c39c3ffSGrzegorz Bernacki #include <vm/vm_kern.h>
385c39c3ffSGrzegorz Bernacki #include <vm/vm_extern.h>
39087af50aSAndrew Turner #include <vm/pmap.h>
405c39c3ffSGrzegorz Bernacki
4147fdf913SZbigniew Bodek #include <dev/fdt/fdt_common.h>
4247fdf913SZbigniew Bodek
43a89156f5SMichal Meloun #include <machine/cpu.h>
4416694521SOleksandr Tymoshenko #include <machine/smp.h>
4516694521SOleksandr Tymoshenko #include <machine/fdt.h>
465c39c3ffSGrzegorz Bernacki #include <machine/armreg.h>
4716694521SOleksandr Tymoshenko
4816694521SOleksandr Tymoshenko #include <arm/mv/mvwin.h>
4916694521SOleksandr Tymoshenko
50ccc1e6ebSMarcin Wojtas #include <machine/platformvar.h>
51ccc1e6ebSMarcin Wojtas
5216694521SOleksandr Tymoshenko #define MV_AXP_CPU_DIVCLK_BASE (MV_BASE + 0x18700)
5316694521SOleksandr Tymoshenko #define CPU_DIVCLK_CTRL0 0x00
5416694521SOleksandr Tymoshenko #define CPU_DIVCLK_CTRL2_RATIO_FULL0 0x08
5516694521SOleksandr Tymoshenko #define CPU_DIVCLK_CTRL2_RATIO_FULL1 0x0c
565c39c3ffSGrzegorz Bernacki #define CPU_DIVCLK_MASK(x) (~(0xff << (8 * (x))))
5716694521SOleksandr Tymoshenko
5816694521SOleksandr Tymoshenko #define CPU_PMU(x) (MV_BASE + 0x22100 + (0x100 * (x)))
5916694521SOleksandr Tymoshenko #define CPU_PMU_BOOT 0x24
6016694521SOleksandr Tymoshenko
6116694521SOleksandr Tymoshenko #define MP (MV_BASE + 0x20800)
6216694521SOleksandr Tymoshenko #define MP_SW_RESET(x) ((x) * 8)
6316694521SOleksandr Tymoshenko
6416694521SOleksandr Tymoshenko #define CPU_RESUME_CONTROL (0x20988)
6516694521SOleksandr Tymoshenko
665c39c3ffSGrzegorz Bernacki void armadaxp_init_coher_fabric(void);
675c39c3ffSGrzegorz Bernacki int platform_get_ncpus(void);
6816694521SOleksandr Tymoshenko
69ccc1e6ebSMarcin Wojtas void mv_axp_platform_mp_setmaxid(platform_t plat);
70ccc1e6ebSMarcin Wojtas void mv_axp_platform_mp_start_ap(platform_t plat);
71ccc1e6ebSMarcin Wojtas
7216694521SOleksandr Tymoshenko /* Coherency Fabric registers */
7316694521SOleksandr Tymoshenko static uint32_t
read_cpu_clkdiv(uint32_t reg)7416694521SOleksandr Tymoshenko read_cpu_clkdiv(uint32_t reg)
7516694521SOleksandr Tymoshenko {
7616694521SOleksandr Tymoshenko
7716694521SOleksandr Tymoshenko return (bus_space_read_4(fdtbus_bs_tag, MV_AXP_CPU_DIVCLK_BASE, reg));
7816694521SOleksandr Tymoshenko }
7916694521SOleksandr Tymoshenko
8016694521SOleksandr Tymoshenko static void
write_cpu_clkdiv(uint32_t reg,uint32_t val)8116694521SOleksandr Tymoshenko write_cpu_clkdiv(uint32_t reg, uint32_t val)
8216694521SOleksandr Tymoshenko {
8316694521SOleksandr Tymoshenko
8416694521SOleksandr Tymoshenko bus_space_write_4(fdtbus_bs_tag, MV_AXP_CPU_DIVCLK_BASE, reg, val);
8516694521SOleksandr Tymoshenko }
8616694521SOleksandr Tymoshenko
8716694521SOleksandr Tymoshenko void
mv_axp_platform_mp_setmaxid(platform_t plat)88ccc1e6ebSMarcin Wojtas mv_axp_platform_mp_setmaxid(platform_t plat)
8916694521SOleksandr Tymoshenko {
9016694521SOleksandr Tymoshenko
9127f38a8dSTijl Coosemans mp_ncpus = platform_get_ncpus();
9227f38a8dSTijl Coosemans mp_maxid = mp_ncpus - 1;
9316694521SOleksandr Tymoshenko }
9416694521SOleksandr Tymoshenko
9516694521SOleksandr Tymoshenko void mptramp(void);
96d0307444SZbigniew Bodek void mptramp_end(void);
9747fdf913SZbigniew Bodek extern vm_offset_t mptramp_pmu_boot;
9816694521SOleksandr Tymoshenko
9916694521SOleksandr Tymoshenko void
mv_axp_platform_mp_start_ap(platform_t plat)100ccc1e6ebSMarcin Wojtas mv_axp_platform_mp_start_ap(platform_t plat)
10116694521SOleksandr Tymoshenko {
1025c39c3ffSGrzegorz Bernacki uint32_t reg, *src, *dst, cpu_num, div_val, cputype;
10316b2a62eSIan Lepore vm_offset_t pmu_boot_off;
1045c39c3ffSGrzegorz Bernacki /*
1055c39c3ffSGrzegorz Bernacki * Initialization procedure depends on core revision,
1065c39c3ffSGrzegorz Bernacki * in this step CHIP ID is checked to choose proper procedure
1075c39c3ffSGrzegorz Bernacki */
108cb5ce014SAndrew Turner cputype = cp15_midr_get();
1095c39c3ffSGrzegorz Bernacki cputype &= CPU_ID_CPU_MASK;
11016694521SOleksandr Tymoshenko
11147fdf913SZbigniew Bodek /*
11247fdf913SZbigniew Bodek * Set the PA of CPU0 Boot Address Redirect register used in
11347fdf913SZbigniew Bodek * mptramp according to the actual SoC registers' base address.
11447fdf913SZbigniew Bodek */
11547fdf913SZbigniew Bodek pmu_boot_off = (CPU_PMU(0) - MV_BASE) + CPU_PMU_BOOT;
11647fdf913SZbigniew Bodek mptramp_pmu_boot = fdt_immr_pa + pmu_boot_off;
11716b2a62eSIan Lepore dst = pmap_mapdev(0xffff0000, PAGE_SIZE);
118d0307444SZbigniew Bodek for (src = (uint32_t *)mptramp; src < (uint32_t *)mptramp_end;
1195c39c3ffSGrzegorz Bernacki src++, dst++) {
1205c39c3ffSGrzegorz Bernacki *dst = *src;
1215c39c3ffSGrzegorz Bernacki }
1227ae99f80SJohn Baldwin pmap_unmapdev(dst, PAGE_SIZE);
1235c39c3ffSGrzegorz Bernacki if (cputype == CPU_ID_MV88SV584X_V7) {
1245c39c3ffSGrzegorz Bernacki /* Core rev A0 */
1255c39c3ffSGrzegorz Bernacki div_val = read_cpu_clkdiv(CPU_DIVCLK_CTRL2_RATIO_FULL1);
1265c39c3ffSGrzegorz Bernacki div_val &= 0x3f;
1275c39c3ffSGrzegorz Bernacki
1285c39c3ffSGrzegorz Bernacki for (cpu_num = 1; cpu_num < mp_ncpus; cpu_num++ ) {
1295c39c3ffSGrzegorz Bernacki reg = read_cpu_clkdiv(CPU_DIVCLK_CTRL2_RATIO_FULL1);
1305c39c3ffSGrzegorz Bernacki reg &= CPU_DIVCLK_MASK(cpu_num);
1315c39c3ffSGrzegorz Bernacki reg |= div_val << (cpu_num * 8);
1325c39c3ffSGrzegorz Bernacki write_cpu_clkdiv(CPU_DIVCLK_CTRL2_RATIO_FULL1, reg);
1335c39c3ffSGrzegorz Bernacki }
1345c39c3ffSGrzegorz Bernacki } else {
1355c39c3ffSGrzegorz Bernacki /* Core rev Z1 */
1365c39c3ffSGrzegorz Bernacki div_val = 0x01;
13716694521SOleksandr Tymoshenko
13816694521SOleksandr Tymoshenko if (mp_ncpus > 1) {
13916694521SOleksandr Tymoshenko reg = read_cpu_clkdiv(CPU_DIVCLK_CTRL2_RATIO_FULL0);
1405c39c3ffSGrzegorz Bernacki reg &= CPU_DIVCLK_MASK(3);
1415c39c3ffSGrzegorz Bernacki reg |= div_val << 24;
14216694521SOleksandr Tymoshenko write_cpu_clkdiv(CPU_DIVCLK_CTRL2_RATIO_FULL0, reg);
14316694521SOleksandr Tymoshenko }
1445c39c3ffSGrzegorz Bernacki
1455c39c3ffSGrzegorz Bernacki for (cpu_num = 2; cpu_num < mp_ncpus; cpu_num++ ) {
14616694521SOleksandr Tymoshenko reg = read_cpu_clkdiv(CPU_DIVCLK_CTRL2_RATIO_FULL1);
1475c39c3ffSGrzegorz Bernacki reg &= CPU_DIVCLK_MASK(cpu_num);
1485c39c3ffSGrzegorz Bernacki reg |= div_val << (cpu_num * 8);
14916694521SOleksandr Tymoshenko write_cpu_clkdiv(CPU_DIVCLK_CTRL2_RATIO_FULL1, reg);
15016694521SOleksandr Tymoshenko }
15116694521SOleksandr Tymoshenko }
15216694521SOleksandr Tymoshenko
15316694521SOleksandr Tymoshenko reg = read_cpu_clkdiv(CPU_DIVCLK_CTRL0);
15416694521SOleksandr Tymoshenko reg |= ((0x1 << (mp_ncpus - 1)) - 1) << 21;
15516694521SOleksandr Tymoshenko write_cpu_clkdiv(CPU_DIVCLK_CTRL0, reg);
15616694521SOleksandr Tymoshenko reg = read_cpu_clkdiv(CPU_DIVCLK_CTRL0);
15716694521SOleksandr Tymoshenko reg |= 0x01000000;
15816694521SOleksandr Tymoshenko write_cpu_clkdiv(CPU_DIVCLK_CTRL0, reg);
15916694521SOleksandr Tymoshenko
16016694521SOleksandr Tymoshenko DELAY(100);
16116694521SOleksandr Tymoshenko reg &= ~(0xf << 21);
16216694521SOleksandr Tymoshenko write_cpu_clkdiv(CPU_DIVCLK_CTRL0, reg);
16316694521SOleksandr Tymoshenko DELAY(100);
16416694521SOleksandr Tymoshenko
16516694521SOleksandr Tymoshenko bus_space_write_4(fdtbus_bs_tag, MV_BASE, CPU_RESUME_CONTROL, 0);
16616694521SOleksandr Tymoshenko
16716694521SOleksandr Tymoshenko for (cpu_num = 1; cpu_num < mp_ncpus; cpu_num++ )
16816694521SOleksandr Tymoshenko bus_space_write_4(fdtbus_bs_tag, CPU_PMU(cpu_num), CPU_PMU_BOOT,
1699e9b17fbSOlivier Houchard pmap_kextract((vm_offset_t)mpentry));
17016694521SOleksandr Tymoshenko
171a89156f5SMichal Meloun dcache_wbinv_poc_all();
17216694521SOleksandr Tymoshenko
17316694521SOleksandr Tymoshenko for (cpu_num = 1; cpu_num < mp_ncpus; cpu_num++ )
17416694521SOleksandr Tymoshenko bus_space_write_4(fdtbus_bs_tag, MP, MP_SW_RESET(cpu_num), 0);
17516694521SOleksandr Tymoshenko
17616694521SOleksandr Tymoshenko /* XXX: Temporary workaround for hangup after releasing AP's */
17716694521SOleksandr Tymoshenko wmb();
17816694521SOleksandr Tymoshenko DELAY(10);
17916694521SOleksandr Tymoshenko
1805c39c3ffSGrzegorz Bernacki armadaxp_init_coher_fabric();
18116694521SOleksandr Tymoshenko }
182