1bb8bc226SRuslan Bukin /*- 2bb8bc226SRuslan Bukin * Copyright (c) 2014 Ruslan Bukin <br@bsdpad.com> 3bb8bc226SRuslan Bukin * All rights reserved. 4bb8bc226SRuslan Bukin * 5bb8bc226SRuslan Bukin * Redistribution and use in source and binary forms, with or without 6bb8bc226SRuslan Bukin * modification, are permitted provided that the following conditions 7bb8bc226SRuslan Bukin * are met: 8bb8bc226SRuslan Bukin * 1. Redistributions of source code must retain the above copyright 9bb8bc226SRuslan Bukin * notice, this list of conditions and the following disclaimer. 10bb8bc226SRuslan Bukin * 2. Redistributions in binary form must reproduce the above copyright 11bb8bc226SRuslan Bukin * notice, this list of conditions and the following disclaimer in the 12bb8bc226SRuslan Bukin * documentation and/or other materials provided with the distribution. 13bb8bc226SRuslan Bukin * 14bb8bc226SRuslan Bukin * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15bb8bc226SRuslan Bukin * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16bb8bc226SRuslan Bukin * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17bb8bc226SRuslan Bukin * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18bb8bc226SRuslan Bukin * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19bb8bc226SRuslan Bukin * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20bb8bc226SRuslan Bukin * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21bb8bc226SRuslan Bukin * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22bb8bc226SRuslan Bukin * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23bb8bc226SRuslan Bukin * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24bb8bc226SRuslan Bukin * SUCH DAMAGE. 25bb8bc226SRuslan Bukin */ 26bb8bc226SRuslan Bukin 27bb8bc226SRuslan Bukin /* 28bb8bc226SRuslan Bukin * Vybrid Family Display Control Unit (DCU4) 29bb8bc226SRuslan Bukin * Chapter 55, Vybrid Reference Manual, Rev. 5, 07/2013 30bb8bc226SRuslan Bukin */ 31bb8bc226SRuslan Bukin 32bb8bc226SRuslan Bukin #include <sys/cdefs.h> 33bb8bc226SRuslan Bukin __FBSDID("$FreeBSD$"); 34bb8bc226SRuslan Bukin 35bb8bc226SRuslan Bukin #include <sys/param.h> 36bb8bc226SRuslan Bukin #include <sys/systm.h> 37bb8bc226SRuslan Bukin #include <sys/bus.h> 38bb8bc226SRuslan Bukin #include <sys/kernel.h> 39bb8bc226SRuslan Bukin #include <sys/module.h> 40bb8bc226SRuslan Bukin #include <sys/malloc.h> 41bb8bc226SRuslan Bukin #include <sys/rman.h> 42bb8bc226SRuslan Bukin #include <sys/timeet.h> 43bb8bc226SRuslan Bukin #include <sys/timetc.h> 44bb8bc226SRuslan Bukin #include <sys/watchdog.h> 45bb8bc226SRuslan Bukin #include <sys/fbio.h> 46bb8bc226SRuslan Bukin #include <sys/consio.h> 47bb8bc226SRuslan Bukin #include <sys/eventhandler.h> 48bcec4b54SRuslan Bukin #include <sys/gpio.h> 49bb8bc226SRuslan Bukin 50087af50aSAndrew Turner #include <vm/vm.h> 51087af50aSAndrew Turner #include <vm/pmap.h> 52087af50aSAndrew Turner 53bb8bc226SRuslan Bukin #include <dev/ofw/openfirm.h> 54bb8bc226SRuslan Bukin #include <dev/ofw/ofw_bus.h> 55bb8bc226SRuslan Bukin #include <dev/ofw/ofw_bus_subr.h> 56bb8bc226SRuslan Bukin 57bb8bc226SRuslan Bukin #include <dev/vt/vt.h> 58bb8bc226SRuslan Bukin #include <dev/vt/colors/vt_termcolors.h> 59bb8bc226SRuslan Bukin 60bcec4b54SRuslan Bukin #include "gpio_if.h" 61bcec4b54SRuslan Bukin 62bb8bc226SRuslan Bukin #include <machine/bus.h> 63bb8bc226SRuslan Bukin #include <machine/fdt.h> 64bb8bc226SRuslan Bukin #include <machine/cpu.h> 65bb8bc226SRuslan Bukin #include <machine/intr.h> 66bb8bc226SRuslan Bukin 67bb8bc226SRuslan Bukin #include "fb_if.h" 68bb8bc226SRuslan Bukin 69bb8bc226SRuslan Bukin #include <arm/freescale/vybrid/vf_common.h> 70bb8bc226SRuslan Bukin 71bb8bc226SRuslan Bukin #define DCU_CTRLDESCCURSOR1 0x000 /* Control Descriptor Cursor 1 */ 72bb8bc226SRuslan Bukin #define DCU_CTRLDESCCURSOR2 0x004 /* Control Descriptor Cursor 2 */ 73bb8bc226SRuslan Bukin #define DCU_CTRLDESCCURSOR3 0x008 /* Control Descriptor Cursor 3 */ 74bb8bc226SRuslan Bukin #define DCU_CTRLDESCCURSOR4 0x00C /* Control Descriptor Cursor 4 */ 75bb8bc226SRuslan Bukin #define DCU_DCU_MODE 0x010 /* DCU4 Mode */ 76bb8bc226SRuslan Bukin #define DCU_MODE_M 0x3 77bb8bc226SRuslan Bukin #define DCU_MODE_S 0 78bb8bc226SRuslan Bukin #define DCU_MODE_NORMAL 0x1 79bb8bc226SRuslan Bukin #define DCU_MODE_TEST 0x2 80bb8bc226SRuslan Bukin #define DCU_MODE_COLBAR 0x3 81bb8bc226SRuslan Bukin #define RASTER_EN (1 << 14) /* Raster scan of pixel data */ 82bcec4b54SRuslan Bukin #define PDI_EN (1 << 13) 83bcec4b54SRuslan Bukin #define PDI_DE_MODE (1 << 11) 84bcec4b54SRuslan Bukin #define PDI_MODE_M 2 85bb8bc226SRuslan Bukin #define DCU_BGND 0x014 /* Background */ 86bb8bc226SRuslan Bukin #define DCU_DISP_SIZE 0x018 /* Display Size */ 87bb8bc226SRuslan Bukin #define DELTA_M 0x7ff 88bb8bc226SRuslan Bukin #define DELTA_Y_S 16 89bb8bc226SRuslan Bukin #define DELTA_X_S 0 90bb8bc226SRuslan Bukin #define DCU_HSYN_PARA 0x01C /* Horizontal Sync Parameter */ 91bb8bc226SRuslan Bukin #define BP_H_SHIFT 22 92bb8bc226SRuslan Bukin #define PW_H_SHIFT 11 93bb8bc226SRuslan Bukin #define FP_H_SHIFT 0 94bb8bc226SRuslan Bukin #define DCU_VSYN_PARA 0x020 /* Vertical Sync Parameter */ 95bb8bc226SRuslan Bukin #define BP_V_SHIFT 22 96bb8bc226SRuslan Bukin #define PW_V_SHIFT 11 97bb8bc226SRuslan Bukin #define FP_V_SHIFT 0 98bb8bc226SRuslan Bukin #define DCU_SYNPOL 0x024 /* Synchronize Polarity */ 99bb8bc226SRuslan Bukin #define INV_HS (1 << 0) 100bb8bc226SRuslan Bukin #define INV_VS (1 << 1) 101bcec4b54SRuslan Bukin #define INV_PDI_VS (1 << 8) /* Polarity of PDI input VSYNC. */ 102bcec4b54SRuslan Bukin #define INV_PDI_HS (1 << 9) /* Polarity of PDI input HSYNC. */ 103bcec4b54SRuslan Bukin #define INV_PDI_DE (1 << 10) /* Polarity of PDI input DE. */ 104bb8bc226SRuslan Bukin #define DCU_THRESHOLD 0x028 /* Threshold */ 105bb8bc226SRuslan Bukin #define LS_BF_VS_SHIFT 16 106bb8bc226SRuslan Bukin #define OUT_BUF_HIGH_SHIFT 8 107bb8bc226SRuslan Bukin #define OUT_BUF_LOW_SHIFT 0 108bb8bc226SRuslan Bukin #define DCU_INT_STATUS 0x02C /* Interrupt Status */ 109bb8bc226SRuslan Bukin #define DCU_INT_MASK 0x030 /* Interrupt Mask */ 110bb8bc226SRuslan Bukin #define DCU_COLBAR_1 0x034 /* COLBAR_1 */ 111bb8bc226SRuslan Bukin #define DCU_COLBAR_2 0x038 /* COLBAR_2 */ 112bb8bc226SRuslan Bukin #define DCU_COLBAR_3 0x03C /* COLBAR_3 */ 113bb8bc226SRuslan Bukin #define DCU_COLBAR_4 0x040 /* COLBAR_4 */ 114bb8bc226SRuslan Bukin #define DCU_COLBAR_5 0x044 /* COLBAR_5 */ 115bb8bc226SRuslan Bukin #define DCU_COLBAR_6 0x048 /* COLBAR_6 */ 116bb8bc226SRuslan Bukin #define DCU_COLBAR_7 0x04C /* COLBAR_7 */ 117bb8bc226SRuslan Bukin #define DCU_COLBAR_8 0x050 /* COLBAR_8 */ 118bb8bc226SRuslan Bukin #define DCU_DIV_RATIO 0x054 /* Divide Ratio */ 119bb8bc226SRuslan Bukin #define DCU_SIGN_CALC_1 0x058 /* Sign Calculation 1 */ 120bb8bc226SRuslan Bukin #define DCU_SIGN_CALC_2 0x05C /* Sign Calculation 2 */ 121bb8bc226SRuslan Bukin #define DCU_CRC_VAL 0x060 /* CRC Value */ 122bb8bc226SRuslan Bukin #define DCU_PDI_STATUS 0x064 /* PDI Status */ 123bb8bc226SRuslan Bukin #define DCU_PDI_STA_MSK 0x068 /* PDI Status Mask */ 124bb8bc226SRuslan Bukin #define DCU_PARR_ERR_STATUS1 0x06C /* Parameter Error Status 1 */ 125bb8bc226SRuslan Bukin #define DCU_PARR_ERR_STATUS2 0x070 /* Parameter Error Status 2 */ 126bb8bc226SRuslan Bukin #define DCU_PARR_ERR_STATUS3 0x07C /* Parameter Error Status 3 */ 127bb8bc226SRuslan Bukin #define DCU_MASK_PARR_ERR_ST1 0x080 /* Mask Parameter Error Status 1 */ 128bb8bc226SRuslan Bukin #define DCU_MASK_PARR_ERR_ST2 0x084 /* Mask Parameter Error Status 2 */ 129bb8bc226SRuslan Bukin #define DCU_MASK_PARR_ERR_ST3 0x090 /* Mask Parameter Error Status 3 */ 130bb8bc226SRuslan Bukin #define DCU_THRESHOLD_INP_BUF_1 0x094 /* Threshold Input 1 */ 131bb8bc226SRuslan Bukin #define DCU_THRESHOLD_INP_BUF_2 0x098 /* Threshold Input 2 */ 132bb8bc226SRuslan Bukin #define DCU_THRESHOLD_INP_BUF_3 0x09C /* Threshold Input 3 */ 133bb8bc226SRuslan Bukin #define DCU_LUMA_COMP 0x0A0 /* LUMA Component */ 134bb8bc226SRuslan Bukin #define DCU_CHROMA_RED 0x0A4 /* Red Chroma Components */ 135bb8bc226SRuslan Bukin #define DCU_CHROMA_GREEN 0x0A8 /* Green Chroma Components */ 136bb8bc226SRuslan Bukin #define DCU_CHROMA_BLUE 0x0AC /* Blue Chroma Components */ 137bb8bc226SRuslan Bukin #define DCU_CRC_POS 0x0B0 /* CRC Position */ 138bb8bc226SRuslan Bukin #define DCU_LYR_INTPOL_EN 0x0B4 /* Layer Interpolation Enable */ 139bb8bc226SRuslan Bukin #define DCU_LYR_LUMA_COMP 0x0B8 /* Layer Luminance Component */ 140bb8bc226SRuslan Bukin #define DCU_LYR_CHRM_RED 0x0BC /* Layer Chroma Red */ 141bb8bc226SRuslan Bukin #define DCU_LYR_CHRM_GRN 0x0C0 /* Layer Chroma Green */ 142bb8bc226SRuslan Bukin #define DCU_LYR_CHRM_BLUE 0x0C4 /* Layer Chroma Blue */ 143bb8bc226SRuslan Bukin #define DCU_COMP_IMSIZE 0x0C8 /* Compression Image Size */ 144bb8bc226SRuslan Bukin #define DCU_UPDATE_MODE 0x0CC /* Update Mode */ 145bb8bc226SRuslan Bukin #define READREG (1 << 30) 146bb8bc226SRuslan Bukin #define MODE (1 << 31) 147bb8bc226SRuslan Bukin #define DCU_UNDERRUN 0x0D0 /* Underrun */ 148bb8bc226SRuslan Bukin #define DCU_GLBL_PROTECT 0x100 /* Global Protection */ 149bb8bc226SRuslan Bukin #define DCU_SFT_LCK_BIT_L0 0x104 /* Soft Lock Bit Layer 0 */ 150bb8bc226SRuslan Bukin #define DCU_SFT_LCK_BIT_L1 0x108 /* Soft Lock Bit Layer 1 */ 151bb8bc226SRuslan Bukin #define DCU_SFT_LCK_DISP_SIZE 0x10C /* Soft Lock Display Size */ 152bb8bc226SRuslan Bukin #define DCU_SFT_LCK_HS_VS_PARA 0x110 /* Soft Lock Hsync/Vsync Parameter */ 153bb8bc226SRuslan Bukin #define DCU_SFT_LCK_POL 0x114 /* Soft Lock POL */ 154bb8bc226SRuslan Bukin #define DCU_SFT_LCK_L0_TRANSP 0x118 /* Soft Lock L0 Transparency */ 155bb8bc226SRuslan Bukin #define DCU_SFT_LCK_L1_TRANSP 0x11C /* Soft Lock L1 Transparency */ 156bb8bc226SRuslan Bukin 157bb8bc226SRuslan Bukin /* Control Descriptor */ 158bb8bc226SRuslan Bukin #define DCU_CTRLDESCL(n, m) 0x200 + (0x40 * n) + 0x4 * (m - 1) 159bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_1(n) DCU_CTRLDESCL(n, 1) 160bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_2(n) DCU_CTRLDESCL(n, 2) 161bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_3(n) DCU_CTRLDESCL(n, 3) 162bb8bc226SRuslan Bukin #define TRANS_SHIFT 20 163bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_4(n) DCU_CTRLDESCL(n, 4) 164bb8bc226SRuslan Bukin #define BPP_MASK 0xf /* Bit per pixel Mask */ 165bb8bc226SRuslan Bukin #define BPP_SHIFT 16 /* Bit per pixel Shift */ 166bb8bc226SRuslan Bukin #define BPP24 0x5 167bb8bc226SRuslan Bukin #define EN_LAYER (1 << 31) /* Enable the layer */ 168bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_5(n) DCU_CTRLDESCL(n, 5) 169bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_6(n) DCU_CTRLDESCL(n, 6) 170bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_7(n) DCU_CTRLDESCL(n, 7) 171bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_8(n) DCU_CTRLDESCL(n, 8) 172bb8bc226SRuslan Bukin #define DCU_CTRLDESCLn_9(n) DCU_CTRLDESCL(n, 9) 173bb8bc226SRuslan Bukin 174bcec4b54SRuslan Bukin #define NUM_LAYERS 64 175bcec4b54SRuslan Bukin 176bcec4b54SRuslan Bukin struct panel_info { 177bcec4b54SRuslan Bukin uint32_t width; 178bcec4b54SRuslan Bukin uint32_t height; 179bcec4b54SRuslan Bukin uint32_t h_back_porch; 180bcec4b54SRuslan Bukin uint32_t h_pulse_width; 181bcec4b54SRuslan Bukin uint32_t h_front_porch; 182bcec4b54SRuslan Bukin uint32_t v_back_porch; 183bcec4b54SRuslan Bukin uint32_t v_pulse_width; 184bcec4b54SRuslan Bukin uint32_t v_front_porch; 185bcec4b54SRuslan Bukin uint32_t clk_div; 186bcec4b54SRuslan Bukin uint32_t backlight_pin; 187bcec4b54SRuslan Bukin }; 188bb8bc226SRuslan Bukin 189bb8bc226SRuslan Bukin struct dcu_softc { 190bb8bc226SRuslan Bukin struct resource *res[2]; 191bb8bc226SRuslan Bukin bus_space_tag_t bst; 192bb8bc226SRuslan Bukin bus_space_handle_t bsh; 193bb8bc226SRuslan Bukin void *ih; 194bb8bc226SRuslan Bukin device_t dev; 195bb8bc226SRuslan Bukin device_t sc_fbd; /* fbd child */ 196bb8bc226SRuslan Bukin struct fb_info sc_info; 197bcec4b54SRuslan Bukin struct panel_info *panel; 198bb8bc226SRuslan Bukin }; 199bb8bc226SRuslan Bukin 200bb8bc226SRuslan Bukin static struct resource_spec dcu_spec[] = { 201bb8bc226SRuslan Bukin { SYS_RES_MEMORY, 0, RF_ACTIVE }, 202bb8bc226SRuslan Bukin { SYS_RES_IRQ, 0, RF_ACTIVE }, 203bb8bc226SRuslan Bukin { -1, 0 } 204bb8bc226SRuslan Bukin }; 205bb8bc226SRuslan Bukin 206bb8bc226SRuslan Bukin static int 207bb8bc226SRuslan Bukin dcu_probe(device_t dev) 208bb8bc226SRuslan Bukin { 209bb8bc226SRuslan Bukin 210bb8bc226SRuslan Bukin if (!ofw_bus_status_okay(dev)) 211bb8bc226SRuslan Bukin return (ENXIO); 212bb8bc226SRuslan Bukin 213bb8bc226SRuslan Bukin if (!ofw_bus_is_compatible(dev, "fsl,mvf600-dcu4")) 214bb8bc226SRuslan Bukin return (ENXIO); 215bb8bc226SRuslan Bukin 216bb8bc226SRuslan Bukin device_set_desc(dev, "Vybrid Family Display Control Unit (DCU4)"); 217bb8bc226SRuslan Bukin return (BUS_PROBE_DEFAULT); 218bb8bc226SRuslan Bukin } 219bb8bc226SRuslan Bukin 220bb8bc226SRuslan Bukin static void 221bb8bc226SRuslan Bukin dcu_intr(void *arg) 222bb8bc226SRuslan Bukin { 223bb8bc226SRuslan Bukin struct dcu_softc *sc; 224bb8bc226SRuslan Bukin int reg; 225bb8bc226SRuslan Bukin 226bb8bc226SRuslan Bukin sc = arg; 227bb8bc226SRuslan Bukin 228bb8bc226SRuslan Bukin /* Ack interrupts */ 229bb8bc226SRuslan Bukin reg = READ4(sc, DCU_INT_STATUS); 230bb8bc226SRuslan Bukin WRITE4(sc, DCU_INT_STATUS, reg); 231bb8bc226SRuslan Bukin 232bb8bc226SRuslan Bukin /* TODO interrupt handler */ 233bb8bc226SRuslan Bukin } 234bb8bc226SRuslan Bukin 235bb8bc226SRuslan Bukin static int 236bcec4b54SRuslan Bukin get_panel_info(struct dcu_softc *sc, struct panel_info *panel) 237bcec4b54SRuslan Bukin { 238bcec4b54SRuslan Bukin phandle_t node; 239bcec4b54SRuslan Bukin pcell_t dts_value[3]; 240bcec4b54SRuslan Bukin int len; 241bcec4b54SRuslan Bukin 242bcec4b54SRuslan Bukin if ((node = ofw_bus_get_node(sc->dev)) == -1) 243bcec4b54SRuslan Bukin return (ENXIO); 244bcec4b54SRuslan Bukin 245bcec4b54SRuslan Bukin /* panel size */ 246bcec4b54SRuslan Bukin if ((len = OF_getproplen(node, "panel-size")) <= 0) 247bcec4b54SRuslan Bukin return (ENXIO); 248*9783ea5cSAndrew Turner OF_getencprop(node, "panel-size", dts_value, len); 249*9783ea5cSAndrew Turner panel->width = dts_value[0]; 250*9783ea5cSAndrew Turner panel->height = dts_value[1]; 251bcec4b54SRuslan Bukin 252bcec4b54SRuslan Bukin /* hsync */ 253bcec4b54SRuslan Bukin if ((len = OF_getproplen(node, "panel-hsync")) <= 0) 254bcec4b54SRuslan Bukin return (ENXIO); 255*9783ea5cSAndrew Turner OF_getencprop(node, "panel-hsync", dts_value, len); 256*9783ea5cSAndrew Turner panel->h_back_porch = dts_value[0]; 257*9783ea5cSAndrew Turner panel->h_pulse_width = dts_value[1]; 258*9783ea5cSAndrew Turner panel->h_front_porch = dts_value[2]; 259bcec4b54SRuslan Bukin 260bcec4b54SRuslan Bukin /* vsync */ 261bcec4b54SRuslan Bukin if ((len = OF_getproplen(node, "panel-vsync")) <= 0) 262bcec4b54SRuslan Bukin return (ENXIO); 263*9783ea5cSAndrew Turner OF_getencprop(node, "panel-vsync", dts_value, len); 264*9783ea5cSAndrew Turner panel->v_back_porch = dts_value[0]; 265*9783ea5cSAndrew Turner panel->v_pulse_width = dts_value[1]; 266*9783ea5cSAndrew Turner panel->v_front_porch = dts_value[2]; 267bcec4b54SRuslan Bukin 268bcec4b54SRuslan Bukin /* clk divider */ 269bcec4b54SRuslan Bukin if ((len = OF_getproplen(node, "panel-clk-div")) <= 0) 270bcec4b54SRuslan Bukin return (ENXIO); 271*9783ea5cSAndrew Turner OF_getencprop(node, "panel-clk-div", dts_value, len); 272*9783ea5cSAndrew Turner panel->clk_div = dts_value[0]; 273bcec4b54SRuslan Bukin 274bcec4b54SRuslan Bukin /* backlight pin */ 275bcec4b54SRuslan Bukin if ((len = OF_getproplen(node, "panel-backlight-pin")) <= 0) 276bcec4b54SRuslan Bukin return (ENXIO); 277*9783ea5cSAndrew Turner OF_getencprop(node, "panel-backlight-pin", dts_value, len); 278*9783ea5cSAndrew Turner panel->backlight_pin = dts_value[0]; 279bcec4b54SRuslan Bukin 280bcec4b54SRuslan Bukin return (0); 281bcec4b54SRuslan Bukin } 282bcec4b54SRuslan Bukin 283bcec4b54SRuslan Bukin static int 284bb8bc226SRuslan Bukin dcu_init(struct dcu_softc *sc) 285bb8bc226SRuslan Bukin { 286bcec4b54SRuslan Bukin struct panel_info *panel; 287bb8bc226SRuslan Bukin int reg; 288bcec4b54SRuslan Bukin int i; 289bcec4b54SRuslan Bukin 290bcec4b54SRuslan Bukin panel = sc->panel; 291bb8bc226SRuslan Bukin 292bb8bc226SRuslan Bukin /* Configure DCU */ 293bb8bc226SRuslan Bukin reg = ((sc->sc_info.fb_height) << DELTA_Y_S); 294bb8bc226SRuslan Bukin reg |= (sc->sc_info.fb_width / 16); 295bb8bc226SRuslan Bukin WRITE4(sc, DCU_DISP_SIZE, reg); 296bb8bc226SRuslan Bukin 297bcec4b54SRuslan Bukin reg = (panel->h_back_porch << BP_H_SHIFT); 298bcec4b54SRuslan Bukin reg |= (panel->h_pulse_width << PW_H_SHIFT); 299bcec4b54SRuslan Bukin reg |= (panel->h_front_porch << FP_H_SHIFT); 300bb8bc226SRuslan Bukin WRITE4(sc, DCU_HSYN_PARA, reg); 301bb8bc226SRuslan Bukin 302bcec4b54SRuslan Bukin reg = (panel->v_back_porch << BP_V_SHIFT); 303bcec4b54SRuslan Bukin reg |= (panel->v_pulse_width << PW_V_SHIFT); 304bcec4b54SRuslan Bukin reg |= (panel->v_front_porch << FP_V_SHIFT); 305bb8bc226SRuslan Bukin WRITE4(sc, DCU_VSYN_PARA, reg); 306bb8bc226SRuslan Bukin 307bb8bc226SRuslan Bukin WRITE4(sc, DCU_BGND, 0); 308bcec4b54SRuslan Bukin WRITE4(sc, DCU_DIV_RATIO, panel->clk_div); 309bb8bc226SRuslan Bukin 310bb8bc226SRuslan Bukin reg = (INV_VS | INV_HS); 311bb8bc226SRuslan Bukin WRITE4(sc, DCU_SYNPOL, reg); 312bb8bc226SRuslan Bukin 313bcec4b54SRuslan Bukin /* TODO: export to panel info */ 314bb8bc226SRuslan Bukin reg = (0x3 << LS_BF_VS_SHIFT); 315bb8bc226SRuslan Bukin reg |= (0x78 << OUT_BUF_HIGH_SHIFT); 316bb8bc226SRuslan Bukin reg |= (0 << OUT_BUF_LOW_SHIFT); 317bb8bc226SRuslan Bukin WRITE4(sc, DCU_THRESHOLD, reg); 318bb8bc226SRuslan Bukin 319bb8bc226SRuslan Bukin /* Mask all the interrupts */ 320bb8bc226SRuslan Bukin WRITE4(sc, DCU_INT_MASK, 0xffffffff); 321bb8bc226SRuslan Bukin 322bcec4b54SRuslan Bukin /* Reset all layers */ 323bcec4b54SRuslan Bukin for (i = 0; i < NUM_LAYERS; i++) { 324bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_1(i), 0x0); 325bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_2(i), 0x0); 326bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_3(i), 0x0); 327bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_4(i), 0x0); 328bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_5(i), 0x0); 329bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_6(i), 0x0); 330bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_7(i), 0x0); 331bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_8(i), 0x0); 332bcec4b54SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_9(i), 0x0); 333bcec4b54SRuslan Bukin } 334bcec4b54SRuslan Bukin 335bb8bc226SRuslan Bukin /* Setup first layer */ 336bb8bc226SRuslan Bukin reg = (sc->sc_info.fb_width | (sc->sc_info.fb_height << 16)); 337bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_1(0), reg); 338bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_2(0), 0x0); 339bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_3(0), sc->sc_info.fb_pbase); 340bb8bc226SRuslan Bukin reg = (BPP24 << BPP_SHIFT); 341bb8bc226SRuslan Bukin reg |= EN_LAYER; 342bb8bc226SRuslan Bukin reg |= (0xFF << TRANS_SHIFT); /* completely opaque */ 343bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_4(0), reg); 344bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_5(0), 0xffffff); 345bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_6(0), 0x0); 346bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_7(0), 0x0); 347bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_8(0), 0x0); 348bb8bc226SRuslan Bukin WRITE4(sc, DCU_CTRLDESCLn_9(0), 0x0); 349bb8bc226SRuslan Bukin 350bb8bc226SRuslan Bukin /* Enable DCU in normal mode */ 351bb8bc226SRuslan Bukin reg = READ4(sc, DCU_DCU_MODE); 352bb8bc226SRuslan Bukin reg &= ~(DCU_MODE_M << DCU_MODE_S); 353bb8bc226SRuslan Bukin reg |= (DCU_MODE_NORMAL << DCU_MODE_S); 354bb8bc226SRuslan Bukin reg |= (RASTER_EN); 355bb8bc226SRuslan Bukin WRITE4(sc, DCU_DCU_MODE, reg); 356bb8bc226SRuslan Bukin WRITE4(sc, DCU_UPDATE_MODE, READREG); 357bb8bc226SRuslan Bukin 358bb8bc226SRuslan Bukin return (0); 359bb8bc226SRuslan Bukin } 360bb8bc226SRuslan Bukin 361bb8bc226SRuslan Bukin static int 362bb8bc226SRuslan Bukin dcu_attach(device_t dev) 363bb8bc226SRuslan Bukin { 364bcec4b54SRuslan Bukin struct panel_info panel; 365bb8bc226SRuslan Bukin struct dcu_softc *sc; 366bcec4b54SRuslan Bukin device_t gpio_dev; 367bb8bc226SRuslan Bukin int err; 368bb8bc226SRuslan Bukin 369bb8bc226SRuslan Bukin sc = device_get_softc(dev); 370bcec4b54SRuslan Bukin sc->dev = dev; 371bb8bc226SRuslan Bukin 372bb8bc226SRuslan Bukin if (bus_alloc_resources(dev, dcu_spec, sc->res)) { 373bb8bc226SRuslan Bukin device_printf(dev, "could not allocate resources\n"); 374bb8bc226SRuslan Bukin return (ENXIO); 375bb8bc226SRuslan Bukin } 376bb8bc226SRuslan Bukin 377bb8bc226SRuslan Bukin /* Memory interface */ 378bb8bc226SRuslan Bukin sc->bst = rman_get_bustag(sc->res[0]); 379bb8bc226SRuslan Bukin sc->bsh = rman_get_bushandle(sc->res[0]); 380bb8bc226SRuslan Bukin 381bb8bc226SRuslan Bukin /* Setup interrupt handler */ 382bb8bc226SRuslan Bukin err = bus_setup_intr(dev, sc->res[1], INTR_TYPE_BIO | INTR_MPSAFE, 383bb8bc226SRuslan Bukin NULL, dcu_intr, sc, &sc->ih); 384bb8bc226SRuslan Bukin if (err) { 385bb8bc226SRuslan Bukin device_printf(dev, "Unable to alloc interrupt resource.\n"); 386bb8bc226SRuslan Bukin return (ENXIO); 387bb8bc226SRuslan Bukin } 388bb8bc226SRuslan Bukin 389bcec4b54SRuslan Bukin if (get_panel_info(sc, &panel)) { 390bcec4b54SRuslan Bukin device_printf(dev, "Can't get panel info\n"); 391bcec4b54SRuslan Bukin return (ENXIO); 392bcec4b54SRuslan Bukin } 393bcec4b54SRuslan Bukin 394bcec4b54SRuslan Bukin sc->panel = &panel; 395bcec4b54SRuslan Bukin 396bb8bc226SRuslan Bukin /* Bypass timing control (used for raw lcd panels) */ 397bb8bc226SRuslan Bukin tcon_bypass(); 398bb8bc226SRuslan Bukin 399bcec4b54SRuslan Bukin /* Get the GPIO device, we need this to give power to USB */ 400bcec4b54SRuslan Bukin gpio_dev = devclass_get_device(devclass_find("gpio"), 0); 401bcec4b54SRuslan Bukin if (gpio_dev == NULL) { 402bcec4b54SRuslan Bukin device_printf(sc->dev, "Error: failed to get the GPIO dev\n"); 403bcec4b54SRuslan Bukin return (1); 404bcec4b54SRuslan Bukin } 405bcec4b54SRuslan Bukin 406bcec4b54SRuslan Bukin /* Turn on backlight */ 407bcec4b54SRuslan Bukin /* TODO: Use FlexTimer/PWM */ 408bcec4b54SRuslan Bukin GPIO_PIN_SETFLAGS(gpio_dev, panel.backlight_pin, GPIO_PIN_OUTPUT); 409bcec4b54SRuslan Bukin GPIO_PIN_SET(gpio_dev, panel.backlight_pin, GPIO_PIN_HIGH); 410bcec4b54SRuslan Bukin 411bcec4b54SRuslan Bukin sc->sc_info.fb_width = panel.width; 412bcec4b54SRuslan Bukin sc->sc_info.fb_height = panel.height; 413bb8bc226SRuslan Bukin sc->sc_info.fb_stride = sc->sc_info.fb_width * 3; 414bb8bc226SRuslan Bukin sc->sc_info.fb_bpp = sc->sc_info.fb_depth = 24; 415bb8bc226SRuslan Bukin sc->sc_info.fb_size = sc->sc_info.fb_height * sc->sc_info.fb_stride; 416bb8bc226SRuslan Bukin sc->sc_info.fb_vbase = (intptr_t)contigmalloc(sc->sc_info.fb_size, 417bb8bc226SRuslan Bukin M_DEVBUF, M_ZERO, 0, ~0, PAGE_SIZE, 0); 418bb8bc226SRuslan Bukin sc->sc_info.fb_pbase = (intptr_t)vtophys(sc->sc_info.fb_vbase); 419bb8bc226SRuslan Bukin 420bb8bc226SRuslan Bukin #if 0 421bb8bc226SRuslan Bukin printf("%dx%d [%d]\n", sc->sc_info.fb_width, sc->sc_info.fb_height, 422bb8bc226SRuslan Bukin sc->sc_info.fb_stride); 423bb8bc226SRuslan Bukin printf("pbase == 0x%08x\n", sc->sc_info.fb_pbase); 424bb8bc226SRuslan Bukin #endif 425bb8bc226SRuslan Bukin 426bb8bc226SRuslan Bukin memset((int8_t *)sc->sc_info.fb_vbase, 0x0, sc->sc_info.fb_size); 427bb8bc226SRuslan Bukin 428bb8bc226SRuslan Bukin dcu_init(sc); 429bb8bc226SRuslan Bukin 430bb8bc226SRuslan Bukin sc->sc_info.fb_name = device_get_nameunit(dev); 431bb8bc226SRuslan Bukin 432bb8bc226SRuslan Bukin /* Ask newbus to attach framebuffer device to me. */ 433bb8bc226SRuslan Bukin sc->sc_fbd = device_add_child(dev, "fbd", device_get_unit(dev)); 434bb8bc226SRuslan Bukin if (sc->sc_fbd == NULL) 435bb8bc226SRuslan Bukin device_printf(dev, "Can't attach fbd device\n"); 436bb8bc226SRuslan Bukin 437bb8bc226SRuslan Bukin if (device_probe_and_attach(sc->sc_fbd) != 0) { 438bb8bc226SRuslan Bukin device_printf(sc->dev, "Failed to attach fbd device\n"); 439bb8bc226SRuslan Bukin } 440bb8bc226SRuslan Bukin 441bb8bc226SRuslan Bukin return (0); 442bb8bc226SRuslan Bukin } 443bb8bc226SRuslan Bukin 444bb8bc226SRuslan Bukin static struct fb_info * 445bb8bc226SRuslan Bukin dcu4_fb_getinfo(device_t dev) 446bb8bc226SRuslan Bukin { 447bb8bc226SRuslan Bukin struct dcu_softc *sc = device_get_softc(dev); 448bb8bc226SRuslan Bukin 449bb8bc226SRuslan Bukin return (&sc->sc_info); 450bb8bc226SRuslan Bukin } 451bb8bc226SRuslan Bukin 452bb8bc226SRuslan Bukin static device_method_t dcu_methods[] = { 453bb8bc226SRuslan Bukin DEVMETHOD(device_probe, dcu_probe), 454bb8bc226SRuslan Bukin DEVMETHOD(device_attach, dcu_attach), 455bb8bc226SRuslan Bukin 456bb8bc226SRuslan Bukin /* Framebuffer service methods */ 457bb8bc226SRuslan Bukin DEVMETHOD(fb_getinfo, dcu4_fb_getinfo), 458bb8bc226SRuslan Bukin { 0, 0 } 459bb8bc226SRuslan Bukin }; 460bb8bc226SRuslan Bukin 461bb8bc226SRuslan Bukin static driver_t dcu_driver = { 462bb8bc226SRuslan Bukin "fb", 463bb8bc226SRuslan Bukin dcu_methods, 464bb8bc226SRuslan Bukin sizeof(struct dcu_softc), 465bb8bc226SRuslan Bukin }; 466bb8bc226SRuslan Bukin 467bb8bc226SRuslan Bukin static devclass_t dcu_devclass; 468bb8bc226SRuslan Bukin 469bb8bc226SRuslan Bukin DRIVER_MODULE(fb, simplebus, dcu_driver, dcu_devclass, 0, 0); 470