1a2c472e7SAleksandr Rybalko /*- 294f8d6fdSAleksandr Rybalko * Copyright (c) 2012, 2013 The FreeBSD Foundation 3a2c472e7SAleksandr Rybalko * All rights reserved. 4a2c472e7SAleksandr Rybalko * 5a2c472e7SAleksandr Rybalko * This software was developed by Oleksandr Rybalko under sponsorship 6a2c472e7SAleksandr Rybalko * from the FreeBSD Foundation. 7a2c472e7SAleksandr Rybalko * 8a2c472e7SAleksandr Rybalko * Redistribution and use in source and binary forms, with or without 9a2c472e7SAleksandr Rybalko * modification, are permitted provided that the following conditions 10a2c472e7SAleksandr Rybalko * are met: 11a2c472e7SAleksandr Rybalko * 1. Redistributions of source code must retain the above copyright 12a2c472e7SAleksandr Rybalko * notice, this list of conditions and the following disclaimer. 13a2c472e7SAleksandr Rybalko * 2. Redistributions in binary form must reproduce the above copyright 14a2c472e7SAleksandr Rybalko * notice, this list of conditions and the following disclaimer in the 15a2c472e7SAleksandr Rybalko * documentation and/or other materials provided with the distribution. 16a2c472e7SAleksandr Rybalko * 17a2c472e7SAleksandr Rybalko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18a2c472e7SAleksandr Rybalko * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19a2c472e7SAleksandr Rybalko * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20a2c472e7SAleksandr Rybalko * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21a2c472e7SAleksandr Rybalko * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22a2c472e7SAleksandr Rybalko * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23a2c472e7SAleksandr Rybalko * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24a2c472e7SAleksandr Rybalko * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25a2c472e7SAleksandr Rybalko * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26a2c472e7SAleksandr Rybalko * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27a2c472e7SAleksandr Rybalko * SUCH DAMAGE. 28a2c472e7SAleksandr Rybalko */ 29a2c472e7SAleksandr Rybalko 30a2c472e7SAleksandr Rybalko #include <sys/cdefs.h> 31a2c472e7SAleksandr Rybalko __FBSDID("$FreeBSD$"); 32a2c472e7SAleksandr Rybalko 33a2c472e7SAleksandr Rybalko #include <sys/param.h> 34a2c472e7SAleksandr Rybalko #include <sys/systm.h> 35a2c472e7SAleksandr Rybalko #include <sys/bus.h> 36a2c472e7SAleksandr Rybalko #include <sys/kernel.h> 37a2c472e7SAleksandr Rybalko #include <sys/module.h> 38a2c472e7SAleksandr Rybalko #include <sys/malloc.h> 39a2c472e7SAleksandr Rybalko #include <sys/rman.h> 40a2c472e7SAleksandr Rybalko #include <sys/timeet.h> 41a2c472e7SAleksandr Rybalko #include <sys/timetc.h> 42a2c472e7SAleksandr Rybalko #include <sys/watchdog.h> 43a2c472e7SAleksandr Rybalko #include <machine/bus.h> 44a2c472e7SAleksandr Rybalko #include <machine/cpu.h> 45a2c472e7SAleksandr Rybalko #include <machine/intr.h> 46a2c472e7SAleksandr Rybalko 47a2c472e7SAleksandr Rybalko #include <machine/fdt.h> 48a2c472e7SAleksandr Rybalko #include <dev/fdt/fdt_common.h> 49a2c472e7SAleksandr Rybalko #include <dev/ofw/openfirm.h> 50a2c472e7SAleksandr Rybalko #include <dev/ofw/ofw_bus.h> 51a2c472e7SAleksandr Rybalko #include <dev/ofw/ofw_bus_subr.h> 52a2c472e7SAleksandr Rybalko 53a2c472e7SAleksandr Rybalko #include <arm/freescale/imx/imx_gptvar.h> 54a2c472e7SAleksandr Rybalko #include <arm/freescale/imx/imx_gptreg.h> 55a2c472e7SAleksandr Rybalko 56a2c472e7SAleksandr Rybalko #include <sys/kdb.h> 57a2c472e7SAleksandr Rybalko #include <arm/freescale/imx/imx51_ccmvar.h> 58a2c472e7SAleksandr Rybalko 59a2c472e7SAleksandr Rybalko #define WRITE4(_sc, _r, _v) \ 60a2c472e7SAleksandr Rybalko bus_space_write_4((_sc)->sc_iot, (_sc)->sc_ioh, (_r), (_v)) 61a2c472e7SAleksandr Rybalko #define READ4(_sc, _r) \ 62a2c472e7SAleksandr Rybalko bus_space_read_4((_sc)->sc_iot, (_sc)->sc_ioh, (_r)) 63a2c472e7SAleksandr Rybalko #define SET4(_sc, _r, _m) \ 64a2c472e7SAleksandr Rybalko WRITE4((_sc), (_r), READ4((_sc), (_r)) | (_m)) 65a2c472e7SAleksandr Rybalko #define CLEAR4(_sc, _r, _m) \ 66a2c472e7SAleksandr Rybalko WRITE4((_sc), (_r), READ4((_sc), (_r)) & ~(_m)) 67a2c472e7SAleksandr Rybalko 68a2c472e7SAleksandr Rybalko static u_int imx_gpt_get_timecount(struct timecounter *); 69a2c472e7SAleksandr Rybalko static int imx_gpt_timer_start(struct eventtimer *, sbintime_t, 70a2c472e7SAleksandr Rybalko sbintime_t); 71a2c472e7SAleksandr Rybalko static int imx_gpt_timer_stop(struct eventtimer *); 72a2c472e7SAleksandr Rybalko 73a2c472e7SAleksandr Rybalko static int imx_gpt_intr(void *); 74a2c472e7SAleksandr Rybalko static int imx_gpt_probe(device_t); 75a2c472e7SAleksandr Rybalko static int imx_gpt_attach(device_t); 76a2c472e7SAleksandr Rybalko 77a2c472e7SAleksandr Rybalko static struct timecounter imx_gpt_timecounter = { 78*f3549ad5SIan Lepore .tc_name = "iMXGPT", 79a2c472e7SAleksandr Rybalko .tc_get_timecount = imx_gpt_get_timecount, 80a2c472e7SAleksandr Rybalko .tc_counter_mask = ~0u, 81a2c472e7SAleksandr Rybalko .tc_frequency = 0, 82e0511b6cSIan Lepore .tc_quality = 1000, 83a2c472e7SAleksandr Rybalko }; 84a2c472e7SAleksandr Rybalko 85e0511b6cSIan Lepore /* Global softc pointer for use in DELAY(). */ 86a2c472e7SAleksandr Rybalko struct imx_gpt_softc *imx_gpt_sc = NULL; 87e0511b6cSIan Lepore 88e0511b6cSIan Lepore /* 89e0511b6cSIan Lepore * Hand-calibrated delay-loop counter. This was calibrated on an i.MX6 running 90e0511b6cSIan Lepore * at 792mhz. It will delay a bit too long on slower processors -- that's 91e0511b6cSIan Lepore * better than not delaying long enough. In practice this is unlikely to get 92e0511b6cSIan Lepore * used much since the clock driver is one of the first to start up, and once 93e0511b6cSIan Lepore * we're attached the delay loop switches to using the timer hardware. 94e0511b6cSIan Lepore */ 95e0511b6cSIan Lepore static const int imx_gpt_delay_count = 78; 96e0511b6cSIan Lepore 97e0511b6cSIan Lepore /* Try to divide down an available fast clock to this frequency. */ 98eb756ebdSIan Lepore #define TARGET_FREQUENCY 10000000 99e0511b6cSIan Lepore 100e0511b6cSIan Lepore /* Don't try to set an event timer period smaller than this. */ 101e0511b6cSIan Lepore #define MIN_ET_PERIOD 10LLU 102e0511b6cSIan Lepore 103a2c472e7SAleksandr Rybalko 104a2c472e7SAleksandr Rybalko static struct resource_spec imx_gpt_spec[] = { 105a2c472e7SAleksandr Rybalko { SYS_RES_MEMORY, 0, RF_ACTIVE }, 106a2c472e7SAleksandr Rybalko { SYS_RES_IRQ, 0, RF_ACTIVE }, 107a2c472e7SAleksandr Rybalko { -1, 0 } 108a2c472e7SAleksandr Rybalko }; 109a2c472e7SAleksandr Rybalko 110eb756ebdSIan Lepore static struct ofw_compat_data compat_data[] = { 111eb756ebdSIan Lepore {"fsl,imx6q-gpt", 1}, 112eb756ebdSIan Lepore {"fsl,imx53-gpt", 1}, 113eb756ebdSIan Lepore {"fsl,imx51-gpt", 1}, 114eb756ebdSIan Lepore {"fsl,imx31-gpt", 1}, 115eb756ebdSIan Lepore {"fsl,imx27-gpt", 1}, 116eb756ebdSIan Lepore {"fsl,imx25-gpt", 1}, 117eb756ebdSIan Lepore {NULL, 0} 118eb756ebdSIan Lepore }; 119eb756ebdSIan Lepore 120a2c472e7SAleksandr Rybalko static int 121a2c472e7SAleksandr Rybalko imx_gpt_probe(device_t dev) 122a2c472e7SAleksandr Rybalko { 123a2c472e7SAleksandr Rybalko 124add35ed5SIan Lepore if (!ofw_bus_status_okay(dev)) 125add35ed5SIan Lepore return (ENXIO); 126add35ed5SIan Lepore 127eb756ebdSIan Lepore if (ofw_bus_search_compatible(dev, compat_data)->ocd_data != 0) { 128e0511b6cSIan Lepore device_set_desc(dev, "Freescale i.MX GPT timer"); 129a2c472e7SAleksandr Rybalko return (BUS_PROBE_DEFAULT); 130a2c472e7SAleksandr Rybalko } 131a2c472e7SAleksandr Rybalko 132eb756ebdSIan Lepore return (ENXIO); 133eb756ebdSIan Lepore } 134eb756ebdSIan Lepore 135a2c472e7SAleksandr Rybalko static int 136a2c472e7SAleksandr Rybalko imx_gpt_attach(device_t dev) 137a2c472e7SAleksandr Rybalko { 138a2c472e7SAleksandr Rybalko struct imx_gpt_softc *sc; 139e0511b6cSIan Lepore int ctlreg, err; 140e0511b6cSIan Lepore uint32_t basefreq, prescale; 141a2c472e7SAleksandr Rybalko 142a2c472e7SAleksandr Rybalko sc = device_get_softc(dev); 143a2c472e7SAleksandr Rybalko 144a2c472e7SAleksandr Rybalko if (bus_alloc_resources(dev, imx_gpt_spec, sc->res)) { 145a2c472e7SAleksandr Rybalko device_printf(dev, "could not allocate resources\n"); 146a2c472e7SAleksandr Rybalko return (ENXIO); 147a2c472e7SAleksandr Rybalko } 148a2c472e7SAleksandr Rybalko 149a2c472e7SAleksandr Rybalko sc->sc_dev = dev; 150a2c472e7SAleksandr Rybalko sc->sc_iot = rman_get_bustag(sc->res[0]); 151a2c472e7SAleksandr Rybalko sc->sc_ioh = rman_get_bushandle(sc->res[0]); 152a2c472e7SAleksandr Rybalko 153e0511b6cSIan Lepore /* 154e0511b6cSIan Lepore * For now, just automatically choose a good clock for the hardware 155e0511b6cSIan Lepore * we're running on. Eventually we could allow selection from the fdt; 156e0511b6cSIan Lepore * the code in this driver will cope with any clock frequency. 157e0511b6cSIan Lepore */ 158e0511b6cSIan Lepore sc->sc_clksrc = GPT_CR_CLKSRC_IPG; 159e0511b6cSIan Lepore 160e0511b6cSIan Lepore ctlreg = 0; 161e0511b6cSIan Lepore 162a2c472e7SAleksandr Rybalko switch (sc->sc_clksrc) { 163a2c472e7SAleksandr Rybalko case GPT_CR_CLKSRC_32K: 164e0511b6cSIan Lepore basefreq = 32768; 165e0511b6cSIan Lepore break; 166e0511b6cSIan Lepore case GPT_CR_CLKSRC_IPG: 167e0511b6cSIan Lepore basefreq = imx51_get_clock(IMX51CLK_IPG_CLK_ROOT); 168a2c472e7SAleksandr Rybalko break; 169a2c472e7SAleksandr Rybalko case GPT_CR_CLKSRC_IPG_HIGH: 170e0511b6cSIan Lepore basefreq = imx51_get_clock(IMX51CLK_IPG_CLK_ROOT) * 2; 171a2c472e7SAleksandr Rybalko break; 172e0511b6cSIan Lepore case GPT_CR_CLKSRC_24M: 173e0511b6cSIan Lepore ctlreg |= GPT_CR_24MEN; 174e0511b6cSIan Lepore basefreq = 24000000; 175e0511b6cSIan Lepore break; 176e0511b6cSIan Lepore case GPT_CR_CLKSRC_NONE:/* Can't run without a clock. */ 177e0511b6cSIan Lepore case GPT_CR_CLKSRC_EXT: /* No way to get the freq of an ext clock. */ 178a2c472e7SAleksandr Rybalko default: 179e0511b6cSIan Lepore device_printf(dev, "Unsupported clock source '%d'\n", 180e0511b6cSIan Lepore sc->sc_clksrc); 181e0511b6cSIan Lepore return (EINVAL); 182a2c472e7SAleksandr Rybalko } 183a2c472e7SAleksandr Rybalko 184e0511b6cSIan Lepore /* 185e0511b6cSIan Lepore * The following setup sequence is from the I.MX6 reference manual, 186e0511b6cSIan Lepore * "Selecting the clock source". First, disable the clock and 187e0511b6cSIan Lepore * interrupts. This also clears input and output mode bits and in 188e0511b6cSIan Lepore * general completes several of the early steps in the procedure. 189e0511b6cSIan Lepore */ 190e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_CR, 0); 191a2c472e7SAleksandr Rybalko WRITE4(sc, IMX_GPT_IR, 0); 192a2c472e7SAleksandr Rybalko 193e0511b6cSIan Lepore /* Choose the clock and the power-saving behaviors. */ 194e0511b6cSIan Lepore ctlreg |= 195e0511b6cSIan Lepore sc->sc_clksrc | /* Use selected clock */ 196e0511b6cSIan Lepore GPT_CR_FRR | /* Just count (FreeRunner mode) */ 197e0511b6cSIan Lepore GPT_CR_STOPEN | /* Run in STOP mode */ 198e0511b6cSIan Lepore GPT_CR_DOZEEN | /* Run in DOZE mode */ 199e0511b6cSIan Lepore GPT_CR_WAITEN | /* Run in WAIT mode */ 200e0511b6cSIan Lepore GPT_CR_DBGEN; /* Run in DEBUG mode */ 201e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_CR, ctlreg); 202a2c472e7SAleksandr Rybalko 203e0511b6cSIan Lepore /* 204e0511b6cSIan Lepore * The datasheet says to do the software reset after choosing the clock 205e0511b6cSIan Lepore * source. It says nothing about needing to wait for the reset to 206e0511b6cSIan Lepore * complete, but the register description does document the fact that 207e0511b6cSIan Lepore * the reset isn't complete until the SWR bit reads 0, so let's be safe. 208e0511b6cSIan Lepore * The reset also clears all registers except for a few of the bits in 209e0511b6cSIan Lepore * CR, but we'll rewrite all the CR bits when we start the counter. 210e0511b6cSIan Lepore */ 211e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_CR, ctlreg | GPT_CR_SWR); 212e0511b6cSIan Lepore while (READ4(sc, IMX_GPT_CR) & GPT_CR_SWR) 213e0511b6cSIan Lepore continue; 214e0511b6cSIan Lepore 215e0511b6cSIan Lepore /* Set a prescaler value that gets us near the target frequency. */ 216e0511b6cSIan Lepore if (basefreq < TARGET_FREQUENCY) { 217e0511b6cSIan Lepore prescale = 0; 218e0511b6cSIan Lepore sc->clkfreq = basefreq; 219e0511b6cSIan Lepore } else { 220e0511b6cSIan Lepore prescale = basefreq / TARGET_FREQUENCY; 221e0511b6cSIan Lepore sc->clkfreq = basefreq / prescale; 222e0511b6cSIan Lepore prescale -= 1; /* 1..n range is 0..n-1 in hardware. */ 223e0511b6cSIan Lepore } 224e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_PR, prescale); 225e0511b6cSIan Lepore 226e0511b6cSIan Lepore /* Clear the status register. */ 227e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_SR, GPT_IR_ALL); 228e0511b6cSIan Lepore 229e0511b6cSIan Lepore /* Start the counter. */ 230e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_CR, ctlreg | GPT_CR_EN); 231e0511b6cSIan Lepore 232e0511b6cSIan Lepore if (bootverbose) 233e0511b6cSIan Lepore device_printf(dev, "Running on %dKHz clock, base freq %uHz CR=0x%08x, PR=0x%08x\n", 234e0511b6cSIan Lepore sc->clkfreq / 1000, basefreq, READ4(sc, IMX_GPT_CR), READ4(sc, IMX_GPT_PR)); 235e0511b6cSIan Lepore 236e0511b6cSIan Lepore /* Setup the timer interrupt. */ 237a2c472e7SAleksandr Rybalko err = bus_setup_intr(dev, sc->res[1], INTR_TYPE_CLK, imx_gpt_intr, 238a2c472e7SAleksandr Rybalko NULL, sc, &sc->sc_ih); 239a2c472e7SAleksandr Rybalko if (err != 0) { 240a2c472e7SAleksandr Rybalko bus_release_resources(dev, imx_gpt_spec, sc->res); 241a2c472e7SAleksandr Rybalko device_printf(dev, "Unable to setup the clock irq handler, " 242a2c472e7SAleksandr Rybalko "err = %d\n", err); 243a2c472e7SAleksandr Rybalko return (ENXIO); 244a2c472e7SAleksandr Rybalko } 245a2c472e7SAleksandr Rybalko 246e0511b6cSIan Lepore /* Register as an eventtimer. */ 247*f3549ad5SIan Lepore sc->et.et_name = "iMXGPT"; 248a2c472e7SAleksandr Rybalko sc->et.et_flags = ET_FLAGS_ONESHOT | ET_FLAGS_PERIODIC; 249*f3549ad5SIan Lepore sc->et.et_quality = 800; 250a2c472e7SAleksandr Rybalko sc->et.et_frequency = sc->clkfreq; 251e0511b6cSIan Lepore sc->et.et_min_period = (MIN_ET_PERIOD << 32) / sc->et.et_frequency; 252a2c472e7SAleksandr Rybalko sc->et.et_max_period = (0xfffffffeLLU << 32) / sc->et.et_frequency; 253a2c472e7SAleksandr Rybalko sc->et.et_start = imx_gpt_timer_start; 254a2c472e7SAleksandr Rybalko sc->et.et_stop = imx_gpt_timer_stop; 255a2c472e7SAleksandr Rybalko sc->et.et_priv = sc; 256a2c472e7SAleksandr Rybalko et_register(&sc->et); 257a2c472e7SAleksandr Rybalko 258e0511b6cSIan Lepore /* Register as a timecounter. */ 259a2c472e7SAleksandr Rybalko imx_gpt_timecounter.tc_frequency = sc->clkfreq; 260a2c472e7SAleksandr Rybalko tc_init(&imx_gpt_timecounter); 261a2c472e7SAleksandr Rybalko 262e0511b6cSIan Lepore /* If this is the first unit, store the softc for use in DELAY. */ 263e0511b6cSIan Lepore if (device_get_unit(dev) == 0) 264e0511b6cSIan Lepore imx_gpt_sc = sc; 265a2c472e7SAleksandr Rybalko 266a2c472e7SAleksandr Rybalko return (0); 267a2c472e7SAleksandr Rybalko } 268a2c472e7SAleksandr Rybalko 269a2c472e7SAleksandr Rybalko static int 270a2c472e7SAleksandr Rybalko imx_gpt_timer_start(struct eventtimer *et, sbintime_t first, sbintime_t period) 271a2c472e7SAleksandr Rybalko { 272a2c472e7SAleksandr Rybalko struct imx_gpt_softc *sc; 273a2c472e7SAleksandr Rybalko uint32_t ticks; 274a2c472e7SAleksandr Rybalko 275a2c472e7SAleksandr Rybalko sc = (struct imx_gpt_softc *)et->et_priv; 276a2c472e7SAleksandr Rybalko 277a2c472e7SAleksandr Rybalko if (period != 0) { 278a2c472e7SAleksandr Rybalko sc->sc_period = ((uint32_t)et->et_frequency * period) >> 32; 279a2c472e7SAleksandr Rybalko /* Set expected value */ 280a2c472e7SAleksandr Rybalko WRITE4(sc, IMX_GPT_OCR2, READ4(sc, IMX_GPT_CNT) + sc->sc_period); 281a2c472e7SAleksandr Rybalko /* Enable compare register 2 Interrupt */ 282a2c472e7SAleksandr Rybalko SET4(sc, IMX_GPT_IR, GPT_IR_OF2); 28354fe6097SIan Lepore return (0); 284a2c472e7SAleksandr Rybalko } else if (first != 0) { 285a2c472e7SAleksandr Rybalko ticks = ((uint32_t)et->et_frequency * first) >> 32; 286a2c472e7SAleksandr Rybalko /* Do not disturb, otherwise event will be lost */ 287a2c472e7SAleksandr Rybalko spinlock_enter(); 288a2c472e7SAleksandr Rybalko /* Set expected value */ 289*f3549ad5SIan Lepore WRITE4(sc, IMX_GPT_OCR3, READ4(sc, IMX_GPT_CNT) + ticks); 290a2c472e7SAleksandr Rybalko /* Enable compare register 1 Interrupt */ 291*f3549ad5SIan Lepore SET4(sc, IMX_GPT_IR, GPT_IR_OF3); 292a2c472e7SAleksandr Rybalko /* Now everybody can relax */ 293a2c472e7SAleksandr Rybalko spinlock_exit(); 294a2c472e7SAleksandr Rybalko return (0); 295a2c472e7SAleksandr Rybalko } 296a2c472e7SAleksandr Rybalko 297a2c472e7SAleksandr Rybalko return (EINVAL); 298a2c472e7SAleksandr Rybalko } 299a2c472e7SAleksandr Rybalko 300a2c472e7SAleksandr Rybalko static int 301a2c472e7SAleksandr Rybalko imx_gpt_timer_stop(struct eventtimer *et) 302a2c472e7SAleksandr Rybalko { 303a2c472e7SAleksandr Rybalko struct imx_gpt_softc *sc; 304a2c472e7SAleksandr Rybalko 305a2c472e7SAleksandr Rybalko sc = (struct imx_gpt_softc *)et->et_priv; 306a2c472e7SAleksandr Rybalko 307a2c472e7SAleksandr Rybalko /* Disable OF2 Interrupt */ 308a2c472e7SAleksandr Rybalko CLEAR4(sc, IMX_GPT_IR, GPT_IR_OF2); 309a2c472e7SAleksandr Rybalko WRITE4(sc, IMX_GPT_SR, GPT_IR_OF2); 310a2c472e7SAleksandr Rybalko sc->sc_period = 0; 311a2c472e7SAleksandr Rybalko 312a2c472e7SAleksandr Rybalko return (0); 313a2c472e7SAleksandr Rybalko } 314a2c472e7SAleksandr Rybalko 315a2c472e7SAleksandr Rybalko int 316a2c472e7SAleksandr Rybalko imx_gpt_get_timerfreq(struct imx_gpt_softc *sc) 317a2c472e7SAleksandr Rybalko { 318a2c472e7SAleksandr Rybalko 319a2c472e7SAleksandr Rybalko return (sc->clkfreq); 320a2c472e7SAleksandr Rybalko } 321a2c472e7SAleksandr Rybalko 322a2c472e7SAleksandr Rybalko void 323a2c472e7SAleksandr Rybalko cpu_initclocks(void) 324a2c472e7SAleksandr Rybalko { 325a2c472e7SAleksandr Rybalko 326e0511b6cSIan Lepore if (imx_gpt_sc == NULL) { 327e0511b6cSIan Lepore panic("%s: i.MX GPT driver has not been initialized!", __func__); 328a2c472e7SAleksandr Rybalko } 329a2c472e7SAleksandr Rybalko 330a2c472e7SAleksandr Rybalko cpu_initclocks_bsp(); 331a2c472e7SAleksandr Rybalko } 332a2c472e7SAleksandr Rybalko 333a2c472e7SAleksandr Rybalko static int 334a2c472e7SAleksandr Rybalko imx_gpt_intr(void *arg) 335a2c472e7SAleksandr Rybalko { 336a2c472e7SAleksandr Rybalko struct imx_gpt_softc *sc; 337a2c472e7SAleksandr Rybalko uint32_t status; 338a2c472e7SAleksandr Rybalko 339a2c472e7SAleksandr Rybalko sc = (struct imx_gpt_softc *)arg; 340a2c472e7SAleksandr Rybalko 34154fe6097SIan Lepore status = READ4(sc, IMX_GPT_SR); 342a2c472e7SAleksandr Rybalko 34354fe6097SIan Lepore /* 34454fe6097SIan Lepore * Clear interrupt status before invoking event callbacks. The callback 34554fe6097SIan Lepore * often sets up a new one-shot timer event and if the interval is short 34654fe6097SIan Lepore * enough it can fire before we get out of this function. If we cleared 34754fe6097SIan Lepore * at the bottom we'd miss the interrupt and hang until the clock wraps. 34854fe6097SIan Lepore */ 34954fe6097SIan Lepore WRITE4(sc, IMX_GPT_SR, status); 35054fe6097SIan Lepore 35154fe6097SIan Lepore /* Handle one-shot timer events. */ 352*f3549ad5SIan Lepore if (status & GPT_IR_OF3) { 353a2c472e7SAleksandr Rybalko if (sc->et.et_active) { 354a2c472e7SAleksandr Rybalko sc->et.et_event_cb(&sc->et, sc->et.et_arg); 355a2c472e7SAleksandr Rybalko } 356a2c472e7SAleksandr Rybalko } 35754fe6097SIan Lepore 35854fe6097SIan Lepore /* Handle periodic timer events. */ 359a2c472e7SAleksandr Rybalko if (status & GPT_IR_OF2) { 36054fe6097SIan Lepore if (sc->et.et_active) 361a2c472e7SAleksandr Rybalko sc->et.et_event_cb(&sc->et, sc->et.et_arg); 36254fe6097SIan Lepore if (sc->sc_period != 0) 363a2c472e7SAleksandr Rybalko WRITE4(sc, IMX_GPT_OCR2, READ4(sc, IMX_GPT_CNT) + 364a2c472e7SAleksandr Rybalko sc->sc_period); 365a2c472e7SAleksandr Rybalko } 366a2c472e7SAleksandr Rybalko 367a2c472e7SAleksandr Rybalko return (FILTER_HANDLED); 368a2c472e7SAleksandr Rybalko } 369a2c472e7SAleksandr Rybalko 370a2c472e7SAleksandr Rybalko u_int 371a2c472e7SAleksandr Rybalko imx_gpt_get_timecount(struct timecounter *tc) 372a2c472e7SAleksandr Rybalko { 373a2c472e7SAleksandr Rybalko 374a2c472e7SAleksandr Rybalko if (imx_gpt_sc == NULL) 375a2c472e7SAleksandr Rybalko return (0); 376a2c472e7SAleksandr Rybalko 377a2c472e7SAleksandr Rybalko return (READ4(imx_gpt_sc, IMX_GPT_CNT)); 378a2c472e7SAleksandr Rybalko } 379a2c472e7SAleksandr Rybalko 380a2c472e7SAleksandr Rybalko static device_method_t imx_gpt_methods[] = { 381a2c472e7SAleksandr Rybalko DEVMETHOD(device_probe, imx_gpt_probe), 382a2c472e7SAleksandr Rybalko DEVMETHOD(device_attach, imx_gpt_attach), 383a2c472e7SAleksandr Rybalko 384a2c472e7SAleksandr Rybalko DEVMETHOD_END 385a2c472e7SAleksandr Rybalko }; 386a2c472e7SAleksandr Rybalko 387a2c472e7SAleksandr Rybalko static driver_t imx_gpt_driver = { 388a2c472e7SAleksandr Rybalko "imx_gpt", 389a2c472e7SAleksandr Rybalko imx_gpt_methods, 390a2c472e7SAleksandr Rybalko sizeof(struct imx_gpt_softc), 391a2c472e7SAleksandr Rybalko }; 392a2c472e7SAleksandr Rybalko 393a2c472e7SAleksandr Rybalko static devclass_t imx_gpt_devclass; 394a2c472e7SAleksandr Rybalko 395a2c472e7SAleksandr Rybalko EARLY_DRIVER_MODULE(imx_gpt, simplebus, imx_gpt_driver, imx_gpt_devclass, 0, 396a2c472e7SAleksandr Rybalko 0, BUS_PASS_TIMER); 397a2c472e7SAleksandr Rybalko 398a2c472e7SAleksandr Rybalko void 399a2c472e7SAleksandr Rybalko DELAY(int usec) 400a2c472e7SAleksandr Rybalko { 401e0511b6cSIan Lepore uint64_t curcnt, endcnt, startcnt, ticks; 402a2c472e7SAleksandr Rybalko 403e0511b6cSIan Lepore /* If the timer hardware is not accessible, just use a loop. */ 404e0511b6cSIan Lepore if (imx_gpt_sc == NULL) { 405e0511b6cSIan Lepore while (usec-- > 0) 406e0511b6cSIan Lepore for (ticks = 0; ticks < imx_gpt_delay_count; ++ticks) 407a2c472e7SAleksandr Rybalko cpufunc_nullop(); 408a2c472e7SAleksandr Rybalko return; 409a2c472e7SAleksandr Rybalko } 410a2c472e7SAleksandr Rybalko 411e0511b6cSIan Lepore /* 412e0511b6cSIan Lepore * Calculate the tick count with 64-bit values so that it works for any 413e0511b6cSIan Lepore * clock frequency. Loop until the hardware count reaches start+ticks. 414e0511b6cSIan Lepore * If the 32-bit hardware count rolls over while we're looping, just 415e0511b6cSIan Lepore * manually do a carry into the high bits after each read; don't worry 416e0511b6cSIan Lepore * that doing this on each loop iteration is inefficient -- we're trying 417e0511b6cSIan Lepore * to waste time here. 418e0511b6cSIan Lepore */ 419e0511b6cSIan Lepore ticks = 1 + ((uint64_t)usec * imx_gpt_sc->clkfreq) / 1000000; 420e0511b6cSIan Lepore curcnt = startcnt = READ4(imx_gpt_sc, IMX_GPT_CNT); 421e0511b6cSIan Lepore endcnt = startcnt + ticks; 422e0511b6cSIan Lepore while (curcnt < endcnt) { 423e0511b6cSIan Lepore curcnt = READ4(imx_gpt_sc, IMX_GPT_CNT); 424e0511b6cSIan Lepore if (curcnt < startcnt) 425e0511b6cSIan Lepore curcnt += 1ULL << 32; 426a2c472e7SAleksandr Rybalko } 427a2c472e7SAleksandr Rybalko } 428