1a2c472e7SAleksandr Rybalko /*- 294f8d6fdSAleksandr Rybalko * Copyright (c) 2012, 2013 The FreeBSD Foundation 3a2c472e7SAleksandr Rybalko * All rights reserved. 4a2c472e7SAleksandr Rybalko * 5a2c472e7SAleksandr Rybalko * This software was developed by Oleksandr Rybalko under sponsorship 6a2c472e7SAleksandr Rybalko * from the FreeBSD Foundation. 7a2c472e7SAleksandr Rybalko * 8a2c472e7SAleksandr Rybalko * Redistribution and use in source and binary forms, with or without 9a2c472e7SAleksandr Rybalko * modification, are permitted provided that the following conditions 10a2c472e7SAleksandr Rybalko * are met: 11a2c472e7SAleksandr Rybalko * 1. Redistributions of source code must retain the above copyright 12a2c472e7SAleksandr Rybalko * notice, this list of conditions and the following disclaimer. 13a2c472e7SAleksandr Rybalko * 2. Redistributions in binary form must reproduce the above copyright 14a2c472e7SAleksandr Rybalko * notice, this list of conditions and the following disclaimer in the 15a2c472e7SAleksandr Rybalko * documentation and/or other materials provided with the distribution. 16a2c472e7SAleksandr Rybalko * 17a2c472e7SAleksandr Rybalko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18a2c472e7SAleksandr Rybalko * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19a2c472e7SAleksandr Rybalko * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20a2c472e7SAleksandr Rybalko * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21a2c472e7SAleksandr Rybalko * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22a2c472e7SAleksandr Rybalko * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23a2c472e7SAleksandr Rybalko * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24a2c472e7SAleksandr Rybalko * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25a2c472e7SAleksandr Rybalko * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26a2c472e7SAleksandr Rybalko * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27a2c472e7SAleksandr Rybalko * SUCH DAMAGE. 28a2c472e7SAleksandr Rybalko */ 29a2c472e7SAleksandr Rybalko 30a2c472e7SAleksandr Rybalko #include <sys/cdefs.h> 31a2c472e7SAleksandr Rybalko __FBSDID("$FreeBSD$"); 32a2c472e7SAleksandr Rybalko 33a2c472e7SAleksandr Rybalko #include <sys/param.h> 34a2c472e7SAleksandr Rybalko #include <sys/systm.h> 35a2c472e7SAleksandr Rybalko #include <sys/bus.h> 36a2c472e7SAleksandr Rybalko #include <sys/kernel.h> 37a2c472e7SAleksandr Rybalko #include <sys/module.h> 38a2c472e7SAleksandr Rybalko #include <sys/rman.h> 39a2c472e7SAleksandr Rybalko #include <sys/timeet.h> 40a2c472e7SAleksandr Rybalko #include <sys/timetc.h> 41a2c472e7SAleksandr Rybalko #include <machine/bus.h> 42a2c472e7SAleksandr Rybalko #include <machine/intr.h> 43a2c472e7SAleksandr Rybalko 44a2c472e7SAleksandr Rybalko #include <dev/ofw/openfirm.h> 45a2c472e7SAleksandr Rybalko #include <dev/ofw/ofw_bus.h> 46a2c472e7SAleksandr Rybalko #include <dev/ofw/ofw_bus_subr.h> 47a2c472e7SAleksandr Rybalko 48a7fa939bSIan Lepore #include <arm/freescale/imx/imx_ccmvar.h> 49*3d9df276SIan Lepore #include <arm/freescale/imx/imx_gptreg.h> 50a2c472e7SAleksandr Rybalko 51a2c472e7SAleksandr Rybalko #define WRITE4(_sc, _r, _v) \ 52a2c472e7SAleksandr Rybalko bus_space_write_4((_sc)->sc_iot, (_sc)->sc_ioh, (_r), (_v)) 53a2c472e7SAleksandr Rybalko #define READ4(_sc, _r) \ 54a2c472e7SAleksandr Rybalko bus_space_read_4((_sc)->sc_iot, (_sc)->sc_ioh, (_r)) 55a2c472e7SAleksandr Rybalko #define SET4(_sc, _r, _m) \ 56a2c472e7SAleksandr Rybalko WRITE4((_sc), (_r), READ4((_sc), (_r)) | (_m)) 57a2c472e7SAleksandr Rybalko #define CLEAR4(_sc, _r, _m) \ 58a2c472e7SAleksandr Rybalko WRITE4((_sc), (_r), READ4((_sc), (_r)) & ~(_m)) 59a2c472e7SAleksandr Rybalko 60a2c472e7SAleksandr Rybalko static u_int imx_gpt_get_timecount(struct timecounter *); 61a2c472e7SAleksandr Rybalko static int imx_gpt_timer_start(struct eventtimer *, sbintime_t, 62a2c472e7SAleksandr Rybalko sbintime_t); 63a2c472e7SAleksandr Rybalko static int imx_gpt_timer_stop(struct eventtimer *); 64a2c472e7SAleksandr Rybalko 65a2c472e7SAleksandr Rybalko static int imx_gpt_intr(void *); 66a2c472e7SAleksandr Rybalko static int imx_gpt_probe(device_t); 67a2c472e7SAleksandr Rybalko static int imx_gpt_attach(device_t); 68a2c472e7SAleksandr Rybalko 69a2c472e7SAleksandr Rybalko static struct timecounter imx_gpt_timecounter = { 70f3549ad5SIan Lepore .tc_name = "iMXGPT", 71a2c472e7SAleksandr Rybalko .tc_get_timecount = imx_gpt_get_timecount, 72a2c472e7SAleksandr Rybalko .tc_counter_mask = ~0u, 73a2c472e7SAleksandr Rybalko .tc_frequency = 0, 74e0511b6cSIan Lepore .tc_quality = 1000, 75a2c472e7SAleksandr Rybalko }; 76a2c472e7SAleksandr Rybalko 77*3d9df276SIan Lepore struct imx_gpt_softc { 78*3d9df276SIan Lepore device_t sc_dev; 79*3d9df276SIan Lepore struct resource * res[2]; 80*3d9df276SIan Lepore bus_space_tag_t sc_iot; 81*3d9df276SIan Lepore bus_space_handle_t sc_ioh; 82*3d9df276SIan Lepore void * sc_ih; /* interrupt handler */ 83*3d9df276SIan Lepore uint32_t sc_period; 84*3d9df276SIan Lepore uint32_t sc_clksrc; 85*3d9df276SIan Lepore uint32_t clkfreq; 86*3d9df276SIan Lepore struct eventtimer et; 87*3d9df276SIan Lepore }; 88*3d9df276SIan Lepore 89e0511b6cSIan Lepore /* Global softc pointer for use in DELAY(). */ 90*3d9df276SIan Lepore static struct imx_gpt_softc *imx_gpt_sc; 91e0511b6cSIan Lepore 92e0511b6cSIan Lepore /* 93e0511b6cSIan Lepore * Hand-calibrated delay-loop counter. This was calibrated on an i.MX6 running 94e0511b6cSIan Lepore * at 792mhz. It will delay a bit too long on slower processors -- that's 95e0511b6cSIan Lepore * better than not delaying long enough. In practice this is unlikely to get 96e0511b6cSIan Lepore * used much since the clock driver is one of the first to start up, and once 97e0511b6cSIan Lepore * we're attached the delay loop switches to using the timer hardware. 98e0511b6cSIan Lepore */ 99e0511b6cSIan Lepore static const int imx_gpt_delay_count = 78; 100e0511b6cSIan Lepore 101e0511b6cSIan Lepore /* Try to divide down an available fast clock to this frequency. */ 102c90fadc0SIan Lepore #define TARGET_FREQUENCY 1000000000 103e0511b6cSIan Lepore 104e0511b6cSIan Lepore /* Don't try to set an event timer period smaller than this. */ 105e0511b6cSIan Lepore #define MIN_ET_PERIOD 10LLU 106e0511b6cSIan Lepore 107a2c472e7SAleksandr Rybalko 108a2c472e7SAleksandr Rybalko static struct resource_spec imx_gpt_spec[] = { 109a2c472e7SAleksandr Rybalko { SYS_RES_MEMORY, 0, RF_ACTIVE }, 110a2c472e7SAleksandr Rybalko { SYS_RES_IRQ, 0, RF_ACTIVE }, 111a2c472e7SAleksandr Rybalko { -1, 0 } 112a2c472e7SAleksandr Rybalko }; 113a2c472e7SAleksandr Rybalko 114eb756ebdSIan Lepore static struct ofw_compat_data compat_data[] = { 115c85d45a5SOleksandr Tymoshenko {"fsl,imx6dl-gpt", 1}, 116eb756ebdSIan Lepore {"fsl,imx6q-gpt", 1}, 117eb756ebdSIan Lepore {"fsl,imx53-gpt", 1}, 118eb756ebdSIan Lepore {"fsl,imx51-gpt", 1}, 119eb756ebdSIan Lepore {"fsl,imx31-gpt", 1}, 120eb756ebdSIan Lepore {"fsl,imx27-gpt", 1}, 121eb756ebdSIan Lepore {"fsl,imx25-gpt", 1}, 122eb756ebdSIan Lepore {NULL, 0} 123eb756ebdSIan Lepore }; 124eb756ebdSIan Lepore 125a2c472e7SAleksandr Rybalko static int 126a2c472e7SAleksandr Rybalko imx_gpt_probe(device_t dev) 127a2c472e7SAleksandr Rybalko { 128a2c472e7SAleksandr Rybalko 129add35ed5SIan Lepore if (!ofw_bus_status_okay(dev)) 130add35ed5SIan Lepore return (ENXIO); 131add35ed5SIan Lepore 132eb756ebdSIan Lepore if (ofw_bus_search_compatible(dev, compat_data)->ocd_data != 0) { 133e0511b6cSIan Lepore device_set_desc(dev, "Freescale i.MX GPT timer"); 134a2c472e7SAleksandr Rybalko return (BUS_PROBE_DEFAULT); 135a2c472e7SAleksandr Rybalko } 136a2c472e7SAleksandr Rybalko 137eb756ebdSIan Lepore return (ENXIO); 138eb756ebdSIan Lepore } 139eb756ebdSIan Lepore 140a2c472e7SAleksandr Rybalko static int 141a2c472e7SAleksandr Rybalko imx_gpt_attach(device_t dev) 142a2c472e7SAleksandr Rybalko { 143a2c472e7SAleksandr Rybalko struct imx_gpt_softc *sc; 144e0511b6cSIan Lepore int ctlreg, err; 145e0511b6cSIan Lepore uint32_t basefreq, prescale; 146a2c472e7SAleksandr Rybalko 147a2c472e7SAleksandr Rybalko sc = device_get_softc(dev); 148a2c472e7SAleksandr Rybalko 149a2c472e7SAleksandr Rybalko if (bus_alloc_resources(dev, imx_gpt_spec, sc->res)) { 150a2c472e7SAleksandr Rybalko device_printf(dev, "could not allocate resources\n"); 151a2c472e7SAleksandr Rybalko return (ENXIO); 152a2c472e7SAleksandr Rybalko } 153a2c472e7SAleksandr Rybalko 154a2c472e7SAleksandr Rybalko sc->sc_dev = dev; 155a2c472e7SAleksandr Rybalko sc->sc_iot = rman_get_bustag(sc->res[0]); 156a2c472e7SAleksandr Rybalko sc->sc_ioh = rman_get_bushandle(sc->res[0]); 157a2c472e7SAleksandr Rybalko 158e0511b6cSIan Lepore /* 159e0511b6cSIan Lepore * For now, just automatically choose a good clock for the hardware 160e0511b6cSIan Lepore * we're running on. Eventually we could allow selection from the fdt; 161e0511b6cSIan Lepore * the code in this driver will cope with any clock frequency. 162e0511b6cSIan Lepore */ 163e0511b6cSIan Lepore sc->sc_clksrc = GPT_CR_CLKSRC_IPG; 164e0511b6cSIan Lepore 165e0511b6cSIan Lepore ctlreg = 0; 166e0511b6cSIan Lepore 167a2c472e7SAleksandr Rybalko switch (sc->sc_clksrc) { 168a2c472e7SAleksandr Rybalko case GPT_CR_CLKSRC_32K: 169e0511b6cSIan Lepore basefreq = 32768; 170e0511b6cSIan Lepore break; 171e0511b6cSIan Lepore case GPT_CR_CLKSRC_IPG: 172a7fa939bSIan Lepore basefreq = imx_ccm_ipg_hz(); 173a2c472e7SAleksandr Rybalko break; 174a2c472e7SAleksandr Rybalko case GPT_CR_CLKSRC_IPG_HIGH: 175a7fa939bSIan Lepore basefreq = imx_ccm_ipg_hz() * 2; 176a2c472e7SAleksandr Rybalko break; 177e0511b6cSIan Lepore case GPT_CR_CLKSRC_24M: 178e0511b6cSIan Lepore ctlreg |= GPT_CR_24MEN; 179e0511b6cSIan Lepore basefreq = 24000000; 180e0511b6cSIan Lepore break; 181e0511b6cSIan Lepore case GPT_CR_CLKSRC_NONE:/* Can't run without a clock. */ 182e0511b6cSIan Lepore case GPT_CR_CLKSRC_EXT: /* No way to get the freq of an ext clock. */ 183a2c472e7SAleksandr Rybalko default: 184e0511b6cSIan Lepore device_printf(dev, "Unsupported clock source '%d'\n", 185e0511b6cSIan Lepore sc->sc_clksrc); 186e0511b6cSIan Lepore return (EINVAL); 187a2c472e7SAleksandr Rybalko } 188a2c472e7SAleksandr Rybalko 189e0511b6cSIan Lepore /* 190e0511b6cSIan Lepore * The following setup sequence is from the I.MX6 reference manual, 191e0511b6cSIan Lepore * "Selecting the clock source". First, disable the clock and 192e0511b6cSIan Lepore * interrupts. This also clears input and output mode bits and in 193e0511b6cSIan Lepore * general completes several of the early steps in the procedure. 194e0511b6cSIan Lepore */ 195e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_CR, 0); 196a2c472e7SAleksandr Rybalko WRITE4(sc, IMX_GPT_IR, 0); 197a2c472e7SAleksandr Rybalko 198e0511b6cSIan Lepore /* Choose the clock and the power-saving behaviors. */ 199e0511b6cSIan Lepore ctlreg |= 200e0511b6cSIan Lepore sc->sc_clksrc | /* Use selected clock */ 201e0511b6cSIan Lepore GPT_CR_FRR | /* Just count (FreeRunner mode) */ 202e0511b6cSIan Lepore GPT_CR_STOPEN | /* Run in STOP mode */ 203e0511b6cSIan Lepore GPT_CR_DOZEEN | /* Run in DOZE mode */ 204e0511b6cSIan Lepore GPT_CR_WAITEN | /* Run in WAIT mode */ 205e0511b6cSIan Lepore GPT_CR_DBGEN; /* Run in DEBUG mode */ 206e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_CR, ctlreg); 207a2c472e7SAleksandr Rybalko 208e0511b6cSIan Lepore /* 209e0511b6cSIan Lepore * The datasheet says to do the software reset after choosing the clock 210e0511b6cSIan Lepore * source. It says nothing about needing to wait for the reset to 211e0511b6cSIan Lepore * complete, but the register description does document the fact that 212e0511b6cSIan Lepore * the reset isn't complete until the SWR bit reads 0, so let's be safe. 213e0511b6cSIan Lepore * The reset also clears all registers except for a few of the bits in 214e0511b6cSIan Lepore * CR, but we'll rewrite all the CR bits when we start the counter. 215e0511b6cSIan Lepore */ 216e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_CR, ctlreg | GPT_CR_SWR); 217e0511b6cSIan Lepore while (READ4(sc, IMX_GPT_CR) & GPT_CR_SWR) 218e0511b6cSIan Lepore continue; 219e0511b6cSIan Lepore 220e0511b6cSIan Lepore /* Set a prescaler value that gets us near the target frequency. */ 221e0511b6cSIan Lepore if (basefreq < TARGET_FREQUENCY) { 222e0511b6cSIan Lepore prescale = 0; 223e0511b6cSIan Lepore sc->clkfreq = basefreq; 224e0511b6cSIan Lepore } else { 225e0511b6cSIan Lepore prescale = basefreq / TARGET_FREQUENCY; 226e0511b6cSIan Lepore sc->clkfreq = basefreq / prescale; 227e0511b6cSIan Lepore prescale -= 1; /* 1..n range is 0..n-1 in hardware. */ 228e0511b6cSIan Lepore } 229e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_PR, prescale); 230e0511b6cSIan Lepore 231e0511b6cSIan Lepore /* Clear the status register. */ 232e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_SR, GPT_IR_ALL); 233e0511b6cSIan Lepore 234e0511b6cSIan Lepore /* Start the counter. */ 235e0511b6cSIan Lepore WRITE4(sc, IMX_GPT_CR, ctlreg | GPT_CR_EN); 236e0511b6cSIan Lepore 237e0511b6cSIan Lepore if (bootverbose) 238e0511b6cSIan Lepore device_printf(dev, "Running on %dKHz clock, base freq %uHz CR=0x%08x, PR=0x%08x\n", 239e0511b6cSIan Lepore sc->clkfreq / 1000, basefreq, READ4(sc, IMX_GPT_CR), READ4(sc, IMX_GPT_PR)); 240e0511b6cSIan Lepore 241e0511b6cSIan Lepore /* Setup the timer interrupt. */ 242a2c472e7SAleksandr Rybalko err = bus_setup_intr(dev, sc->res[1], INTR_TYPE_CLK, imx_gpt_intr, 243a2c472e7SAleksandr Rybalko NULL, sc, &sc->sc_ih); 244a2c472e7SAleksandr Rybalko if (err != 0) { 245a2c472e7SAleksandr Rybalko bus_release_resources(dev, imx_gpt_spec, sc->res); 246a2c472e7SAleksandr Rybalko device_printf(dev, "Unable to setup the clock irq handler, " 247a2c472e7SAleksandr Rybalko "err = %d\n", err); 248a2c472e7SAleksandr Rybalko return (ENXIO); 249a2c472e7SAleksandr Rybalko } 250a2c472e7SAleksandr Rybalko 251e0511b6cSIan Lepore /* Register as an eventtimer. */ 252f3549ad5SIan Lepore sc->et.et_name = "iMXGPT"; 253a2c472e7SAleksandr Rybalko sc->et.et_flags = ET_FLAGS_ONESHOT | ET_FLAGS_PERIODIC; 254f3549ad5SIan Lepore sc->et.et_quality = 800; 255a2c472e7SAleksandr Rybalko sc->et.et_frequency = sc->clkfreq; 256e0511b6cSIan Lepore sc->et.et_min_period = (MIN_ET_PERIOD << 32) / sc->et.et_frequency; 257a2c472e7SAleksandr Rybalko sc->et.et_max_period = (0xfffffffeLLU << 32) / sc->et.et_frequency; 258a2c472e7SAleksandr Rybalko sc->et.et_start = imx_gpt_timer_start; 259a2c472e7SAleksandr Rybalko sc->et.et_stop = imx_gpt_timer_stop; 260a2c472e7SAleksandr Rybalko sc->et.et_priv = sc; 261a2c472e7SAleksandr Rybalko et_register(&sc->et); 262a2c472e7SAleksandr Rybalko 263e0511b6cSIan Lepore /* Register as a timecounter. */ 264a2c472e7SAleksandr Rybalko imx_gpt_timecounter.tc_frequency = sc->clkfreq; 265a2c472e7SAleksandr Rybalko tc_init(&imx_gpt_timecounter); 266a2c472e7SAleksandr Rybalko 267e0511b6cSIan Lepore /* If this is the first unit, store the softc for use in DELAY. */ 268e0511b6cSIan Lepore if (device_get_unit(dev) == 0) 269e0511b6cSIan Lepore imx_gpt_sc = sc; 270a2c472e7SAleksandr Rybalko 271a2c472e7SAleksandr Rybalko return (0); 272a2c472e7SAleksandr Rybalko } 273a2c472e7SAleksandr Rybalko 274a2c472e7SAleksandr Rybalko static int 275a2c472e7SAleksandr Rybalko imx_gpt_timer_start(struct eventtimer *et, sbintime_t first, sbintime_t period) 276a2c472e7SAleksandr Rybalko { 277a2c472e7SAleksandr Rybalko struct imx_gpt_softc *sc; 278a2c472e7SAleksandr Rybalko uint32_t ticks; 279a2c472e7SAleksandr Rybalko 280a2c472e7SAleksandr Rybalko sc = (struct imx_gpt_softc *)et->et_priv; 281a2c472e7SAleksandr Rybalko 282a2c472e7SAleksandr Rybalko if (period != 0) { 283a2c472e7SAleksandr Rybalko sc->sc_period = ((uint32_t)et->et_frequency * period) >> 32; 284a2c472e7SAleksandr Rybalko /* Set expected value */ 285a2c472e7SAleksandr Rybalko WRITE4(sc, IMX_GPT_OCR2, READ4(sc, IMX_GPT_CNT) + sc->sc_period); 286a2c472e7SAleksandr Rybalko /* Enable compare register 2 Interrupt */ 287a2c472e7SAleksandr Rybalko SET4(sc, IMX_GPT_IR, GPT_IR_OF2); 28854fe6097SIan Lepore return (0); 289a2c472e7SAleksandr Rybalko } else if (first != 0) { 290a2c472e7SAleksandr Rybalko ticks = ((uint32_t)et->et_frequency * first) >> 32; 291a2c472e7SAleksandr Rybalko /* Do not disturb, otherwise event will be lost */ 292a2c472e7SAleksandr Rybalko spinlock_enter(); 293a2c472e7SAleksandr Rybalko /* Set expected value */ 294f3549ad5SIan Lepore WRITE4(sc, IMX_GPT_OCR3, READ4(sc, IMX_GPT_CNT) + ticks); 295a2c472e7SAleksandr Rybalko /* Enable compare register 1 Interrupt */ 296f3549ad5SIan Lepore SET4(sc, IMX_GPT_IR, GPT_IR_OF3); 297a2c472e7SAleksandr Rybalko /* Now everybody can relax */ 298a2c472e7SAleksandr Rybalko spinlock_exit(); 299a2c472e7SAleksandr Rybalko return (0); 300a2c472e7SAleksandr Rybalko } 301a2c472e7SAleksandr Rybalko 302a2c472e7SAleksandr Rybalko return (EINVAL); 303a2c472e7SAleksandr Rybalko } 304a2c472e7SAleksandr Rybalko 305a2c472e7SAleksandr Rybalko static int 306a2c472e7SAleksandr Rybalko imx_gpt_timer_stop(struct eventtimer *et) 307a2c472e7SAleksandr Rybalko { 308a2c472e7SAleksandr Rybalko struct imx_gpt_softc *sc; 309a2c472e7SAleksandr Rybalko 310a2c472e7SAleksandr Rybalko sc = (struct imx_gpt_softc *)et->et_priv; 311a2c472e7SAleksandr Rybalko 312a2c472e7SAleksandr Rybalko /* Disable OF2 Interrupt */ 313a2c472e7SAleksandr Rybalko CLEAR4(sc, IMX_GPT_IR, GPT_IR_OF2); 314a2c472e7SAleksandr Rybalko WRITE4(sc, IMX_GPT_SR, GPT_IR_OF2); 315a2c472e7SAleksandr Rybalko sc->sc_period = 0; 316a2c472e7SAleksandr Rybalko 317a2c472e7SAleksandr Rybalko return (0); 318a2c472e7SAleksandr Rybalko } 319a2c472e7SAleksandr Rybalko 320a2c472e7SAleksandr Rybalko static int 321a2c472e7SAleksandr Rybalko imx_gpt_intr(void *arg) 322a2c472e7SAleksandr Rybalko { 323a2c472e7SAleksandr Rybalko struct imx_gpt_softc *sc; 324a2c472e7SAleksandr Rybalko uint32_t status; 325a2c472e7SAleksandr Rybalko 326a2c472e7SAleksandr Rybalko sc = (struct imx_gpt_softc *)arg; 327a2c472e7SAleksandr Rybalko 32854fe6097SIan Lepore status = READ4(sc, IMX_GPT_SR); 329a2c472e7SAleksandr Rybalko 33054fe6097SIan Lepore /* 33154fe6097SIan Lepore * Clear interrupt status before invoking event callbacks. The callback 33254fe6097SIan Lepore * often sets up a new one-shot timer event and if the interval is short 33354fe6097SIan Lepore * enough it can fire before we get out of this function. If we cleared 33454fe6097SIan Lepore * at the bottom we'd miss the interrupt and hang until the clock wraps. 33554fe6097SIan Lepore */ 33654fe6097SIan Lepore WRITE4(sc, IMX_GPT_SR, status); 33754fe6097SIan Lepore 33854fe6097SIan Lepore /* Handle one-shot timer events. */ 339f3549ad5SIan Lepore if (status & GPT_IR_OF3) { 340a2c472e7SAleksandr Rybalko if (sc->et.et_active) { 341a2c472e7SAleksandr Rybalko sc->et.et_event_cb(&sc->et, sc->et.et_arg); 342a2c472e7SAleksandr Rybalko } 343a2c472e7SAleksandr Rybalko } 34454fe6097SIan Lepore 34554fe6097SIan Lepore /* Handle periodic timer events. */ 346a2c472e7SAleksandr Rybalko if (status & GPT_IR_OF2) { 34754fe6097SIan Lepore if (sc->et.et_active) 348a2c472e7SAleksandr Rybalko sc->et.et_event_cb(&sc->et, sc->et.et_arg); 34954fe6097SIan Lepore if (sc->sc_period != 0) 350a2c472e7SAleksandr Rybalko WRITE4(sc, IMX_GPT_OCR2, READ4(sc, IMX_GPT_CNT) + 351a2c472e7SAleksandr Rybalko sc->sc_period); 352a2c472e7SAleksandr Rybalko } 353a2c472e7SAleksandr Rybalko 354a2c472e7SAleksandr Rybalko return (FILTER_HANDLED); 355a2c472e7SAleksandr Rybalko } 356a2c472e7SAleksandr Rybalko 357a2c472e7SAleksandr Rybalko u_int 358a2c472e7SAleksandr Rybalko imx_gpt_get_timecount(struct timecounter *tc) 359a2c472e7SAleksandr Rybalko { 360a2c472e7SAleksandr Rybalko 361a2c472e7SAleksandr Rybalko if (imx_gpt_sc == NULL) 362a2c472e7SAleksandr Rybalko return (0); 363a2c472e7SAleksandr Rybalko 364a2c472e7SAleksandr Rybalko return (READ4(imx_gpt_sc, IMX_GPT_CNT)); 365a2c472e7SAleksandr Rybalko } 366a2c472e7SAleksandr Rybalko 367a2c472e7SAleksandr Rybalko static device_method_t imx_gpt_methods[] = { 368a2c472e7SAleksandr Rybalko DEVMETHOD(device_probe, imx_gpt_probe), 369a2c472e7SAleksandr Rybalko DEVMETHOD(device_attach, imx_gpt_attach), 370a2c472e7SAleksandr Rybalko 371a2c472e7SAleksandr Rybalko DEVMETHOD_END 372a2c472e7SAleksandr Rybalko }; 373a2c472e7SAleksandr Rybalko 374a2c472e7SAleksandr Rybalko static driver_t imx_gpt_driver = { 375a2c472e7SAleksandr Rybalko "imx_gpt", 376a2c472e7SAleksandr Rybalko imx_gpt_methods, 377a2c472e7SAleksandr Rybalko sizeof(struct imx_gpt_softc), 378a2c472e7SAleksandr Rybalko }; 379a2c472e7SAleksandr Rybalko 380a2c472e7SAleksandr Rybalko static devclass_t imx_gpt_devclass; 381a2c472e7SAleksandr Rybalko 382a2c472e7SAleksandr Rybalko EARLY_DRIVER_MODULE(imx_gpt, simplebus, imx_gpt_driver, imx_gpt_devclass, 0, 383a2c472e7SAleksandr Rybalko 0, BUS_PASS_TIMER); 384a2c472e7SAleksandr Rybalko 385a2c472e7SAleksandr Rybalko void 386a2c472e7SAleksandr Rybalko DELAY(int usec) 387a2c472e7SAleksandr Rybalko { 388e0511b6cSIan Lepore uint64_t curcnt, endcnt, startcnt, ticks; 389a2c472e7SAleksandr Rybalko 390e0511b6cSIan Lepore /* If the timer hardware is not accessible, just use a loop. */ 391e0511b6cSIan Lepore if (imx_gpt_sc == NULL) { 392e0511b6cSIan Lepore while (usec-- > 0) 393e0511b6cSIan Lepore for (ticks = 0; ticks < imx_gpt_delay_count; ++ticks) 394a2c472e7SAleksandr Rybalko cpufunc_nullop(); 395a2c472e7SAleksandr Rybalko return; 396a2c472e7SAleksandr Rybalko } 397a2c472e7SAleksandr Rybalko 398e0511b6cSIan Lepore /* 399e0511b6cSIan Lepore * Calculate the tick count with 64-bit values so that it works for any 400e0511b6cSIan Lepore * clock frequency. Loop until the hardware count reaches start+ticks. 401e0511b6cSIan Lepore * If the 32-bit hardware count rolls over while we're looping, just 402e0511b6cSIan Lepore * manually do a carry into the high bits after each read; don't worry 403e0511b6cSIan Lepore * that doing this on each loop iteration is inefficient -- we're trying 404e0511b6cSIan Lepore * to waste time here. 405e0511b6cSIan Lepore */ 406e0511b6cSIan Lepore ticks = 1 + ((uint64_t)usec * imx_gpt_sc->clkfreq) / 1000000; 407e0511b6cSIan Lepore curcnt = startcnt = READ4(imx_gpt_sc, IMX_GPT_CNT); 408e0511b6cSIan Lepore endcnt = startcnt + ticks; 409e0511b6cSIan Lepore while (curcnt < endcnt) { 410e0511b6cSIan Lepore curcnt = READ4(imx_gpt_sc, IMX_GPT_CNT); 411e0511b6cSIan Lepore if (curcnt < startcnt) 412e0511b6cSIan Lepore curcnt += 1ULL << 32; 413a2c472e7SAleksandr Rybalko } 414a2c472e7SAleksandr Rybalko } 415