xref: /freebsd/sys/arm/freescale/imx/imx6_machdep.c (revision c1411a76e5e6224ea802a893487820d985fcdced)
1034e9ed6SIan Lepore /*-
2034e9ed6SIan Lepore  * Copyright (c) 2013 Ian Lepore <ian@freebsd.org>
3034e9ed6SIan Lepore  * All rights reserved.
4034e9ed6SIan Lepore  *
5034e9ed6SIan Lepore  * Redistribution and use in source and binary forms, with or without
6034e9ed6SIan Lepore  * modification, are permitted provided that the following conditions
7034e9ed6SIan Lepore  * are met:
8034e9ed6SIan Lepore  * 1. Redistributions of source code must retain the above copyright
9034e9ed6SIan Lepore  *    notice, this list of conditions and the following disclaimer.
10034e9ed6SIan Lepore  * 2. Redistributions in binary form must reproduce the above copyright
11034e9ed6SIan Lepore  *    notice, this list of conditions and the following disclaimer in the
12034e9ed6SIan Lepore  *    documentation and/or other materials provided with the distribution.
13034e9ed6SIan Lepore  *
14034e9ed6SIan Lepore  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15034e9ed6SIan Lepore  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16034e9ed6SIan Lepore  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17034e9ed6SIan Lepore  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18034e9ed6SIan Lepore  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19034e9ed6SIan Lepore  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20034e9ed6SIan Lepore  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21034e9ed6SIan Lepore  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22034e9ed6SIan Lepore  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23034e9ed6SIan Lepore  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24034e9ed6SIan Lepore  * SUCH DAMAGE.
25034e9ed6SIan Lepore  */
26034e9ed6SIan Lepore 
27034e9ed6SIan Lepore #include "opt_platform.h"
28034e9ed6SIan Lepore 
29034e9ed6SIan Lepore #include <sys/cdefs.h>
30034e9ed6SIan Lepore __FBSDID("$FreeBSD$");
31034e9ed6SIan Lepore 
32034e9ed6SIan Lepore #include <sys/param.h>
33034e9ed6SIan Lepore #include <sys/systm.h>
34034e9ed6SIan Lepore #include <sys/bus.h>
35034e9ed6SIan Lepore #include <sys/reboot.h>
3630b72b68SRuslan Bukin #include <sys/devmap.h>
37034e9ed6SIan Lepore 
38034e9ed6SIan Lepore #include <vm/vm.h>
3913a98c85SIan Lepore 
4013a98c85SIan Lepore #include <machine/bus.h>
41952ded80SIan Lepore #include <machine/intr.h>
4281acdf3fSIan Lepore #include <machine/machdep.h>
43ef7eac43SAndrew Turner #include <machine/platformvar.h>
4413a98c85SIan Lepore 
45a3ff7ef6SIan Lepore #include <arm/arm/mpcore_timervar.h>
46034e9ed6SIan Lepore #include <arm/freescale/imx/imx6_anatopreg.h>
47034e9ed6SIan Lepore #include <arm/freescale/imx/imx6_anatopvar.h>
48034e9ed6SIan Lepore #include <arm/freescale/imx/imx_machdep.h>
49034e9ed6SIan Lepore 
50952ded80SIan Lepore #include <dev/fdt/fdt_common.h>
51952ded80SIan Lepore #include <dev/ofw/openfirm.h>
52952ded80SIan Lepore 
530960989fSAndrew Turner #include <arm/freescale/imx/imx6_mp.h>
540960989fSAndrew Turner 
55ef7eac43SAndrew Turner #include "platform_if.h"
56ef7eac43SAndrew Turner 
57ba9f40caSAndrew Turner static platform_attach_t imx6_attach;
58ba9f40caSAndrew Turner static platform_devmap_init_t imx6_devmap_init;
59ba9f40caSAndrew Turner static platform_late_init_t imx6_late_init;
60ba9f40caSAndrew Turner static platform_cpu_reset_t imx6_cpu_reset;
61ba9f40caSAndrew Turner 
62e28fbecaSIan Lepore /*
63e28fbecaSIan Lepore  * Fix FDT data related to interrupts.
64e28fbecaSIan Lepore  *
65e28fbecaSIan Lepore  * Driven by the needs of linux and its drivers (as always), the published FDT
66e28fbecaSIan Lepore  * data for imx6 now sets the interrupt parent for most devices to the GPC
67e28fbecaSIan Lepore  * interrupt controller, which is for use when the chip is in deep-sleep mode.
68e28fbecaSIan Lepore  * We don't support deep sleep or have a GPC-PIC driver; we need all interrupts
69e28fbecaSIan Lepore  * to be handled by the GIC.
70e28fbecaSIan Lepore  *
71e28fbecaSIan Lepore  * Luckily, the change to the FDT data was to assign the GPC as the interrupt
72e28fbecaSIan Lepore  * parent for the soc node and letting that get inherited by all other devices
73e28fbecaSIan Lepore  * (except a few that directly name GIC as their interrupt parent).  So we can
74e28fbecaSIan Lepore  * set the world right by just changing the interrupt-parent property of the soc
75e28fbecaSIan Lepore  * node to refer to GIC instead of GPC.  This will get us by until we write our
76e28fbecaSIan Lepore  * own GPC driver (or until linux changes its mind and the FDT data again).
77e28fbecaSIan Lepore  *
78e28fbecaSIan Lepore  * We validate that we have data that looks like we expect before changing it:
79e28fbecaSIan Lepore  *  - SOC node exists and has GPC as its interrupt parent.
80e28fbecaSIan Lepore  *  - GPC node exists and has GIC as its interrupt parent.
8108efd2cdSIan Lepore  *  - GIC node exists and is its own interrupt parent or has no parent.
82e28fbecaSIan Lepore  *
83e28fbecaSIan Lepore  * This applies to all models of imx6.  Luckily all of them have the devices
84db4fcadfSConrad Meyer  * involved at the same addresses on the same buses, so we don't need any
85e28fbecaSIan Lepore  * per-soc logic.  We handle this at platform attach time rather than via the
86e28fbecaSIan Lepore  * fdt_fixup_table, because the latter requires matching on the FDT "model"
87e28fbecaSIan Lepore  * property, and this applies to all boards including those not yet invented.
88e28fbecaSIan Lepore  */
89e28fbecaSIan Lepore static void
90e28fbecaSIan Lepore fix_fdt_interrupt_data(void)
91e28fbecaSIan Lepore {
92e28fbecaSIan Lepore 	phandle_t gicipar, gicnode, gicxref;
93e28fbecaSIan Lepore 	phandle_t gpcipar, gpcnode, gpcxref;
94e28fbecaSIan Lepore 	phandle_t socipar, socnode;
95e28fbecaSIan Lepore 	int result;
96e28fbecaSIan Lepore 
97e28fbecaSIan Lepore 	socnode = OF_finddevice("/soc");
98e28fbecaSIan Lepore 	if (socnode == -1)
99e28fbecaSIan Lepore 	    return;
100e28fbecaSIan Lepore 	result = OF_getencprop(socnode, "interrupt-parent", &socipar,
101e28fbecaSIan Lepore 	    sizeof(socipar));
102e28fbecaSIan Lepore 	if (result <= 0)
103e28fbecaSIan Lepore 		return;
104e28fbecaSIan Lepore 
10508efd2cdSIan Lepore 	/* GIC node may be child of soc node, or appear directly at root. */
106e28fbecaSIan Lepore 	gicnode = OF_finddevice("/soc/interrupt-controller@00a01000");
10708efd2cdSIan Lepore 	if (gicnode == -1) {
10808efd2cdSIan Lepore 		gicnode = OF_finddevice("/interrupt-controller@00a01000");
109e28fbecaSIan Lepore 		if (gicnode == -1)
110e28fbecaSIan Lepore 			return;
11108efd2cdSIan Lepore 	}
11208efd2cdSIan Lepore 	gicxref = OF_xref_from_node(gicnode);
11308efd2cdSIan Lepore 
11408efd2cdSIan Lepore 	/* If gic node has no parent, pretend it is its own parent. */
115e28fbecaSIan Lepore 	result = OF_getencprop(gicnode, "interrupt-parent", &gicipar,
116e28fbecaSIan Lepore 	    sizeof(gicipar));
117e28fbecaSIan Lepore 	if (result <= 0)
11808efd2cdSIan Lepore 		gicipar = gicxref;
119e28fbecaSIan Lepore 
120e28fbecaSIan Lepore 	gpcnode = OF_finddevice("/soc/aips-bus@02000000/gpc@020dc000");
121e28fbecaSIan Lepore 	if (gpcnode == -1)
122e28fbecaSIan Lepore 		return;
123e28fbecaSIan Lepore 	result = OF_getencprop(gpcnode, "interrupt-parent", &gpcipar,
124e28fbecaSIan Lepore 	    sizeof(gpcipar));
125e28fbecaSIan Lepore 	if (result <= 0)
126e28fbecaSIan Lepore 		return;
127e28fbecaSIan Lepore 	gpcxref = OF_xref_from_node(gpcnode);
128e28fbecaSIan Lepore 
129e28fbecaSIan Lepore 	if (socipar != gpcxref || gpcipar != gicxref || gicipar != gicxref)
130e28fbecaSIan Lepore 		return;
131e28fbecaSIan Lepore 
132e28fbecaSIan Lepore 	gicxref = cpu_to_fdt32(gicxref);
133e28fbecaSIan Lepore 	OF_setprop(socnode, "interrupt-parent", &gicxref, sizeof(gicxref));
134e28fbecaSIan Lepore }
135e28fbecaSIan Lepore 
136ef7eac43SAndrew Turner static int
137ef7eac43SAndrew Turner imx6_attach(platform_t plat)
13881acdf3fSIan Lepore {
139e28fbecaSIan Lepore 
140e28fbecaSIan Lepore 	/* Fix soc interrupt-parent property. */
141e28fbecaSIan Lepore 	fix_fdt_interrupt_data();
142e28fbecaSIan Lepore 
143a3ff7ef6SIan Lepore 	/* Inform the MPCore timer driver that its clock is variable. */
144a3ff7ef6SIan Lepore 	arm_tmr_change_frequency(ARM_TMR_FREQUENCY_VARIES);
145ef7eac43SAndrew Turner 
146ef7eac43SAndrew Turner 	return (0);
14781acdf3fSIan Lepore }
14881acdf3fSIan Lepore 
149ef7eac43SAndrew Turner static void
150ef7eac43SAndrew Turner imx6_late_init(platform_t plat)
15181acdf3fSIan Lepore {
152bd6b2f9bSIan Lepore 	const uint32_t IMX6_WDOG_SR_PHYS = 0x020bc004;
153bd6b2f9bSIan Lepore 
154bd6b2f9bSIan Lepore 	imx_wdog_init_last_reset(IMX6_WDOG_SR_PHYS);
15581acdf3fSIan Lepore }
15681acdf3fSIan Lepore 
157034e9ed6SIan Lepore /*
15881acdf3fSIan Lepore  * Set up static device mappings.
159034e9ed6SIan Lepore  *
160034e9ed6SIan Lepore  * This attempts to cover the most-used devices with 1MB section mappings, which
161034e9ed6SIan Lepore  * is good for performance (uses fewer TLB entries for device access).
162034e9ed6SIan Lepore  *
163034e9ed6SIan Lepore  * ARMMP covers the interrupt controller, MPCore timers, global timer, and the
164034e9ed6SIan Lepore  * L2 cache controller.  Most of the 1MB range is unused reserved space.
165034e9ed6SIan Lepore  *
166034e9ed6SIan Lepore  * AIPS1/AIPS2 cover most of the on-chip devices such as uart, spi, i2c, etc.
167034e9ed6SIan Lepore  *
168034e9ed6SIan Lepore  * Notably not mapped right now are HDMI, GPU, and other devices below ARMMP in
169034e9ed6SIan Lepore  * the memory map.  When we get support for graphics it might make sense to
170034e9ed6SIan Lepore  * static map some of that area.  Be careful with other things in that area such
1711413a3abSSvatopluk Kraus  * as OCRAM that probably shouldn't be mapped as VM_MEMATTR_DEVICE memory.
172034e9ed6SIan Lepore  */
173ef7eac43SAndrew Turner static int
174ef7eac43SAndrew Turner imx6_devmap_init(platform_t plat)
175034e9ed6SIan Lepore {
176034e9ed6SIan Lepore 	const uint32_t IMX6_ARMMP_PHYS = 0x00a00000;
177034e9ed6SIan Lepore 	const uint32_t IMX6_ARMMP_SIZE = 0x00100000;
178034e9ed6SIan Lepore 	const uint32_t IMX6_AIPS1_PHYS = 0x02000000;
179034e9ed6SIan Lepore 	const uint32_t IMX6_AIPS1_SIZE = 0x00100000;
180034e9ed6SIan Lepore 	const uint32_t IMX6_AIPS2_PHYS = 0x02100000;
181034e9ed6SIan Lepore 	const uint32_t IMX6_AIPS2_SIZE = 0x00100000;
182034e9ed6SIan Lepore 
18330b72b68SRuslan Bukin 	devmap_add_entry(IMX6_ARMMP_PHYS, IMX6_ARMMP_SIZE);
18430b72b68SRuslan Bukin 	devmap_add_entry(IMX6_AIPS1_PHYS, IMX6_AIPS1_SIZE);
18530b72b68SRuslan Bukin 	devmap_add_entry(IMX6_AIPS2_PHYS, IMX6_AIPS2_SIZE);
18681acdf3fSIan Lepore 
18781acdf3fSIan Lepore 	return (0);
188034e9ed6SIan Lepore }
189034e9ed6SIan Lepore 
1900dbb8873SAndrew Turner static void
1910dbb8873SAndrew Turner imx6_cpu_reset(platform_t plat)
192034e9ed6SIan Lepore {
193034e9ed6SIan Lepore 	const uint32_t IMX6_WDOG_CR_PHYS = 0x020bc000;
194034e9ed6SIan Lepore 
195034e9ed6SIan Lepore 	imx_wdog_cpu_reset(IMX6_WDOG_CR_PHYS);
196034e9ed6SIan Lepore }
197034e9ed6SIan Lepore 
198034e9ed6SIan Lepore /*
199034e9ed6SIan Lepore  * Determine what flavor of imx6 we're running on.
200034e9ed6SIan Lepore  *
201034e9ed6SIan Lepore  * This code is based on the way u-boot does it.  Information found on the web
202034e9ed6SIan Lepore  * indicates that Freescale themselves were the original source of this logic,
203034e9ed6SIan Lepore  * including the strange check for number of CPUs in the SCU configuration
204034e9ed6SIan Lepore  * register, which is apparently needed on some revisions of the SOLO.
205034e9ed6SIan Lepore  *
206034e9ed6SIan Lepore  * According to the documentation, there is such a thing as an i.MX6 Dual
207034e9ed6SIan Lepore  * (non-lite flavor).  However, Freescale doesn't seem to have assigned it a
208034e9ed6SIan Lepore  * number or provided any logic to handle it in their detection code.
209034e9ed6SIan Lepore  *
210034e9ed6SIan Lepore  * Note that the ANALOG_DIGPROG and SCU configuration registers are not
211034e9ed6SIan Lepore  * documented in the chip reference manual.  (SCU configuration is mentioned,
212034e9ed6SIan Lepore  * but not mapped out in detail.)  I think the bottom two bits of the scu config
213034e9ed6SIan Lepore  * register may be ncpu-1.
214034e9ed6SIan Lepore  *
215034e9ed6SIan Lepore  * This hasn't been tested yet on a dual[-lite].
216034e9ed6SIan Lepore  *
217034e9ed6SIan Lepore  * On a solo:
218034e9ed6SIan Lepore  *      digprog    = 0x00610001
219034e9ed6SIan Lepore  *      hwsoc      = 0x00000062
220034e9ed6SIan Lepore  *      scu config = 0x00000500
221034e9ed6SIan Lepore  * On a quad:
222034e9ed6SIan Lepore  *      digprog    = 0x00630002
223034e9ed6SIan Lepore  *      hwsoc      = 0x00000063
224034e9ed6SIan Lepore  *      scu config = 0x00005503
225034e9ed6SIan Lepore  */
226ba9f40caSAndrew Turner u_int
227ba9f40caSAndrew Turner imx_soc_type(void)
228034e9ed6SIan Lepore {
229034e9ed6SIan Lepore 	uint32_t digprog, hwsoc;
230034e9ed6SIan Lepore 	uint32_t *pcr;
2315fdc7f7eSIan Lepore 	static u_int soctype;
232034e9ed6SIan Lepore 	const vm_offset_t SCU_CONFIG_PHYSADDR = 0x00a00004;
233272faa5fSIan Lepore #define	HWSOC_MX6SL	0x60
234272faa5fSIan Lepore #define	HWSOC_MX6DL	0x61
235272faa5fSIan Lepore #define	HWSOC_MX6SOLO	0x62
236272faa5fSIan Lepore #define	HWSOC_MX6Q	0x63
237*c1411a76SIan Lepore #define	HWSOC_MX6UL	0x64
238034e9ed6SIan Lepore 
2395fdc7f7eSIan Lepore 	if (soctype != 0)
2405fdc7f7eSIan Lepore 		return (soctype);
2415fdc7f7eSIan Lepore 
242034e9ed6SIan Lepore 	digprog = imx6_anatop_read_4(IMX6_ANALOG_DIGPROG_SL);
243034e9ed6SIan Lepore 	hwsoc = (digprog >> IMX6_ANALOG_DIGPROG_SOCTYPE_SHIFT) &
244034e9ed6SIan Lepore 	    IMX6_ANALOG_DIGPROG_SOCTYPE_MASK;
245034e9ed6SIan Lepore 
246034e9ed6SIan Lepore 	if (hwsoc != HWSOC_MX6SL) {
247034e9ed6SIan Lepore 		digprog = imx6_anatop_read_4(IMX6_ANALOG_DIGPROG);
248034e9ed6SIan Lepore 		hwsoc = (digprog & IMX6_ANALOG_DIGPROG_SOCTYPE_MASK) >>
249034e9ed6SIan Lepore 		    IMX6_ANALOG_DIGPROG_SOCTYPE_SHIFT;
250034e9ed6SIan Lepore 		/*printf("digprog = 0x%08x\n", digprog);*/
251034e9ed6SIan Lepore 		if (hwsoc == HWSOC_MX6DL) {
25230b72b68SRuslan Bukin 			pcr = devmap_ptov(SCU_CONFIG_PHYSADDR, 4);
25313a98c85SIan Lepore 			if (pcr != NULL) {
254034e9ed6SIan Lepore 				/*printf("scu config = 0x%08x\n", *pcr);*/
255034e9ed6SIan Lepore 				if ((*pcr & 0x03) == 0) {
256034e9ed6SIan Lepore 					hwsoc = HWSOC_MX6SOLO;
257034e9ed6SIan Lepore 				}
258034e9ed6SIan Lepore 			}
259034e9ed6SIan Lepore 		}
260034e9ed6SIan Lepore 	}
261034e9ed6SIan Lepore 	/* printf("hwsoc 0x%08x\n", hwsoc); */
262034e9ed6SIan Lepore 
263034e9ed6SIan Lepore 	switch (hwsoc) {
264034e9ed6SIan Lepore 	case HWSOC_MX6SL:
2655fdc7f7eSIan Lepore 		soctype = IMXSOC_6SL;
2665fdc7f7eSIan Lepore 		break;
267034e9ed6SIan Lepore 	case HWSOC_MX6SOLO:
2685fdc7f7eSIan Lepore 		soctype = IMXSOC_6S;
2695fdc7f7eSIan Lepore 		break;
270034e9ed6SIan Lepore 	case HWSOC_MX6DL:
2715fdc7f7eSIan Lepore 		soctype = IMXSOC_6DL;
2725fdc7f7eSIan Lepore 		break;
273034e9ed6SIan Lepore 	case HWSOC_MX6Q :
2745fdc7f7eSIan Lepore 		soctype = IMXSOC_6Q;
2755fdc7f7eSIan Lepore 		break;
276*c1411a76SIan Lepore 	case HWSOC_MX6UL:
277*c1411a76SIan Lepore 		soctype = IMXSOC_6UL;
278*c1411a76SIan Lepore 		break;
279034e9ed6SIan Lepore 	default:
280034e9ed6SIan Lepore 		printf("imx_soc_type: Don't understand hwsoc 0x%02x, "
281034e9ed6SIan Lepore 		    "digprog 0x%08x; assuming IMXSOC_6Q\n", hwsoc, digprog);
2825fdc7f7eSIan Lepore 		soctype = IMXSOC_6Q;
283034e9ed6SIan Lepore 		break;
284034e9ed6SIan Lepore 	}
285034e9ed6SIan Lepore 
2865fdc7f7eSIan Lepore 	return (soctype);
287034e9ed6SIan Lepore }
288034e9ed6SIan Lepore 
2898df34dd2SIan Lepore /*
2908df34dd2SIan Lepore  * Early putc routine for EARLY_PRINTF support.  To use, add to kernel config:
2918df34dd2SIan Lepore  *   option SOCDEV_PA=0x02000000
2928df34dd2SIan Lepore  *   option SOCDEV_VA=0x02000000
2938df34dd2SIan Lepore  *   option EARLY_PRINTF
2948df34dd2SIan Lepore  * Resist the temptation to change the #if 0 to #ifdef EARLY_PRINTF here. It
2958df34dd2SIan Lepore  * makes sense now, but if multiple SOCs do that it will make early_putc another
2968df34dd2SIan Lepore  * duplicate symbol to be eliminated on the path to a generic kernel.
2978df34dd2SIan Lepore  */
2988df34dd2SIan Lepore #if 0
2998df34dd2SIan Lepore static void
3008df34dd2SIan Lepore imx6_early_putc(int c)
3018df34dd2SIan Lepore {
3028df34dd2SIan Lepore 	volatile uint32_t * UART_STAT_REG = (uint32_t *)0x02020098;
3038df34dd2SIan Lepore 	volatile uint32_t * UART_TX_REG   = (uint32_t *)0x02020040;
3048df34dd2SIan Lepore 	const uint32_t      UART_TXRDY    = (1 << 3);
3058df34dd2SIan Lepore 
3068df34dd2SIan Lepore 	while ((*UART_STAT_REG & UART_TXRDY) == 0)
3078df34dd2SIan Lepore 		continue;
3088df34dd2SIan Lepore 	*UART_TX_REG = c;
3098df34dd2SIan Lepore }
3108df34dd2SIan Lepore early_putc_t *early_putc = imx6_early_putc;
3118df34dd2SIan Lepore #endif
3128df34dd2SIan Lepore 
313ef7eac43SAndrew Turner static platform_method_t imx6_methods[] = {
314ef7eac43SAndrew Turner 	PLATFORMMETHOD(platform_attach,		imx6_attach),
315ef7eac43SAndrew Turner 	PLATFORMMETHOD(platform_devmap_init,	imx6_devmap_init),
316ef7eac43SAndrew Turner 	PLATFORMMETHOD(platform_late_init,	imx6_late_init),
3170dbb8873SAndrew Turner 	PLATFORMMETHOD(platform_cpu_reset,	imx6_cpu_reset),
318ef7eac43SAndrew Turner 
3190960989fSAndrew Turner #ifdef SMP
3200960989fSAndrew Turner 	PLATFORMMETHOD(platform_mp_start_ap,	imx6_mp_start_ap),
3210960989fSAndrew Turner 	PLATFORMMETHOD(platform_mp_setmaxid,	imx6_mp_setmaxid),
3220960989fSAndrew Turner #endif
3230960989fSAndrew Turner 
324ef7eac43SAndrew Turner 	PLATFORMMETHOD_END,
325ef7eac43SAndrew Turner };
326ef7eac43SAndrew Turner 
327cca48a59SAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6s, "i.MX6 Solo", 0, "fsl,imx6s", 0);
328ec0a42e5SOleksandr Tymoshenko FDT_PLATFORM_DEF2(imx6, imx6d, "i.MX6 Dual", 0, "fsl,imx6dl", 0);
329cca48a59SAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6q, "i.MX6 Quad", 0, "fsl,imx6q", 0);
330*c1411a76SIan Lepore FDT_PLATFORM_DEF2(imx6, imx6ul, "i.MX6 UltraLite", 0, "fsl,imx6ul", 0);
331