1034e9ed6SIan Lepore /*- 2*af3dc4a7SPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3*af3dc4a7SPedro F. Giffuni * 4034e9ed6SIan Lepore * Copyright (c) 2013 Ian Lepore <ian@freebsd.org> 5034e9ed6SIan Lepore * All rights reserved. 6034e9ed6SIan Lepore * 7034e9ed6SIan Lepore * Redistribution and use in source and binary forms, with or without 8034e9ed6SIan Lepore * modification, are permitted provided that the following conditions 9034e9ed6SIan Lepore * are met: 10034e9ed6SIan Lepore * 1. Redistributions of source code must retain the above copyright 11034e9ed6SIan Lepore * notice, this list of conditions and the following disclaimer. 12034e9ed6SIan Lepore * 2. Redistributions in binary form must reproduce the above copyright 13034e9ed6SIan Lepore * notice, this list of conditions and the following disclaimer in the 14034e9ed6SIan Lepore * documentation and/or other materials provided with the distribution. 15034e9ed6SIan Lepore * 16034e9ed6SIan Lepore * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17034e9ed6SIan Lepore * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18034e9ed6SIan Lepore * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19034e9ed6SIan Lepore * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20034e9ed6SIan Lepore * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21034e9ed6SIan Lepore * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22034e9ed6SIan Lepore * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23034e9ed6SIan Lepore * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24034e9ed6SIan Lepore * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25034e9ed6SIan Lepore * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26034e9ed6SIan Lepore * SUCH DAMAGE. 27034e9ed6SIan Lepore */ 28034e9ed6SIan Lepore 29034e9ed6SIan Lepore #include "opt_platform.h" 30034e9ed6SIan Lepore 31034e9ed6SIan Lepore #include <sys/cdefs.h> 32034e9ed6SIan Lepore __FBSDID("$FreeBSD$"); 33034e9ed6SIan Lepore 34034e9ed6SIan Lepore #include <sys/param.h> 35034e9ed6SIan Lepore #include <sys/systm.h> 36034e9ed6SIan Lepore #include <sys/bus.h> 37034e9ed6SIan Lepore #include <sys/reboot.h> 3830b72b68SRuslan Bukin #include <sys/devmap.h> 39034e9ed6SIan Lepore 40034e9ed6SIan Lepore #include <vm/vm.h> 4113a98c85SIan Lepore 4213a98c85SIan Lepore #include <machine/bus.h> 43952ded80SIan Lepore #include <machine/intr.h> 4481acdf3fSIan Lepore #include <machine/machdep.h> 45ef7eac43SAndrew Turner #include <machine/platformvar.h> 4613a98c85SIan Lepore 47a3ff7ef6SIan Lepore #include <arm/arm/mpcore_timervar.h> 48034e9ed6SIan Lepore #include <arm/freescale/imx/imx6_anatopreg.h> 49034e9ed6SIan Lepore #include <arm/freescale/imx/imx6_anatopvar.h> 50034e9ed6SIan Lepore #include <arm/freescale/imx/imx_machdep.h> 51034e9ed6SIan Lepore 52952ded80SIan Lepore #include <dev/fdt/fdt_common.h> 53952ded80SIan Lepore #include <dev/ofw/openfirm.h> 54952ded80SIan Lepore 553185adf0SAndrew Turner #include <arm/freescale/imx/imx6_machdep.h> 560960989fSAndrew Turner 57ef7eac43SAndrew Turner #include "platform_if.h" 5875f48c23SAndrew Turner #include "platform_pl310_if.h" 59ef7eac43SAndrew Turner 60ba9f40caSAndrew Turner static platform_attach_t imx6_attach; 61ba9f40caSAndrew Turner static platform_devmap_init_t imx6_devmap_init; 62ba9f40caSAndrew Turner static platform_late_init_t imx6_late_init; 63ba9f40caSAndrew Turner static platform_cpu_reset_t imx6_cpu_reset; 64ba9f40caSAndrew Turner 65e28fbecaSIan Lepore /* 66e28fbecaSIan Lepore * Fix FDT data related to interrupts. 67e28fbecaSIan Lepore * 68e28fbecaSIan Lepore * Driven by the needs of linux and its drivers (as always), the published FDT 69e28fbecaSIan Lepore * data for imx6 now sets the interrupt parent for most devices to the GPC 70e28fbecaSIan Lepore * interrupt controller, which is for use when the chip is in deep-sleep mode. 71e28fbecaSIan Lepore * We don't support deep sleep or have a GPC-PIC driver; we need all interrupts 72e28fbecaSIan Lepore * to be handled by the GIC. 73e28fbecaSIan Lepore * 74e28fbecaSIan Lepore * Luckily, the change to the FDT data was to assign the GPC as the interrupt 75e28fbecaSIan Lepore * parent for the soc node and letting that get inherited by all other devices 76e28fbecaSIan Lepore * (except a few that directly name GIC as their interrupt parent). So we can 77e28fbecaSIan Lepore * set the world right by just changing the interrupt-parent property of the soc 78e28fbecaSIan Lepore * node to refer to GIC instead of GPC. This will get us by until we write our 79e28fbecaSIan Lepore * own GPC driver (or until linux changes its mind and the FDT data again). 80e28fbecaSIan Lepore * 81e28fbecaSIan Lepore * We validate that we have data that looks like we expect before changing it: 82e28fbecaSIan Lepore * - SOC node exists and has GPC as its interrupt parent. 83e28fbecaSIan Lepore * - GPC node exists and has GIC as its interrupt parent. 8408efd2cdSIan Lepore * - GIC node exists and is its own interrupt parent or has no parent. 85e28fbecaSIan Lepore * 86e28fbecaSIan Lepore * This applies to all models of imx6. Luckily all of them have the devices 87db4fcadfSConrad Meyer * involved at the same addresses on the same buses, so we don't need any 88e28fbecaSIan Lepore * per-soc logic. We handle this at platform attach time rather than via the 89e28fbecaSIan Lepore * fdt_fixup_table, because the latter requires matching on the FDT "model" 90e28fbecaSIan Lepore * property, and this applies to all boards including those not yet invented. 91e28fbecaSIan Lepore */ 92e28fbecaSIan Lepore static void 93e28fbecaSIan Lepore fix_fdt_interrupt_data(void) 94e28fbecaSIan Lepore { 95e28fbecaSIan Lepore phandle_t gicipar, gicnode, gicxref; 96e28fbecaSIan Lepore phandle_t gpcipar, gpcnode, gpcxref; 97e28fbecaSIan Lepore phandle_t socipar, socnode; 98e28fbecaSIan Lepore int result; 99e28fbecaSIan Lepore 100e28fbecaSIan Lepore socnode = OF_finddevice("/soc"); 101e28fbecaSIan Lepore if (socnode == -1) 102e28fbecaSIan Lepore return; 103e28fbecaSIan Lepore result = OF_getencprop(socnode, "interrupt-parent", &socipar, 104e28fbecaSIan Lepore sizeof(socipar)); 105e28fbecaSIan Lepore if (result <= 0) 106e28fbecaSIan Lepore return; 107e28fbecaSIan Lepore 10808efd2cdSIan Lepore /* GIC node may be child of soc node, or appear directly at root. */ 109e28fbecaSIan Lepore gicnode = OF_finddevice("/soc/interrupt-controller@00a01000"); 11008efd2cdSIan Lepore if (gicnode == -1) { 11108efd2cdSIan Lepore gicnode = OF_finddevice("/interrupt-controller@00a01000"); 112e28fbecaSIan Lepore if (gicnode == -1) 113e28fbecaSIan Lepore return; 11408efd2cdSIan Lepore } 11508efd2cdSIan Lepore gicxref = OF_xref_from_node(gicnode); 11608efd2cdSIan Lepore 11708efd2cdSIan Lepore /* If gic node has no parent, pretend it is its own parent. */ 118e28fbecaSIan Lepore result = OF_getencprop(gicnode, "interrupt-parent", &gicipar, 119e28fbecaSIan Lepore sizeof(gicipar)); 120e28fbecaSIan Lepore if (result <= 0) 12108efd2cdSIan Lepore gicipar = gicxref; 122e28fbecaSIan Lepore 123e28fbecaSIan Lepore gpcnode = OF_finddevice("/soc/aips-bus@02000000/gpc@020dc000"); 124e28fbecaSIan Lepore if (gpcnode == -1) 125e28fbecaSIan Lepore return; 126e28fbecaSIan Lepore result = OF_getencprop(gpcnode, "interrupt-parent", &gpcipar, 127e28fbecaSIan Lepore sizeof(gpcipar)); 128e28fbecaSIan Lepore if (result <= 0) 129e28fbecaSIan Lepore return; 130e28fbecaSIan Lepore gpcxref = OF_xref_from_node(gpcnode); 131e28fbecaSIan Lepore 132e28fbecaSIan Lepore if (socipar != gpcxref || gpcipar != gicxref || gicipar != gicxref) 133e28fbecaSIan Lepore return; 134e28fbecaSIan Lepore 135e28fbecaSIan Lepore gicxref = cpu_to_fdt32(gicxref); 136e28fbecaSIan Lepore OF_setprop(socnode, "interrupt-parent", &gicxref, sizeof(gicxref)); 137e28fbecaSIan Lepore } 138e28fbecaSIan Lepore 139ef7eac43SAndrew Turner static int 140ef7eac43SAndrew Turner imx6_attach(platform_t plat) 14181acdf3fSIan Lepore { 142e28fbecaSIan Lepore 143e28fbecaSIan Lepore /* Fix soc interrupt-parent property. */ 144e28fbecaSIan Lepore fix_fdt_interrupt_data(); 145e28fbecaSIan Lepore 146a3ff7ef6SIan Lepore /* Inform the MPCore timer driver that its clock is variable. */ 147a3ff7ef6SIan Lepore arm_tmr_change_frequency(ARM_TMR_FREQUENCY_VARIES); 148ef7eac43SAndrew Turner 149ef7eac43SAndrew Turner return (0); 15081acdf3fSIan Lepore } 15181acdf3fSIan Lepore 152ef7eac43SAndrew Turner static void 153ef7eac43SAndrew Turner imx6_late_init(platform_t plat) 15481acdf3fSIan Lepore { 155bd6b2f9bSIan Lepore const uint32_t IMX6_WDOG_SR_PHYS = 0x020bc004; 156bd6b2f9bSIan Lepore 157bd6b2f9bSIan Lepore imx_wdog_init_last_reset(IMX6_WDOG_SR_PHYS); 15881acdf3fSIan Lepore } 15981acdf3fSIan Lepore 160034e9ed6SIan Lepore /* 16181acdf3fSIan Lepore * Set up static device mappings. 162034e9ed6SIan Lepore * 163034e9ed6SIan Lepore * This attempts to cover the most-used devices with 1MB section mappings, which 164034e9ed6SIan Lepore * is good for performance (uses fewer TLB entries for device access). 165034e9ed6SIan Lepore * 166034e9ed6SIan Lepore * ARMMP covers the interrupt controller, MPCore timers, global timer, and the 167034e9ed6SIan Lepore * L2 cache controller. Most of the 1MB range is unused reserved space. 168034e9ed6SIan Lepore * 169034e9ed6SIan Lepore * AIPS1/AIPS2 cover most of the on-chip devices such as uart, spi, i2c, etc. 170034e9ed6SIan Lepore * 171034e9ed6SIan Lepore * Notably not mapped right now are HDMI, GPU, and other devices below ARMMP in 172034e9ed6SIan Lepore * the memory map. When we get support for graphics it might make sense to 173034e9ed6SIan Lepore * static map some of that area. Be careful with other things in that area such 1741413a3abSSvatopluk Kraus * as OCRAM that probably shouldn't be mapped as VM_MEMATTR_DEVICE memory. 175034e9ed6SIan Lepore */ 176ef7eac43SAndrew Turner static int 177ef7eac43SAndrew Turner imx6_devmap_init(platform_t plat) 178034e9ed6SIan Lepore { 179034e9ed6SIan Lepore const uint32_t IMX6_ARMMP_PHYS = 0x00a00000; 180034e9ed6SIan Lepore const uint32_t IMX6_ARMMP_SIZE = 0x00100000; 181034e9ed6SIan Lepore const uint32_t IMX6_AIPS1_PHYS = 0x02000000; 182034e9ed6SIan Lepore const uint32_t IMX6_AIPS1_SIZE = 0x00100000; 183034e9ed6SIan Lepore const uint32_t IMX6_AIPS2_PHYS = 0x02100000; 184034e9ed6SIan Lepore const uint32_t IMX6_AIPS2_SIZE = 0x00100000; 185034e9ed6SIan Lepore 18630b72b68SRuslan Bukin devmap_add_entry(IMX6_ARMMP_PHYS, IMX6_ARMMP_SIZE); 18730b72b68SRuslan Bukin devmap_add_entry(IMX6_AIPS1_PHYS, IMX6_AIPS1_SIZE); 18830b72b68SRuslan Bukin devmap_add_entry(IMX6_AIPS2_PHYS, IMX6_AIPS2_SIZE); 18981acdf3fSIan Lepore 19081acdf3fSIan Lepore return (0); 191034e9ed6SIan Lepore } 192034e9ed6SIan Lepore 1930dbb8873SAndrew Turner static void 1940dbb8873SAndrew Turner imx6_cpu_reset(platform_t plat) 195034e9ed6SIan Lepore { 196034e9ed6SIan Lepore const uint32_t IMX6_WDOG_CR_PHYS = 0x020bc000; 197034e9ed6SIan Lepore 198034e9ed6SIan Lepore imx_wdog_cpu_reset(IMX6_WDOG_CR_PHYS); 199034e9ed6SIan Lepore } 200034e9ed6SIan Lepore 201034e9ed6SIan Lepore /* 202034e9ed6SIan Lepore * Determine what flavor of imx6 we're running on. 203034e9ed6SIan Lepore * 204034e9ed6SIan Lepore * This code is based on the way u-boot does it. Information found on the web 205034e9ed6SIan Lepore * indicates that Freescale themselves were the original source of this logic, 206034e9ed6SIan Lepore * including the strange check for number of CPUs in the SCU configuration 207034e9ed6SIan Lepore * register, which is apparently needed on some revisions of the SOLO. 208034e9ed6SIan Lepore * 209034e9ed6SIan Lepore * According to the documentation, there is such a thing as an i.MX6 Dual 210034e9ed6SIan Lepore * (non-lite flavor). However, Freescale doesn't seem to have assigned it a 211034e9ed6SIan Lepore * number or provided any logic to handle it in their detection code. 212034e9ed6SIan Lepore * 213034e9ed6SIan Lepore * Note that the ANALOG_DIGPROG and SCU configuration registers are not 214034e9ed6SIan Lepore * documented in the chip reference manual. (SCU configuration is mentioned, 215034e9ed6SIan Lepore * but not mapped out in detail.) I think the bottom two bits of the scu config 216034e9ed6SIan Lepore * register may be ncpu-1. 217034e9ed6SIan Lepore * 218034e9ed6SIan Lepore * This hasn't been tested yet on a dual[-lite]. 219034e9ed6SIan Lepore * 220034e9ed6SIan Lepore * On a solo: 221034e9ed6SIan Lepore * digprog = 0x00610001 222034e9ed6SIan Lepore * hwsoc = 0x00000062 223034e9ed6SIan Lepore * scu config = 0x00000500 224034e9ed6SIan Lepore * On a quad: 225034e9ed6SIan Lepore * digprog = 0x00630002 226034e9ed6SIan Lepore * hwsoc = 0x00000063 227034e9ed6SIan Lepore * scu config = 0x00005503 228034e9ed6SIan Lepore */ 229ba9f40caSAndrew Turner u_int 230ba9f40caSAndrew Turner imx_soc_type(void) 231034e9ed6SIan Lepore { 232034e9ed6SIan Lepore uint32_t digprog, hwsoc; 233034e9ed6SIan Lepore uint32_t *pcr; 2345fdc7f7eSIan Lepore static u_int soctype; 235034e9ed6SIan Lepore const vm_offset_t SCU_CONFIG_PHYSADDR = 0x00a00004; 236272faa5fSIan Lepore #define HWSOC_MX6SL 0x60 237272faa5fSIan Lepore #define HWSOC_MX6DL 0x61 238272faa5fSIan Lepore #define HWSOC_MX6SOLO 0x62 239272faa5fSIan Lepore #define HWSOC_MX6Q 0x63 240c1411a76SIan Lepore #define HWSOC_MX6UL 0x64 241034e9ed6SIan Lepore 2425fdc7f7eSIan Lepore if (soctype != 0) 2435fdc7f7eSIan Lepore return (soctype); 2445fdc7f7eSIan Lepore 245034e9ed6SIan Lepore digprog = imx6_anatop_read_4(IMX6_ANALOG_DIGPROG_SL); 246034e9ed6SIan Lepore hwsoc = (digprog >> IMX6_ANALOG_DIGPROG_SOCTYPE_SHIFT) & 247034e9ed6SIan Lepore IMX6_ANALOG_DIGPROG_SOCTYPE_MASK; 248034e9ed6SIan Lepore 249034e9ed6SIan Lepore if (hwsoc != HWSOC_MX6SL) { 250034e9ed6SIan Lepore digprog = imx6_anatop_read_4(IMX6_ANALOG_DIGPROG); 251034e9ed6SIan Lepore hwsoc = (digprog & IMX6_ANALOG_DIGPROG_SOCTYPE_MASK) >> 252034e9ed6SIan Lepore IMX6_ANALOG_DIGPROG_SOCTYPE_SHIFT; 253034e9ed6SIan Lepore /*printf("digprog = 0x%08x\n", digprog);*/ 254034e9ed6SIan Lepore if (hwsoc == HWSOC_MX6DL) { 25530b72b68SRuslan Bukin pcr = devmap_ptov(SCU_CONFIG_PHYSADDR, 4); 25613a98c85SIan Lepore if (pcr != NULL) { 257034e9ed6SIan Lepore /*printf("scu config = 0x%08x\n", *pcr);*/ 258034e9ed6SIan Lepore if ((*pcr & 0x03) == 0) { 259034e9ed6SIan Lepore hwsoc = HWSOC_MX6SOLO; 260034e9ed6SIan Lepore } 261034e9ed6SIan Lepore } 262034e9ed6SIan Lepore } 263034e9ed6SIan Lepore } 264034e9ed6SIan Lepore /* printf("hwsoc 0x%08x\n", hwsoc); */ 265034e9ed6SIan Lepore 266034e9ed6SIan Lepore switch (hwsoc) { 267034e9ed6SIan Lepore case HWSOC_MX6SL: 2685fdc7f7eSIan Lepore soctype = IMXSOC_6SL; 2695fdc7f7eSIan Lepore break; 270034e9ed6SIan Lepore case HWSOC_MX6SOLO: 2715fdc7f7eSIan Lepore soctype = IMXSOC_6S; 2725fdc7f7eSIan Lepore break; 273034e9ed6SIan Lepore case HWSOC_MX6DL: 2745fdc7f7eSIan Lepore soctype = IMXSOC_6DL; 2755fdc7f7eSIan Lepore break; 276034e9ed6SIan Lepore case HWSOC_MX6Q : 2775fdc7f7eSIan Lepore soctype = IMXSOC_6Q; 2785fdc7f7eSIan Lepore break; 279c1411a76SIan Lepore case HWSOC_MX6UL: 280c1411a76SIan Lepore soctype = IMXSOC_6UL; 281c1411a76SIan Lepore break; 282034e9ed6SIan Lepore default: 283034e9ed6SIan Lepore printf("imx_soc_type: Don't understand hwsoc 0x%02x, " 284034e9ed6SIan Lepore "digprog 0x%08x; assuming IMXSOC_6Q\n", hwsoc, digprog); 2855fdc7f7eSIan Lepore soctype = IMXSOC_6Q; 286034e9ed6SIan Lepore break; 287034e9ed6SIan Lepore } 288034e9ed6SIan Lepore 2895fdc7f7eSIan Lepore return (soctype); 290034e9ed6SIan Lepore } 291034e9ed6SIan Lepore 2928df34dd2SIan Lepore /* 2938df34dd2SIan Lepore * Early putc routine for EARLY_PRINTF support. To use, add to kernel config: 2948df34dd2SIan Lepore * option SOCDEV_PA=0x02000000 2958df34dd2SIan Lepore * option SOCDEV_VA=0x02000000 2968df34dd2SIan Lepore * option EARLY_PRINTF 2978df34dd2SIan Lepore * Resist the temptation to change the #if 0 to #ifdef EARLY_PRINTF here. It 2988df34dd2SIan Lepore * makes sense now, but if multiple SOCs do that it will make early_putc another 2998df34dd2SIan Lepore * duplicate symbol to be eliminated on the path to a generic kernel. 3008df34dd2SIan Lepore */ 3018df34dd2SIan Lepore #if 0 3028df34dd2SIan Lepore static void 3038df34dd2SIan Lepore imx6_early_putc(int c) 3048df34dd2SIan Lepore { 3058df34dd2SIan Lepore volatile uint32_t * UART_STAT_REG = (uint32_t *)0x02020098; 3068df34dd2SIan Lepore volatile uint32_t * UART_TX_REG = (uint32_t *)0x02020040; 3078df34dd2SIan Lepore const uint32_t UART_TXRDY = (1 << 3); 3088df34dd2SIan Lepore 3098df34dd2SIan Lepore while ((*UART_STAT_REG & UART_TXRDY) == 0) 3108df34dd2SIan Lepore continue; 3118df34dd2SIan Lepore *UART_TX_REG = c; 3128df34dd2SIan Lepore } 3138df34dd2SIan Lepore early_putc_t *early_putc = imx6_early_putc; 3148df34dd2SIan Lepore #endif 3158df34dd2SIan Lepore 316ef7eac43SAndrew Turner static platform_method_t imx6_methods[] = { 317ef7eac43SAndrew Turner PLATFORMMETHOD(platform_attach, imx6_attach), 318ef7eac43SAndrew Turner PLATFORMMETHOD(platform_devmap_init, imx6_devmap_init), 319ef7eac43SAndrew Turner PLATFORMMETHOD(platform_late_init, imx6_late_init), 3200dbb8873SAndrew Turner PLATFORMMETHOD(platform_cpu_reset, imx6_cpu_reset), 321ef7eac43SAndrew Turner 3220960989fSAndrew Turner #ifdef SMP 3230960989fSAndrew Turner PLATFORMMETHOD(platform_mp_start_ap, imx6_mp_start_ap), 3240960989fSAndrew Turner PLATFORMMETHOD(platform_mp_setmaxid, imx6_mp_setmaxid), 3250960989fSAndrew Turner #endif 3260960989fSAndrew Turner 32775f48c23SAndrew Turner PLATFORMMETHOD(platform_pl310_init, imx6_pl310_init), 32875f48c23SAndrew Turner 329ef7eac43SAndrew Turner PLATFORMMETHOD_END, 330ef7eac43SAndrew Turner }; 331ef7eac43SAndrew Turner 3324bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6s, "i.MX6 Solo", 0, "fsl,imx6s", 80); 3334bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6d, "i.MX6 Dual", 0, "fsl,imx6dl", 80); 3344bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6q, "i.MX6 Quad", 0, "fsl,imx6q", 80); 3354bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6ul, "i.MX6 UltraLite", 0, "fsl,imx6ul", 67); 336