1034e9ed6SIan Lepore /*- 2034e9ed6SIan Lepore * Copyright (c) 2013 Ian Lepore <ian@freebsd.org> 3034e9ed6SIan Lepore * All rights reserved. 4034e9ed6SIan Lepore * 5034e9ed6SIan Lepore * Redistribution and use in source and binary forms, with or without 6034e9ed6SIan Lepore * modification, are permitted provided that the following conditions 7034e9ed6SIan Lepore * are met: 8034e9ed6SIan Lepore * 1. Redistributions of source code must retain the above copyright 9034e9ed6SIan Lepore * notice, this list of conditions and the following disclaimer. 10034e9ed6SIan Lepore * 2. Redistributions in binary form must reproduce the above copyright 11034e9ed6SIan Lepore * notice, this list of conditions and the following disclaimer in the 12034e9ed6SIan Lepore * documentation and/or other materials provided with the distribution. 13034e9ed6SIan Lepore * 14034e9ed6SIan Lepore * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15034e9ed6SIan Lepore * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16034e9ed6SIan Lepore * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17034e9ed6SIan Lepore * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18034e9ed6SIan Lepore * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19034e9ed6SIan Lepore * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20034e9ed6SIan Lepore * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21034e9ed6SIan Lepore * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22034e9ed6SIan Lepore * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23034e9ed6SIan Lepore * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24034e9ed6SIan Lepore * SUCH DAMAGE. 25034e9ed6SIan Lepore */ 26034e9ed6SIan Lepore 27034e9ed6SIan Lepore #include "opt_platform.h" 28034e9ed6SIan Lepore 29034e9ed6SIan Lepore #include <sys/cdefs.h> 30034e9ed6SIan Lepore __FBSDID("$FreeBSD$"); 31034e9ed6SIan Lepore 32034e9ed6SIan Lepore #include <sys/param.h> 33034e9ed6SIan Lepore #include <sys/systm.h> 34034e9ed6SIan Lepore #include <sys/bus.h> 35034e9ed6SIan Lepore #include <sys/reboot.h> 3630b72b68SRuslan Bukin #include <sys/devmap.h> 37034e9ed6SIan Lepore 38034e9ed6SIan Lepore #include <vm/vm.h> 3913a98c85SIan Lepore 4013a98c85SIan Lepore #include <machine/bus.h> 41952ded80SIan Lepore #include <machine/intr.h> 4281acdf3fSIan Lepore #include <machine/machdep.h> 43ef7eac43SAndrew Turner #include <machine/platformvar.h> 4413a98c85SIan Lepore 45a3ff7ef6SIan Lepore #include <arm/arm/mpcore_timervar.h> 46034e9ed6SIan Lepore #include <arm/freescale/imx/imx6_anatopreg.h> 47034e9ed6SIan Lepore #include <arm/freescale/imx/imx6_anatopvar.h> 48034e9ed6SIan Lepore #include <arm/freescale/imx/imx_machdep.h> 49034e9ed6SIan Lepore 50952ded80SIan Lepore #include <dev/fdt/fdt_common.h> 51952ded80SIan Lepore #include <dev/ofw/openfirm.h> 52952ded80SIan Lepore 533185adf0SAndrew Turner #include <arm/freescale/imx/imx6_machdep.h> 540960989fSAndrew Turner 55ef7eac43SAndrew Turner #include "platform_if.h" 56*75f48c23SAndrew Turner #include "platform_pl310_if.h" 57ef7eac43SAndrew Turner 58ba9f40caSAndrew Turner static platform_attach_t imx6_attach; 59ba9f40caSAndrew Turner static platform_devmap_init_t imx6_devmap_init; 60ba9f40caSAndrew Turner static platform_late_init_t imx6_late_init; 61ba9f40caSAndrew Turner static platform_cpu_reset_t imx6_cpu_reset; 62ba9f40caSAndrew Turner 63e28fbecaSIan Lepore /* 64e28fbecaSIan Lepore * Fix FDT data related to interrupts. 65e28fbecaSIan Lepore * 66e28fbecaSIan Lepore * Driven by the needs of linux and its drivers (as always), the published FDT 67e28fbecaSIan Lepore * data for imx6 now sets the interrupt parent for most devices to the GPC 68e28fbecaSIan Lepore * interrupt controller, which is for use when the chip is in deep-sleep mode. 69e28fbecaSIan Lepore * We don't support deep sleep or have a GPC-PIC driver; we need all interrupts 70e28fbecaSIan Lepore * to be handled by the GIC. 71e28fbecaSIan Lepore * 72e28fbecaSIan Lepore * Luckily, the change to the FDT data was to assign the GPC as the interrupt 73e28fbecaSIan Lepore * parent for the soc node and letting that get inherited by all other devices 74e28fbecaSIan Lepore * (except a few that directly name GIC as their interrupt parent). So we can 75e28fbecaSIan Lepore * set the world right by just changing the interrupt-parent property of the soc 76e28fbecaSIan Lepore * node to refer to GIC instead of GPC. This will get us by until we write our 77e28fbecaSIan Lepore * own GPC driver (or until linux changes its mind and the FDT data again). 78e28fbecaSIan Lepore * 79e28fbecaSIan Lepore * We validate that we have data that looks like we expect before changing it: 80e28fbecaSIan Lepore * - SOC node exists and has GPC as its interrupt parent. 81e28fbecaSIan Lepore * - GPC node exists and has GIC as its interrupt parent. 8208efd2cdSIan Lepore * - GIC node exists and is its own interrupt parent or has no parent. 83e28fbecaSIan Lepore * 84e28fbecaSIan Lepore * This applies to all models of imx6. Luckily all of them have the devices 85db4fcadfSConrad Meyer * involved at the same addresses on the same buses, so we don't need any 86e28fbecaSIan Lepore * per-soc logic. We handle this at platform attach time rather than via the 87e28fbecaSIan Lepore * fdt_fixup_table, because the latter requires matching on the FDT "model" 88e28fbecaSIan Lepore * property, and this applies to all boards including those not yet invented. 89e28fbecaSIan Lepore */ 90e28fbecaSIan Lepore static void 91e28fbecaSIan Lepore fix_fdt_interrupt_data(void) 92e28fbecaSIan Lepore { 93e28fbecaSIan Lepore phandle_t gicipar, gicnode, gicxref; 94e28fbecaSIan Lepore phandle_t gpcipar, gpcnode, gpcxref; 95e28fbecaSIan Lepore phandle_t socipar, socnode; 96e28fbecaSIan Lepore int result; 97e28fbecaSIan Lepore 98e28fbecaSIan Lepore socnode = OF_finddevice("/soc"); 99e28fbecaSIan Lepore if (socnode == -1) 100e28fbecaSIan Lepore return; 101e28fbecaSIan Lepore result = OF_getencprop(socnode, "interrupt-parent", &socipar, 102e28fbecaSIan Lepore sizeof(socipar)); 103e28fbecaSIan Lepore if (result <= 0) 104e28fbecaSIan Lepore return; 105e28fbecaSIan Lepore 10608efd2cdSIan Lepore /* GIC node may be child of soc node, or appear directly at root. */ 107e28fbecaSIan Lepore gicnode = OF_finddevice("/soc/interrupt-controller@00a01000"); 10808efd2cdSIan Lepore if (gicnode == -1) { 10908efd2cdSIan Lepore gicnode = OF_finddevice("/interrupt-controller@00a01000"); 110e28fbecaSIan Lepore if (gicnode == -1) 111e28fbecaSIan Lepore return; 11208efd2cdSIan Lepore } 11308efd2cdSIan Lepore gicxref = OF_xref_from_node(gicnode); 11408efd2cdSIan Lepore 11508efd2cdSIan Lepore /* If gic node has no parent, pretend it is its own parent. */ 116e28fbecaSIan Lepore result = OF_getencprop(gicnode, "interrupt-parent", &gicipar, 117e28fbecaSIan Lepore sizeof(gicipar)); 118e28fbecaSIan Lepore if (result <= 0) 11908efd2cdSIan Lepore gicipar = gicxref; 120e28fbecaSIan Lepore 121e28fbecaSIan Lepore gpcnode = OF_finddevice("/soc/aips-bus@02000000/gpc@020dc000"); 122e28fbecaSIan Lepore if (gpcnode == -1) 123e28fbecaSIan Lepore return; 124e28fbecaSIan Lepore result = OF_getencprop(gpcnode, "interrupt-parent", &gpcipar, 125e28fbecaSIan Lepore sizeof(gpcipar)); 126e28fbecaSIan Lepore if (result <= 0) 127e28fbecaSIan Lepore return; 128e28fbecaSIan Lepore gpcxref = OF_xref_from_node(gpcnode); 129e28fbecaSIan Lepore 130e28fbecaSIan Lepore if (socipar != gpcxref || gpcipar != gicxref || gicipar != gicxref) 131e28fbecaSIan Lepore return; 132e28fbecaSIan Lepore 133e28fbecaSIan Lepore gicxref = cpu_to_fdt32(gicxref); 134e28fbecaSIan Lepore OF_setprop(socnode, "interrupt-parent", &gicxref, sizeof(gicxref)); 135e28fbecaSIan Lepore } 136e28fbecaSIan Lepore 137ef7eac43SAndrew Turner static int 138ef7eac43SAndrew Turner imx6_attach(platform_t plat) 13981acdf3fSIan Lepore { 140e28fbecaSIan Lepore 141e28fbecaSIan Lepore /* Fix soc interrupt-parent property. */ 142e28fbecaSIan Lepore fix_fdt_interrupt_data(); 143e28fbecaSIan Lepore 144a3ff7ef6SIan Lepore /* Inform the MPCore timer driver that its clock is variable. */ 145a3ff7ef6SIan Lepore arm_tmr_change_frequency(ARM_TMR_FREQUENCY_VARIES); 146ef7eac43SAndrew Turner 147ef7eac43SAndrew Turner return (0); 14881acdf3fSIan Lepore } 14981acdf3fSIan Lepore 150ef7eac43SAndrew Turner static void 151ef7eac43SAndrew Turner imx6_late_init(platform_t plat) 15281acdf3fSIan Lepore { 153bd6b2f9bSIan Lepore const uint32_t IMX6_WDOG_SR_PHYS = 0x020bc004; 154bd6b2f9bSIan Lepore 155bd6b2f9bSIan Lepore imx_wdog_init_last_reset(IMX6_WDOG_SR_PHYS); 15681acdf3fSIan Lepore } 15781acdf3fSIan Lepore 158034e9ed6SIan Lepore /* 15981acdf3fSIan Lepore * Set up static device mappings. 160034e9ed6SIan Lepore * 161034e9ed6SIan Lepore * This attempts to cover the most-used devices with 1MB section mappings, which 162034e9ed6SIan Lepore * is good for performance (uses fewer TLB entries for device access). 163034e9ed6SIan Lepore * 164034e9ed6SIan Lepore * ARMMP covers the interrupt controller, MPCore timers, global timer, and the 165034e9ed6SIan Lepore * L2 cache controller. Most of the 1MB range is unused reserved space. 166034e9ed6SIan Lepore * 167034e9ed6SIan Lepore * AIPS1/AIPS2 cover most of the on-chip devices such as uart, spi, i2c, etc. 168034e9ed6SIan Lepore * 169034e9ed6SIan Lepore * Notably not mapped right now are HDMI, GPU, and other devices below ARMMP in 170034e9ed6SIan Lepore * the memory map. When we get support for graphics it might make sense to 171034e9ed6SIan Lepore * static map some of that area. Be careful with other things in that area such 1721413a3abSSvatopluk Kraus * as OCRAM that probably shouldn't be mapped as VM_MEMATTR_DEVICE memory. 173034e9ed6SIan Lepore */ 174ef7eac43SAndrew Turner static int 175ef7eac43SAndrew Turner imx6_devmap_init(platform_t plat) 176034e9ed6SIan Lepore { 177034e9ed6SIan Lepore const uint32_t IMX6_ARMMP_PHYS = 0x00a00000; 178034e9ed6SIan Lepore const uint32_t IMX6_ARMMP_SIZE = 0x00100000; 179034e9ed6SIan Lepore const uint32_t IMX6_AIPS1_PHYS = 0x02000000; 180034e9ed6SIan Lepore const uint32_t IMX6_AIPS1_SIZE = 0x00100000; 181034e9ed6SIan Lepore const uint32_t IMX6_AIPS2_PHYS = 0x02100000; 182034e9ed6SIan Lepore const uint32_t IMX6_AIPS2_SIZE = 0x00100000; 183034e9ed6SIan Lepore 18430b72b68SRuslan Bukin devmap_add_entry(IMX6_ARMMP_PHYS, IMX6_ARMMP_SIZE); 18530b72b68SRuslan Bukin devmap_add_entry(IMX6_AIPS1_PHYS, IMX6_AIPS1_SIZE); 18630b72b68SRuslan Bukin devmap_add_entry(IMX6_AIPS2_PHYS, IMX6_AIPS2_SIZE); 18781acdf3fSIan Lepore 18881acdf3fSIan Lepore return (0); 189034e9ed6SIan Lepore } 190034e9ed6SIan Lepore 1910dbb8873SAndrew Turner static void 1920dbb8873SAndrew Turner imx6_cpu_reset(platform_t plat) 193034e9ed6SIan Lepore { 194034e9ed6SIan Lepore const uint32_t IMX6_WDOG_CR_PHYS = 0x020bc000; 195034e9ed6SIan Lepore 196034e9ed6SIan Lepore imx_wdog_cpu_reset(IMX6_WDOG_CR_PHYS); 197034e9ed6SIan Lepore } 198034e9ed6SIan Lepore 199034e9ed6SIan Lepore /* 200034e9ed6SIan Lepore * Determine what flavor of imx6 we're running on. 201034e9ed6SIan Lepore * 202034e9ed6SIan Lepore * This code is based on the way u-boot does it. Information found on the web 203034e9ed6SIan Lepore * indicates that Freescale themselves were the original source of this logic, 204034e9ed6SIan Lepore * including the strange check for number of CPUs in the SCU configuration 205034e9ed6SIan Lepore * register, which is apparently needed on some revisions of the SOLO. 206034e9ed6SIan Lepore * 207034e9ed6SIan Lepore * According to the documentation, there is such a thing as an i.MX6 Dual 208034e9ed6SIan Lepore * (non-lite flavor). However, Freescale doesn't seem to have assigned it a 209034e9ed6SIan Lepore * number or provided any logic to handle it in their detection code. 210034e9ed6SIan Lepore * 211034e9ed6SIan Lepore * Note that the ANALOG_DIGPROG and SCU configuration registers are not 212034e9ed6SIan Lepore * documented in the chip reference manual. (SCU configuration is mentioned, 213034e9ed6SIan Lepore * but not mapped out in detail.) I think the bottom two bits of the scu config 214034e9ed6SIan Lepore * register may be ncpu-1. 215034e9ed6SIan Lepore * 216034e9ed6SIan Lepore * This hasn't been tested yet on a dual[-lite]. 217034e9ed6SIan Lepore * 218034e9ed6SIan Lepore * On a solo: 219034e9ed6SIan Lepore * digprog = 0x00610001 220034e9ed6SIan Lepore * hwsoc = 0x00000062 221034e9ed6SIan Lepore * scu config = 0x00000500 222034e9ed6SIan Lepore * On a quad: 223034e9ed6SIan Lepore * digprog = 0x00630002 224034e9ed6SIan Lepore * hwsoc = 0x00000063 225034e9ed6SIan Lepore * scu config = 0x00005503 226034e9ed6SIan Lepore */ 227ba9f40caSAndrew Turner u_int 228ba9f40caSAndrew Turner imx_soc_type(void) 229034e9ed6SIan Lepore { 230034e9ed6SIan Lepore uint32_t digprog, hwsoc; 231034e9ed6SIan Lepore uint32_t *pcr; 2325fdc7f7eSIan Lepore static u_int soctype; 233034e9ed6SIan Lepore const vm_offset_t SCU_CONFIG_PHYSADDR = 0x00a00004; 234272faa5fSIan Lepore #define HWSOC_MX6SL 0x60 235272faa5fSIan Lepore #define HWSOC_MX6DL 0x61 236272faa5fSIan Lepore #define HWSOC_MX6SOLO 0x62 237272faa5fSIan Lepore #define HWSOC_MX6Q 0x63 238c1411a76SIan Lepore #define HWSOC_MX6UL 0x64 239034e9ed6SIan Lepore 2405fdc7f7eSIan Lepore if (soctype != 0) 2415fdc7f7eSIan Lepore return (soctype); 2425fdc7f7eSIan Lepore 243034e9ed6SIan Lepore digprog = imx6_anatop_read_4(IMX6_ANALOG_DIGPROG_SL); 244034e9ed6SIan Lepore hwsoc = (digprog >> IMX6_ANALOG_DIGPROG_SOCTYPE_SHIFT) & 245034e9ed6SIan Lepore IMX6_ANALOG_DIGPROG_SOCTYPE_MASK; 246034e9ed6SIan Lepore 247034e9ed6SIan Lepore if (hwsoc != HWSOC_MX6SL) { 248034e9ed6SIan Lepore digprog = imx6_anatop_read_4(IMX6_ANALOG_DIGPROG); 249034e9ed6SIan Lepore hwsoc = (digprog & IMX6_ANALOG_DIGPROG_SOCTYPE_MASK) >> 250034e9ed6SIan Lepore IMX6_ANALOG_DIGPROG_SOCTYPE_SHIFT; 251034e9ed6SIan Lepore /*printf("digprog = 0x%08x\n", digprog);*/ 252034e9ed6SIan Lepore if (hwsoc == HWSOC_MX6DL) { 25330b72b68SRuslan Bukin pcr = devmap_ptov(SCU_CONFIG_PHYSADDR, 4); 25413a98c85SIan Lepore if (pcr != NULL) { 255034e9ed6SIan Lepore /*printf("scu config = 0x%08x\n", *pcr);*/ 256034e9ed6SIan Lepore if ((*pcr & 0x03) == 0) { 257034e9ed6SIan Lepore hwsoc = HWSOC_MX6SOLO; 258034e9ed6SIan Lepore } 259034e9ed6SIan Lepore } 260034e9ed6SIan Lepore } 261034e9ed6SIan Lepore } 262034e9ed6SIan Lepore /* printf("hwsoc 0x%08x\n", hwsoc); */ 263034e9ed6SIan Lepore 264034e9ed6SIan Lepore switch (hwsoc) { 265034e9ed6SIan Lepore case HWSOC_MX6SL: 2665fdc7f7eSIan Lepore soctype = IMXSOC_6SL; 2675fdc7f7eSIan Lepore break; 268034e9ed6SIan Lepore case HWSOC_MX6SOLO: 2695fdc7f7eSIan Lepore soctype = IMXSOC_6S; 2705fdc7f7eSIan Lepore break; 271034e9ed6SIan Lepore case HWSOC_MX6DL: 2725fdc7f7eSIan Lepore soctype = IMXSOC_6DL; 2735fdc7f7eSIan Lepore break; 274034e9ed6SIan Lepore case HWSOC_MX6Q : 2755fdc7f7eSIan Lepore soctype = IMXSOC_6Q; 2765fdc7f7eSIan Lepore break; 277c1411a76SIan Lepore case HWSOC_MX6UL: 278c1411a76SIan Lepore soctype = IMXSOC_6UL; 279c1411a76SIan Lepore break; 280034e9ed6SIan Lepore default: 281034e9ed6SIan Lepore printf("imx_soc_type: Don't understand hwsoc 0x%02x, " 282034e9ed6SIan Lepore "digprog 0x%08x; assuming IMXSOC_6Q\n", hwsoc, digprog); 2835fdc7f7eSIan Lepore soctype = IMXSOC_6Q; 284034e9ed6SIan Lepore break; 285034e9ed6SIan Lepore } 286034e9ed6SIan Lepore 2875fdc7f7eSIan Lepore return (soctype); 288034e9ed6SIan Lepore } 289034e9ed6SIan Lepore 2908df34dd2SIan Lepore /* 2918df34dd2SIan Lepore * Early putc routine for EARLY_PRINTF support. To use, add to kernel config: 2928df34dd2SIan Lepore * option SOCDEV_PA=0x02000000 2938df34dd2SIan Lepore * option SOCDEV_VA=0x02000000 2948df34dd2SIan Lepore * option EARLY_PRINTF 2958df34dd2SIan Lepore * Resist the temptation to change the #if 0 to #ifdef EARLY_PRINTF here. It 2968df34dd2SIan Lepore * makes sense now, but if multiple SOCs do that it will make early_putc another 2978df34dd2SIan Lepore * duplicate symbol to be eliminated on the path to a generic kernel. 2988df34dd2SIan Lepore */ 2998df34dd2SIan Lepore #if 0 3008df34dd2SIan Lepore static void 3018df34dd2SIan Lepore imx6_early_putc(int c) 3028df34dd2SIan Lepore { 3038df34dd2SIan Lepore volatile uint32_t * UART_STAT_REG = (uint32_t *)0x02020098; 3048df34dd2SIan Lepore volatile uint32_t * UART_TX_REG = (uint32_t *)0x02020040; 3058df34dd2SIan Lepore const uint32_t UART_TXRDY = (1 << 3); 3068df34dd2SIan Lepore 3078df34dd2SIan Lepore while ((*UART_STAT_REG & UART_TXRDY) == 0) 3088df34dd2SIan Lepore continue; 3098df34dd2SIan Lepore *UART_TX_REG = c; 3108df34dd2SIan Lepore } 3118df34dd2SIan Lepore early_putc_t *early_putc = imx6_early_putc; 3128df34dd2SIan Lepore #endif 3138df34dd2SIan Lepore 314ef7eac43SAndrew Turner static platform_method_t imx6_methods[] = { 315ef7eac43SAndrew Turner PLATFORMMETHOD(platform_attach, imx6_attach), 316ef7eac43SAndrew Turner PLATFORMMETHOD(platform_devmap_init, imx6_devmap_init), 317ef7eac43SAndrew Turner PLATFORMMETHOD(platform_late_init, imx6_late_init), 3180dbb8873SAndrew Turner PLATFORMMETHOD(platform_cpu_reset, imx6_cpu_reset), 319ef7eac43SAndrew Turner 3200960989fSAndrew Turner #ifdef SMP 3210960989fSAndrew Turner PLATFORMMETHOD(platform_mp_start_ap, imx6_mp_start_ap), 3220960989fSAndrew Turner PLATFORMMETHOD(platform_mp_setmaxid, imx6_mp_setmaxid), 3230960989fSAndrew Turner #endif 3240960989fSAndrew Turner 325*75f48c23SAndrew Turner PLATFORMMETHOD(platform_pl310_init, imx6_pl310_init), 326*75f48c23SAndrew Turner 327ef7eac43SAndrew Turner PLATFORMMETHOD_END, 328ef7eac43SAndrew Turner }; 329ef7eac43SAndrew Turner 3304bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6s, "i.MX6 Solo", 0, "fsl,imx6s", 80); 3314bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6d, "i.MX6 Dual", 0, "fsl,imx6dl", 80); 3324bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6q, "i.MX6 Quad", 0, "fsl,imx6q", 80); 3334bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6ul, "i.MX6 UltraLite", 0, "fsl,imx6ul", 67); 334