xref: /freebsd/sys/arm/freescale/imx/imx6_machdep.c (revision 07fca7ace2860b6521b1e1630e296361b2532156)
1034e9ed6SIan Lepore /*-
2af3dc4a7SPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3af3dc4a7SPedro F. Giffuni  *
4034e9ed6SIan Lepore  * Copyright (c) 2013 Ian Lepore <ian@freebsd.org>
5034e9ed6SIan Lepore  * All rights reserved.
6034e9ed6SIan Lepore  *
7034e9ed6SIan Lepore  * Redistribution and use in source and binary forms, with or without
8034e9ed6SIan Lepore  * modification, are permitted provided that the following conditions
9034e9ed6SIan Lepore  * are met:
10034e9ed6SIan Lepore  * 1. Redistributions of source code must retain the above copyright
11034e9ed6SIan Lepore  *    notice, this list of conditions and the following disclaimer.
12034e9ed6SIan Lepore  * 2. Redistributions in binary form must reproduce the above copyright
13034e9ed6SIan Lepore  *    notice, this list of conditions and the following disclaimer in the
14034e9ed6SIan Lepore  *    documentation and/or other materials provided with the distribution.
15034e9ed6SIan Lepore  *
16034e9ed6SIan Lepore  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17034e9ed6SIan Lepore  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18034e9ed6SIan Lepore  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19034e9ed6SIan Lepore  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20034e9ed6SIan Lepore  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21034e9ed6SIan Lepore  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22034e9ed6SIan Lepore  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23034e9ed6SIan Lepore  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24034e9ed6SIan Lepore  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25034e9ed6SIan Lepore  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26034e9ed6SIan Lepore  * SUCH DAMAGE.
27034e9ed6SIan Lepore  */
28034e9ed6SIan Lepore 
29034e9ed6SIan Lepore #include "opt_platform.h"
30034e9ed6SIan Lepore 
31034e9ed6SIan Lepore #include <sys/cdefs.h>
32034e9ed6SIan Lepore __FBSDID("$FreeBSD$");
33034e9ed6SIan Lepore 
34034e9ed6SIan Lepore #include <sys/param.h>
35034e9ed6SIan Lepore #include <sys/systm.h>
36034e9ed6SIan Lepore #include <sys/bus.h>
37034e9ed6SIan Lepore #include <sys/reboot.h>
3830b72b68SRuslan Bukin #include <sys/devmap.h>
39034e9ed6SIan Lepore 
40034e9ed6SIan Lepore #include <vm/vm.h>
4113a98c85SIan Lepore 
4213a98c85SIan Lepore #include <machine/bus.h>
43952ded80SIan Lepore #include <machine/intr.h>
4481acdf3fSIan Lepore #include <machine/machdep.h>
45ef7eac43SAndrew Turner #include <machine/platformvar.h>
4613a98c85SIan Lepore 
47a3ff7ef6SIan Lepore #include <arm/arm/mpcore_timervar.h>
48034e9ed6SIan Lepore #include <arm/freescale/imx/imx6_anatopreg.h>
49034e9ed6SIan Lepore #include <arm/freescale/imx/imx6_anatopvar.h>
50034e9ed6SIan Lepore #include <arm/freescale/imx/imx_machdep.h>
51034e9ed6SIan Lepore 
52952ded80SIan Lepore #include <dev/fdt/fdt_common.h>
53952ded80SIan Lepore #include <dev/ofw/openfirm.h>
54952ded80SIan Lepore 
553185adf0SAndrew Turner #include <arm/freescale/imx/imx6_machdep.h>
560960989fSAndrew Turner 
57ef7eac43SAndrew Turner #include "platform_if.h"
5875f48c23SAndrew Turner #include "platform_pl310_if.h"
59ef7eac43SAndrew Turner 
60ba9f40caSAndrew Turner static platform_attach_t imx6_attach;
61ba9f40caSAndrew Turner static platform_devmap_init_t imx6_devmap_init;
62ba9f40caSAndrew Turner static platform_late_init_t imx6_late_init;
63ba9f40caSAndrew Turner static platform_cpu_reset_t imx6_cpu_reset;
64ba9f40caSAndrew Turner 
65e28fbecaSIan Lepore /*
66e28fbecaSIan Lepore  * Fix FDT data related to interrupts.
67e28fbecaSIan Lepore  *
68e28fbecaSIan Lepore  * Driven by the needs of linux and its drivers (as always), the published FDT
69e28fbecaSIan Lepore  * data for imx6 now sets the interrupt parent for most devices to the GPC
70e28fbecaSIan Lepore  * interrupt controller, which is for use when the chip is in deep-sleep mode.
71e28fbecaSIan Lepore  * We don't support deep sleep or have a GPC-PIC driver; we need all interrupts
72e28fbecaSIan Lepore  * to be handled by the GIC.
73e28fbecaSIan Lepore  *
74e28fbecaSIan Lepore  * Luckily, the change to the FDT data was to assign the GPC as the interrupt
75e28fbecaSIan Lepore  * parent for the soc node and letting that get inherited by all other devices
76e28fbecaSIan Lepore  * (except a few that directly name GIC as their interrupt parent).  So we can
77e28fbecaSIan Lepore  * set the world right by just changing the interrupt-parent property of the soc
78e28fbecaSIan Lepore  * node to refer to GIC instead of GPC.  This will get us by until we write our
79e28fbecaSIan Lepore  * own GPC driver (or until linux changes its mind and the FDT data again).
80e28fbecaSIan Lepore  *
81e28fbecaSIan Lepore  * We validate that we have data that looks like we expect before changing it:
82e28fbecaSIan Lepore  *  - SOC node exists and has GPC as its interrupt parent.
83e28fbecaSIan Lepore  *  - GPC node exists and has GIC as its interrupt parent.
8408efd2cdSIan Lepore  *  - GIC node exists and is its own interrupt parent or has no parent.
85e28fbecaSIan Lepore  *
86e28fbecaSIan Lepore  * This applies to all models of imx6.  Luckily all of them have the devices
87db4fcadfSConrad Meyer  * involved at the same addresses on the same buses, so we don't need any
88e28fbecaSIan Lepore  * per-soc logic.  We handle this at platform attach time rather than via the
89e28fbecaSIan Lepore  * fdt_fixup_table, because the latter requires matching on the FDT "model"
90e28fbecaSIan Lepore  * property, and this applies to all boards including those not yet invented.
91*07fca7acSIan Lepore  *
92*07fca7acSIan Lepore  * This just in:  as of the import of dts files from linux 4.15 on 2018-02-10,
93*07fca7acSIan Lepore  * they appear to have applied a new style rule to the dts which forbids leading
94*07fca7acSIan Lepore  * zeroes in the @address qualifiers on node names.  Since we have to find those
95*07fca7acSIan Lepore  * nodes by string matching we now have to search for both flavors of each node
96*07fca7acSIan Lepore  * name involved.
97e28fbecaSIan Lepore  */
98e28fbecaSIan Lepore static void
99e28fbecaSIan Lepore fix_fdt_interrupt_data(void)
100e28fbecaSIan Lepore {
101e28fbecaSIan Lepore 	phandle_t gicipar, gicnode, gicxref;
102e28fbecaSIan Lepore 	phandle_t gpcipar, gpcnode, gpcxref;
103e28fbecaSIan Lepore 	phandle_t socipar, socnode;
104e28fbecaSIan Lepore 	int result;
105e28fbecaSIan Lepore 
106e28fbecaSIan Lepore 	socnode = OF_finddevice("/soc");
107e28fbecaSIan Lepore 	if (socnode == -1)
108e28fbecaSIan Lepore 	    return;
109e28fbecaSIan Lepore 	result = OF_getencprop(socnode, "interrupt-parent", &socipar,
110e28fbecaSIan Lepore 	    sizeof(socipar));
111e28fbecaSIan Lepore 	if (result <= 0)
112e28fbecaSIan Lepore 		return;
113e28fbecaSIan Lepore 
11408efd2cdSIan Lepore 	/* GIC node may be child of soc node, or appear directly at root. */
115e28fbecaSIan Lepore 	gicnode = OF_finddevice("/soc/interrupt-controller@00a01000");
116*07fca7acSIan Lepore 	if (gicnode == -1)
117*07fca7acSIan Lepore 		gicnode = OF_finddevice("/soc/interrupt-controller@a01000");
11808efd2cdSIan Lepore 	if (gicnode == -1) {
11908efd2cdSIan Lepore 		gicnode = OF_finddevice("/interrupt-controller@00a01000");
120e28fbecaSIan Lepore 		if (gicnode == -1)
121*07fca7acSIan Lepore 			gicnode = OF_finddevice("/interrupt-controller@a01000");
122*07fca7acSIan Lepore 		if (gicnode == -1)
123e28fbecaSIan Lepore 			return;
12408efd2cdSIan Lepore 	}
12508efd2cdSIan Lepore 	gicxref = OF_xref_from_node(gicnode);
12608efd2cdSIan Lepore 
12708efd2cdSIan Lepore 	/* If gic node has no parent, pretend it is its own parent. */
128e28fbecaSIan Lepore 	result = OF_getencprop(gicnode, "interrupt-parent", &gicipar,
129e28fbecaSIan Lepore 	    sizeof(gicipar));
130e28fbecaSIan Lepore 	if (result <= 0)
13108efd2cdSIan Lepore 		gicipar = gicxref;
132e28fbecaSIan Lepore 
133e28fbecaSIan Lepore 	gpcnode = OF_finddevice("/soc/aips-bus@02000000/gpc@020dc000");
134e28fbecaSIan Lepore 	if (gpcnode == -1)
135*07fca7acSIan Lepore 		gpcnode = OF_finddevice("/soc/aips-bus@2000000/gpc@20dc000");
136*07fca7acSIan Lepore 	if (gpcnode == -1)
137e28fbecaSIan Lepore 		return;
138e28fbecaSIan Lepore 	result = OF_getencprop(gpcnode, "interrupt-parent", &gpcipar,
139e28fbecaSIan Lepore 	    sizeof(gpcipar));
140e28fbecaSIan Lepore 	if (result <= 0)
141e28fbecaSIan Lepore 		return;
142e28fbecaSIan Lepore 	gpcxref = OF_xref_from_node(gpcnode);
143e28fbecaSIan Lepore 
144e28fbecaSIan Lepore 	if (socipar != gpcxref || gpcipar != gicxref || gicipar != gicxref)
145e28fbecaSIan Lepore 		return;
146e28fbecaSIan Lepore 
147e28fbecaSIan Lepore 	gicxref = cpu_to_fdt32(gicxref);
148e28fbecaSIan Lepore 	OF_setprop(socnode, "interrupt-parent", &gicxref, sizeof(gicxref));
149e28fbecaSIan Lepore }
150e28fbecaSIan Lepore 
151ef7eac43SAndrew Turner static int
152ef7eac43SAndrew Turner imx6_attach(platform_t plat)
15381acdf3fSIan Lepore {
154e28fbecaSIan Lepore 
155e28fbecaSIan Lepore 	/* Fix soc interrupt-parent property. */
156e28fbecaSIan Lepore 	fix_fdt_interrupt_data();
157e28fbecaSIan Lepore 
158a3ff7ef6SIan Lepore 	/* Inform the MPCore timer driver that its clock is variable. */
159a3ff7ef6SIan Lepore 	arm_tmr_change_frequency(ARM_TMR_FREQUENCY_VARIES);
160ef7eac43SAndrew Turner 
161ef7eac43SAndrew Turner 	return (0);
16281acdf3fSIan Lepore }
16381acdf3fSIan Lepore 
164ef7eac43SAndrew Turner static void
165ef7eac43SAndrew Turner imx6_late_init(platform_t plat)
16681acdf3fSIan Lepore {
167bd6b2f9bSIan Lepore 	const uint32_t IMX6_WDOG_SR_PHYS = 0x020bc004;
168bd6b2f9bSIan Lepore 
169bd6b2f9bSIan Lepore 	imx_wdog_init_last_reset(IMX6_WDOG_SR_PHYS);
17081acdf3fSIan Lepore }
17181acdf3fSIan Lepore 
172034e9ed6SIan Lepore /*
17381acdf3fSIan Lepore  * Set up static device mappings.
174034e9ed6SIan Lepore  *
175034e9ed6SIan Lepore  * This attempts to cover the most-used devices with 1MB section mappings, which
176034e9ed6SIan Lepore  * is good for performance (uses fewer TLB entries for device access).
177034e9ed6SIan Lepore  *
178034e9ed6SIan Lepore  * ARMMP covers the interrupt controller, MPCore timers, global timer, and the
179034e9ed6SIan Lepore  * L2 cache controller.  Most of the 1MB range is unused reserved space.
180034e9ed6SIan Lepore  *
181034e9ed6SIan Lepore  * AIPS1/AIPS2 cover most of the on-chip devices such as uart, spi, i2c, etc.
182034e9ed6SIan Lepore  *
183034e9ed6SIan Lepore  * Notably not mapped right now are HDMI, GPU, and other devices below ARMMP in
184034e9ed6SIan Lepore  * the memory map.  When we get support for graphics it might make sense to
185034e9ed6SIan Lepore  * static map some of that area.  Be careful with other things in that area such
1861413a3abSSvatopluk Kraus  * as OCRAM that probably shouldn't be mapped as VM_MEMATTR_DEVICE memory.
187034e9ed6SIan Lepore  */
188ef7eac43SAndrew Turner static int
189ef7eac43SAndrew Turner imx6_devmap_init(platform_t plat)
190034e9ed6SIan Lepore {
191034e9ed6SIan Lepore 	const uint32_t IMX6_ARMMP_PHYS = 0x00a00000;
192034e9ed6SIan Lepore 	const uint32_t IMX6_ARMMP_SIZE = 0x00100000;
193034e9ed6SIan Lepore 	const uint32_t IMX6_AIPS1_PHYS = 0x02000000;
194034e9ed6SIan Lepore 	const uint32_t IMX6_AIPS1_SIZE = 0x00100000;
195034e9ed6SIan Lepore 	const uint32_t IMX6_AIPS2_PHYS = 0x02100000;
196034e9ed6SIan Lepore 	const uint32_t IMX6_AIPS2_SIZE = 0x00100000;
197034e9ed6SIan Lepore 
19830b72b68SRuslan Bukin 	devmap_add_entry(IMX6_ARMMP_PHYS, IMX6_ARMMP_SIZE);
19930b72b68SRuslan Bukin 	devmap_add_entry(IMX6_AIPS1_PHYS, IMX6_AIPS1_SIZE);
20030b72b68SRuslan Bukin 	devmap_add_entry(IMX6_AIPS2_PHYS, IMX6_AIPS2_SIZE);
20181acdf3fSIan Lepore 
20281acdf3fSIan Lepore 	return (0);
203034e9ed6SIan Lepore }
204034e9ed6SIan Lepore 
2050dbb8873SAndrew Turner static void
2060dbb8873SAndrew Turner imx6_cpu_reset(platform_t plat)
207034e9ed6SIan Lepore {
208034e9ed6SIan Lepore 	const uint32_t IMX6_WDOG_CR_PHYS = 0x020bc000;
209034e9ed6SIan Lepore 
210034e9ed6SIan Lepore 	imx_wdog_cpu_reset(IMX6_WDOG_CR_PHYS);
211034e9ed6SIan Lepore }
212034e9ed6SIan Lepore 
213034e9ed6SIan Lepore /*
214034e9ed6SIan Lepore  * Determine what flavor of imx6 we're running on.
215034e9ed6SIan Lepore  *
216034e9ed6SIan Lepore  * This code is based on the way u-boot does it.  Information found on the web
217034e9ed6SIan Lepore  * indicates that Freescale themselves were the original source of this logic,
218034e9ed6SIan Lepore  * including the strange check for number of CPUs in the SCU configuration
219034e9ed6SIan Lepore  * register, which is apparently needed on some revisions of the SOLO.
220034e9ed6SIan Lepore  *
221034e9ed6SIan Lepore  * According to the documentation, there is such a thing as an i.MX6 Dual
222034e9ed6SIan Lepore  * (non-lite flavor).  However, Freescale doesn't seem to have assigned it a
223034e9ed6SIan Lepore  * number or provided any logic to handle it in their detection code.
224034e9ed6SIan Lepore  *
225034e9ed6SIan Lepore  * Note that the ANALOG_DIGPROG and SCU configuration registers are not
226034e9ed6SIan Lepore  * documented in the chip reference manual.  (SCU configuration is mentioned,
227034e9ed6SIan Lepore  * but not mapped out in detail.)  I think the bottom two bits of the scu config
228034e9ed6SIan Lepore  * register may be ncpu-1.
229034e9ed6SIan Lepore  *
230034e9ed6SIan Lepore  * This hasn't been tested yet on a dual[-lite].
231034e9ed6SIan Lepore  *
232034e9ed6SIan Lepore  * On a solo:
233034e9ed6SIan Lepore  *      digprog    = 0x00610001
234034e9ed6SIan Lepore  *      hwsoc      = 0x00000062
235034e9ed6SIan Lepore  *      scu config = 0x00000500
236034e9ed6SIan Lepore  * On a quad:
237034e9ed6SIan Lepore  *      digprog    = 0x00630002
238034e9ed6SIan Lepore  *      hwsoc      = 0x00000063
239034e9ed6SIan Lepore  *      scu config = 0x00005503
240034e9ed6SIan Lepore  */
241ba9f40caSAndrew Turner u_int
242ba9f40caSAndrew Turner imx_soc_type(void)
243034e9ed6SIan Lepore {
244034e9ed6SIan Lepore 	uint32_t digprog, hwsoc;
245034e9ed6SIan Lepore 	uint32_t *pcr;
2465fdc7f7eSIan Lepore 	static u_int soctype;
247034e9ed6SIan Lepore 	const vm_offset_t SCU_CONFIG_PHYSADDR = 0x00a00004;
248272faa5fSIan Lepore #define	HWSOC_MX6SL	0x60
249272faa5fSIan Lepore #define	HWSOC_MX6DL	0x61
250272faa5fSIan Lepore #define	HWSOC_MX6SOLO	0x62
251272faa5fSIan Lepore #define	HWSOC_MX6Q	0x63
252c1411a76SIan Lepore #define	HWSOC_MX6UL	0x64
253034e9ed6SIan Lepore 
2545fdc7f7eSIan Lepore 	if (soctype != 0)
2555fdc7f7eSIan Lepore 		return (soctype);
2565fdc7f7eSIan Lepore 
257034e9ed6SIan Lepore 	digprog = imx6_anatop_read_4(IMX6_ANALOG_DIGPROG_SL);
258034e9ed6SIan Lepore 	hwsoc = (digprog >> IMX6_ANALOG_DIGPROG_SOCTYPE_SHIFT) &
259034e9ed6SIan Lepore 	    IMX6_ANALOG_DIGPROG_SOCTYPE_MASK;
260034e9ed6SIan Lepore 
261034e9ed6SIan Lepore 	if (hwsoc != HWSOC_MX6SL) {
262034e9ed6SIan Lepore 		digprog = imx6_anatop_read_4(IMX6_ANALOG_DIGPROG);
263034e9ed6SIan Lepore 		hwsoc = (digprog & IMX6_ANALOG_DIGPROG_SOCTYPE_MASK) >>
264034e9ed6SIan Lepore 		    IMX6_ANALOG_DIGPROG_SOCTYPE_SHIFT;
265034e9ed6SIan Lepore 		/*printf("digprog = 0x%08x\n", digprog);*/
266034e9ed6SIan Lepore 		if (hwsoc == HWSOC_MX6DL) {
26730b72b68SRuslan Bukin 			pcr = devmap_ptov(SCU_CONFIG_PHYSADDR, 4);
26813a98c85SIan Lepore 			if (pcr != NULL) {
269034e9ed6SIan Lepore 				/*printf("scu config = 0x%08x\n", *pcr);*/
270034e9ed6SIan Lepore 				if ((*pcr & 0x03) == 0) {
271034e9ed6SIan Lepore 					hwsoc = HWSOC_MX6SOLO;
272034e9ed6SIan Lepore 				}
273034e9ed6SIan Lepore 			}
274034e9ed6SIan Lepore 		}
275034e9ed6SIan Lepore 	}
276034e9ed6SIan Lepore 	/* printf("hwsoc 0x%08x\n", hwsoc); */
277034e9ed6SIan Lepore 
278034e9ed6SIan Lepore 	switch (hwsoc) {
279034e9ed6SIan Lepore 	case HWSOC_MX6SL:
2805fdc7f7eSIan Lepore 		soctype = IMXSOC_6SL;
2815fdc7f7eSIan Lepore 		break;
282034e9ed6SIan Lepore 	case HWSOC_MX6SOLO:
2835fdc7f7eSIan Lepore 		soctype = IMXSOC_6S;
2845fdc7f7eSIan Lepore 		break;
285034e9ed6SIan Lepore 	case HWSOC_MX6DL:
2865fdc7f7eSIan Lepore 		soctype = IMXSOC_6DL;
2875fdc7f7eSIan Lepore 		break;
288034e9ed6SIan Lepore 	case HWSOC_MX6Q :
2895fdc7f7eSIan Lepore 		soctype = IMXSOC_6Q;
2905fdc7f7eSIan Lepore 		break;
291c1411a76SIan Lepore 	case HWSOC_MX6UL:
292c1411a76SIan Lepore 		soctype = IMXSOC_6UL;
293c1411a76SIan Lepore 		break;
294034e9ed6SIan Lepore 	default:
295034e9ed6SIan Lepore 		printf("imx_soc_type: Don't understand hwsoc 0x%02x, "
296034e9ed6SIan Lepore 		    "digprog 0x%08x; assuming IMXSOC_6Q\n", hwsoc, digprog);
2975fdc7f7eSIan Lepore 		soctype = IMXSOC_6Q;
298034e9ed6SIan Lepore 		break;
299034e9ed6SIan Lepore 	}
300034e9ed6SIan Lepore 
3015fdc7f7eSIan Lepore 	return (soctype);
302034e9ed6SIan Lepore }
303034e9ed6SIan Lepore 
3048df34dd2SIan Lepore /*
3058df34dd2SIan Lepore  * Early putc routine for EARLY_PRINTF support.  To use, add to kernel config:
3068df34dd2SIan Lepore  *   option SOCDEV_PA=0x02000000
3078df34dd2SIan Lepore  *   option SOCDEV_VA=0x02000000
3088df34dd2SIan Lepore  *   option EARLY_PRINTF
3098df34dd2SIan Lepore  * Resist the temptation to change the #if 0 to #ifdef EARLY_PRINTF here. It
3108df34dd2SIan Lepore  * makes sense now, but if multiple SOCs do that it will make early_putc another
3118df34dd2SIan Lepore  * duplicate symbol to be eliminated on the path to a generic kernel.
3128df34dd2SIan Lepore  */
3138df34dd2SIan Lepore #if 0
3148df34dd2SIan Lepore static void
3158df34dd2SIan Lepore imx6_early_putc(int c)
3168df34dd2SIan Lepore {
3178df34dd2SIan Lepore 	volatile uint32_t * UART_STAT_REG = (uint32_t *)0x02020098;
3188df34dd2SIan Lepore 	volatile uint32_t * UART_TX_REG   = (uint32_t *)0x02020040;
3198df34dd2SIan Lepore 	const uint32_t      UART_TXRDY    = (1 << 3);
3208df34dd2SIan Lepore 
3218df34dd2SIan Lepore 	while ((*UART_STAT_REG & UART_TXRDY) == 0)
3228df34dd2SIan Lepore 		continue;
3238df34dd2SIan Lepore 	*UART_TX_REG = c;
3248df34dd2SIan Lepore }
3258df34dd2SIan Lepore early_putc_t *early_putc = imx6_early_putc;
3268df34dd2SIan Lepore #endif
3278df34dd2SIan Lepore 
328ef7eac43SAndrew Turner static platform_method_t imx6_methods[] = {
329ef7eac43SAndrew Turner 	PLATFORMMETHOD(platform_attach,		imx6_attach),
330ef7eac43SAndrew Turner 	PLATFORMMETHOD(platform_devmap_init,	imx6_devmap_init),
331ef7eac43SAndrew Turner 	PLATFORMMETHOD(platform_late_init,	imx6_late_init),
3320dbb8873SAndrew Turner 	PLATFORMMETHOD(platform_cpu_reset,	imx6_cpu_reset),
333ef7eac43SAndrew Turner 
3340960989fSAndrew Turner #ifdef SMP
3350960989fSAndrew Turner 	PLATFORMMETHOD(platform_mp_start_ap,	imx6_mp_start_ap),
3360960989fSAndrew Turner 	PLATFORMMETHOD(platform_mp_setmaxid,	imx6_mp_setmaxid),
3370960989fSAndrew Turner #endif
3380960989fSAndrew Turner 
33975f48c23SAndrew Turner 	PLATFORMMETHOD(platform_pl310_init,	imx6_pl310_init),
34075f48c23SAndrew Turner 
341ef7eac43SAndrew Turner 	PLATFORMMETHOD_END,
342ef7eac43SAndrew Turner };
343ef7eac43SAndrew Turner 
3444bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6s, "i.MX6 Solo", 0, "fsl,imx6s", 80);
3454bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6d, "i.MX6 Dual", 0, "fsl,imx6dl", 80);
3464bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6q, "i.MX6 Quad", 0, "fsl,imx6q", 80);
3474bd9887cSAndrew Turner FDT_PLATFORM_DEF2(imx6, imx6ul, "i.MX6 UltraLite", 0, "fsl,imx6ul", 67);
348