1 /*- 2 * Copyright (c) 2013 Ian Lepore <ian@freebsd.org> 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions 7 * are met: 8 * 1. Redistributions of source code must retain the above copyright 9 * notice, this list of conditions and the following disclaimer. 10 * 2. Redistributions in binary form must reproduce the above copyright 11 * notice, this list of conditions and the following disclaimer in the 12 * documentation and/or other materials provided with the distribution. 13 * 14 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 15 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 16 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 17 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 18 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 19 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 20 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 21 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 22 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 23 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 24 * SUCH DAMAGE. 25 * 26 * $FreeBSD$ 27 */ 28 29 #ifndef IMX6_CCMREG_H 30 #define IMX6_CCMREG_H 31 32 #define CCM_CACCR 0x010 33 #define CCM_CSCMR1 0x01C 34 #define SSI1_CLK_SEL_S 10 35 #define SSI2_CLK_SEL_S 12 36 #define SSI3_CLK_SEL_S 14 37 #define SSI_CLK_SEL_M 0x3 38 #define SSI_CLK_SEL_508_PFD 0 39 #define SSI_CLK_SEL_454_PFD 1 40 #define SSI_CLK_SEL_PLL4 2 41 #define CCM_CSCMR2 0x020 42 #define CCM_CS1CDR 0x028 43 #define SSI1_CLK_PODF_SHIFT 0 44 #define SSI1_CLK_PRED_SHIFT 6 45 #define SSI3_CLK_PODF_SHIFT 16 46 #define SSI3_CLK_PRED_SHIFT 22 47 #define SSI_CLK_PODF_MASK 0x3f 48 #define SSI_CLK_PRED_MASK 0x7 49 #define CCM_CS2CDR 0x02C 50 #define SSI2_CLK_PODF_SHIFT 0 51 #define SSI2_CLK_PRED_SHIFT 6 52 #define CCM_CSCDR2 0x038 53 #define CCM_CLPCR 0x054 54 #define CCM_CLPCR_LPM_MASK 0x03 55 #define CCM_CLPCR_LPM_RUN 0x00 56 #define CCM_CLPCR_LPM_WAIT 0x01 57 #define CCM_CLPCR_LPM_STOP 0x02 58 #define CCM_CGPR 0x064 59 #define CCM_CGPR_INT_MEM_CLK_LPM (1 << 17) 60 #define CCM_CCGR0 0x068 61 #define CCGR0_AIPS_TZ1 (0x3 << 0) 62 #define CCGR0_AIPS_TZ2 (0x3 << 2) 63 #define CCGR0_ABPHDMA (0x3 << 4) 64 #define CCM_CCGR1 0x06C 65 #define CCGR1_ENET (0x3 << 10) 66 #define CCGR1_GPT (0x3 << 20) 67 #define CCM_CCGR2 0x070 68 #define CCGR2_HDMI_TX (0x3 << 0) 69 #define CCGR2_HDMI_TX_ISFR (0x3 << 4) 70 #define CCGR2_I2C1 (0x3 << 6) 71 #define CCGR2_I2C2 (0x3 << 8) 72 #define CCGR2_I2C3 (0x3 << 10) 73 #define CCGR2_IIM (0x3 << 12) 74 #define CCGR2_IOMUX_IPT (0x3 << 14) 75 #define CCGR2_IPMUX1 (0x3 << 16) 76 #define CCGR2_IPMUX2 (0x3 << 18) 77 #define CCGR2_IPMUX3 (0x3 << 20) 78 #define CCGR2_IPSYNC_IP2APB_TZASC1 (0x3 << 22) 79 #define CCGR2_IPSYNC_IP2APB_TZASC2 (0x3 << 24) 80 #define CCGR2_IPSYNC_VDOA (0x3 << 26) 81 #define CCM_CCGR3 0x074 82 #define CCGR3_IPU1_IPU (0x3 << 0) 83 #define CCGR3_IPU1_DI0 (0x3 << 2) 84 #define CCGR3_IPU1_DI1 (0x3 << 4) 85 #define CCGR3_IPU2_IPU (0x3 << 6) 86 #define CCGR3_IPU2_DI0 (0x3 << 8) 87 #define CCGR3_IPU2_DI1 (0x3 << 10) 88 #define CCGR3_LDB_DI0 (0x3 << 12) 89 #define CCGR3_LDB_DI1 (0x3 << 14) 90 #define CCGR3_MMDC_CORE_ACLK_FAST (0x3 << 20) 91 #define CCGR3_CG11 (0x3 << 22) 92 #define CCGR3_MMDC_CORE_IPG (0x3 << 24) 93 #define CCGR3_CG13 (0x3 << 26) 94 #define CCGR3_OCRAM (0x3 << 28) 95 #define CCM_CCGR4 0x078 96 #define CCGR4_PL301_MX6QFAST1_S133 (0x3 << 8) 97 #define CCGR4_PL301_MX6QPER1_BCH (0x3 << 12) 98 #define CCGR4_PL301_MX6QPER2_MAIN (0x3 << 14) 99 #define CCM_CCGR5 0x07C 100 #define CCGR5_SDMA (0x3 << 6) 101 #define CCGR5_SSI1 (0x3 << 18) 102 #define CCGR5_SSI2 (0x3 << 20) 103 #define CCGR5_SSI3 (0x3 << 22) 104 #define CCGR5_UART (0x3 << 24) 105 #define CCGR5_UART_SERIAL (0x3 << 26) 106 #define CCM_CCGR6 0x080 107 #define CCGR6_USBOH3 (0x3 << 0) 108 #define CCGR6_USDHC1 (0x3 << 2) 109 #define CCGR6_USDHC2 (0x3 << 4) 110 #define CCGR6_USDHC3 (0x3 << 6) 111 #define CCGR6_USDHC4 (0x3 << 8) 112 #define CCM_CMEOR 0x088 113 114 #endif 115