xref: /freebsd/sys/arm/broadcom/bcm2835/bcm2835_sdhci.c (revision ddf5b0fb840e07324609b4a80e89164abf9f5513)
1a9387eb1SOleksandr Tymoshenko /*-
2af3dc4a7SPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3af3dc4a7SPedro F. Giffuni  *
4a9387eb1SOleksandr Tymoshenko  * Copyright (c) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org>
5a9387eb1SOleksandr Tymoshenko  * All rights reserved.
6a9387eb1SOleksandr Tymoshenko  *
7a9387eb1SOleksandr Tymoshenko  * Redistribution and use in source and binary forms, with or without
8a9387eb1SOleksandr Tymoshenko  * modification, are permitted provided that the following conditions
9a9387eb1SOleksandr Tymoshenko  * are met:
10a9387eb1SOleksandr Tymoshenko  * 1. Redistributions of source code must retain the above copyright
11a9387eb1SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer.
12a9387eb1SOleksandr Tymoshenko  * 2. Redistributions in binary form must reproduce the above copyright
13a9387eb1SOleksandr Tymoshenko  *    notice, this list of conditions and the following disclaimer in the
14a9387eb1SOleksandr Tymoshenko  *    documentation and/or other materials provided with the distribution.
15a9387eb1SOleksandr Tymoshenko  *
16a9387eb1SOleksandr Tymoshenko  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17a9387eb1SOleksandr Tymoshenko  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18a9387eb1SOleksandr Tymoshenko  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19a9387eb1SOleksandr Tymoshenko  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20a9387eb1SOleksandr Tymoshenko  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21a9387eb1SOleksandr Tymoshenko  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22a9387eb1SOleksandr Tymoshenko  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23a9387eb1SOleksandr Tymoshenko  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24a9387eb1SOleksandr Tymoshenko  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25a9387eb1SOleksandr Tymoshenko  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26a9387eb1SOleksandr Tymoshenko  * SUCH DAMAGE.
27a9387eb1SOleksandr Tymoshenko  *
28a9387eb1SOleksandr Tymoshenko  */
29a9387eb1SOleksandr Tymoshenko #include <sys/cdefs.h>
30a9387eb1SOleksandr Tymoshenko __FBSDID("$FreeBSD$");
31a9387eb1SOleksandr Tymoshenko 
32a9387eb1SOleksandr Tymoshenko #include <sys/param.h>
33a9387eb1SOleksandr Tymoshenko #include <sys/systm.h>
34a9387eb1SOleksandr Tymoshenko #include <sys/bus.h>
35a9387eb1SOleksandr Tymoshenko #include <sys/kernel.h>
36a9387eb1SOleksandr Tymoshenko #include <sys/lock.h>
37a9387eb1SOleksandr Tymoshenko #include <sys/malloc.h>
38a9387eb1SOleksandr Tymoshenko #include <sys/module.h>
39a9387eb1SOleksandr Tymoshenko #include <sys/mutex.h>
40a9387eb1SOleksandr Tymoshenko #include <sys/rman.h>
418c8f31e7SIan Lepore #include <sys/sysctl.h>
42a9387eb1SOleksandr Tymoshenko #include <sys/taskqueue.h>
43a9387eb1SOleksandr Tymoshenko 
44a9387eb1SOleksandr Tymoshenko #include <machine/bus.h>
45a9387eb1SOleksandr Tymoshenko 
46a9387eb1SOleksandr Tymoshenko #include <dev/ofw/ofw_bus.h>
47a9387eb1SOleksandr Tymoshenko #include <dev/ofw/ofw_bus_subr.h>
48a9387eb1SOleksandr Tymoshenko 
49a9387eb1SOleksandr Tymoshenko #include <dev/mmc/bridge.h>
50a9387eb1SOleksandr Tymoshenko #include <dev/mmc/mmcreg.h>
51a9387eb1SOleksandr Tymoshenko 
52a9387eb1SOleksandr Tymoshenko #include <dev/sdhci/sdhci.h>
53b440e965SMarius Strobl 
54b440e965SMarius Strobl #include "mmcbr_if.h"
55a9387eb1SOleksandr Tymoshenko #include "sdhci_if.h"
56a9387eb1SOleksandr Tymoshenko 
57a94a63f0SWarner Losh #include "opt_mmccam.h"
58a94a63f0SWarner Losh 
59adc99a8aSOleksandr Tymoshenko #include "bcm2835_dma.h"
6027eb3304SAndrew Turner #include <arm/broadcom/bcm2835/bcm2835_mbox_prop.h>
61939f1d8fSKyle Evans #ifdef NOTYET
62939f1d8fSKyle Evans #include <arm/broadcom/bcm2835/bcm2835_clkman.h>
63939f1d8fSKyle Evans #endif
64adc99a8aSOleksandr Tymoshenko 
653b37b3c2SOleksandr Tymoshenko #define	BCM2835_DEFAULT_SDHCI_FREQ	50
66939f1d8fSKyle Evans #define	BCM2838_DEFAULT_SDHCI_FREQ	100
673b37b3c2SOleksandr Tymoshenko 
68adc99a8aSOleksandr Tymoshenko #define	BCM_SDHCI_BUFFER_SIZE		512
69244fe94fSIan Lepore #define	NUM_DMA_SEGS			2
70adc99a8aSOleksandr Tymoshenko 
716cd7d8a6SKyle Evans #define	DATA_PENDING_MASK	(SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL)
726cd7d8a6SKyle Evans 
73a9387eb1SOleksandr Tymoshenko #ifdef DEBUG
74fe2825beSBjoern A. Zeeb static int bcm2835_sdhci_debug = 0;
75fe2825beSBjoern A. Zeeb 
76fe2825beSBjoern A. Zeeb TUNABLE_INT("hw.bcm2835.sdhci.debug", &bcm2835_sdhci_debug);
77fe2825beSBjoern A. Zeeb SYSCTL_INT(_hw_sdhci, OID_AUTO, bcm2835_sdhci_debug, CTLFLAG_RWTUN,
78fe2825beSBjoern A. Zeeb     &bcm2835_sdhci_debug, 0, "bcm2835 SDHCI debug level");
79fe2825beSBjoern A. Zeeb 
80fe2825beSBjoern A. Zeeb #define	dprintf(fmt, args...)					\
81fe2825beSBjoern A. Zeeb 	do {							\
82fe2825beSBjoern A. Zeeb 		if (bcm2835_sdhci_debug)			\
83fe2825beSBjoern A. Zeeb 			printf("%s: " fmt, __func__, ##args);	\
84fe2825beSBjoern A. Zeeb 	}  while (0)
85a9387eb1SOleksandr Tymoshenko #else
86a9387eb1SOleksandr Tymoshenko #define dprintf(fmt, args...)
87a9387eb1SOleksandr Tymoshenko #endif
88a9387eb1SOleksandr Tymoshenko 
89bba987dcSIan Lepore static int bcm2835_sdhci_hs = 1;
90382ac7c8SLuiz Otavio O Souza static int bcm2835_sdhci_pio_mode = 0;
91d3d7f709SOleksandr Tymoshenko 
92939f1d8fSKyle Evans struct bcm_mmc_conf {
93939f1d8fSKyle Evans 	int	clock_id;
94939f1d8fSKyle Evans 	int	clock_src;
95939f1d8fSKyle Evans 	int	default_freq;
96939f1d8fSKyle Evans 	int	quirks;
97939f1d8fSKyle Evans 	bool	use_dma;
98939f1d8fSKyle Evans };
99939f1d8fSKyle Evans 
100939f1d8fSKyle Evans struct bcm_mmc_conf bcm2835_sdhci_conf = {
101939f1d8fSKyle Evans 	.clock_id	= BCM2835_MBOX_CLOCK_ID_EMMC,
102939f1d8fSKyle Evans 	.clock_src	= -1,
103939f1d8fSKyle Evans 	.default_freq	= BCM2835_DEFAULT_SDHCI_FREQ,
104939f1d8fSKyle Evans 	.quirks		= SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
105939f1d8fSKyle Evans 	    SDHCI_QUIRK_BROKEN_TIMEOUT_VAL | SDHCI_QUIRK_DONT_SET_HISPD_BIT |
106939f1d8fSKyle Evans 	    SDHCI_QUIRK_MISSING_CAPS,
107939f1d8fSKyle Evans 	.use_dma	= true
108939f1d8fSKyle Evans };
109939f1d8fSKyle Evans 
110939f1d8fSKyle Evans struct bcm_mmc_conf bcm2838_emmc2_conf = {
111939f1d8fSKyle Evans 	.clock_id	= BCM2838_MBOX_CLOCK_ID_EMMC2,
112939f1d8fSKyle Evans 	.clock_src	= -1,
113939f1d8fSKyle Evans 	.default_freq	= BCM2838_DEFAULT_SDHCI_FREQ,
114939f1d8fSKyle Evans 	.quirks		= 0,
115939f1d8fSKyle Evans 	/* XXX DMA is currently broken, but it shouldn't be. */
116939f1d8fSKyle Evans 	.use_dma	= false
117939f1d8fSKyle Evans };
118939f1d8fSKyle Evans 
1199d6eb8bbSOleksandr Tymoshenko static struct ofw_compat_data compat_data[] = {
120939f1d8fSKyle Evans 	{"broadcom,bcm2835-sdhci",	(uintptr_t)&bcm2835_sdhci_conf},
121939f1d8fSKyle Evans 	{"brcm,bcm2835-sdhci",		(uintptr_t)&bcm2835_sdhci_conf},
122939f1d8fSKyle Evans 	{"brcm,bcm2835-mmc",		(uintptr_t)&bcm2835_sdhci_conf},
123939f1d8fSKyle Evans 	{"brcm,bcm2711-emmc2",		(uintptr_t)&bcm2838_emmc2_conf},
124939f1d8fSKyle Evans 	{"brcm,bcm2838-emmc2",		(uintptr_t)&bcm2838_emmc2_conf},
1259d6eb8bbSOleksandr Tymoshenko 	{NULL,				0}
1269d6eb8bbSOleksandr Tymoshenko };
1279d6eb8bbSOleksandr Tymoshenko 
128d3d7f709SOleksandr Tymoshenko TUNABLE_INT("hw.bcm2835.sdhci.hs", &bcm2835_sdhci_hs);
129adc99a8aSOleksandr Tymoshenko TUNABLE_INT("hw.bcm2835.sdhci.pio_mode", &bcm2835_sdhci_pio_mode);
130d3d7f709SOleksandr Tymoshenko 
131a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc {
132a9387eb1SOleksandr Tymoshenko 	device_t		sc_dev;
133a9387eb1SOleksandr Tymoshenko 	struct resource *	sc_mem_res;
134a9387eb1SOleksandr Tymoshenko 	struct resource *	sc_irq_res;
135a9387eb1SOleksandr Tymoshenko 	bus_space_tag_t		sc_bst;
136a9387eb1SOleksandr Tymoshenko 	bus_space_handle_t	sc_bsh;
137a9387eb1SOleksandr Tymoshenko 	void *			sc_intrhand;
138a9387eb1SOleksandr Tymoshenko 	struct mmc_request *	sc_req;
139a9387eb1SOleksandr Tymoshenko 	struct sdhci_slot	sc_slot;
140adc99a8aSOleksandr Tymoshenko 	int			sc_dma_ch;
141adc99a8aSOleksandr Tymoshenko 	bus_dma_tag_t		sc_dma_tag;
142adc99a8aSOleksandr Tymoshenko 	bus_dmamap_t		sc_dma_map;
143b479b38cSIan Lepore 	vm_paddr_t		sc_sdhci_buffer_phys;
144244fe94fSIan Lepore 	bus_addr_t		dmamap_seg_addrs[NUM_DMA_SEGS];
145244fe94fSIan Lepore 	bus_size_t		dmamap_seg_sizes[NUM_DMA_SEGS];
146bf160401SIan Lepore 	int			dmamap_seg_count;
147244fe94fSIan Lepore 	int			dmamap_seg_index;
148bf160401SIan Lepore 	int			dmamap_status;
149901491d0SBjoern A. Zeeb 	uint32_t		blksz_and_count;
150901491d0SBjoern A. Zeeb 	uint32_t		cmd_and_mode;
151901491d0SBjoern A. Zeeb 	bool			need_update_blk;
152939f1d8fSKyle Evans #ifdef NOTYET
153939f1d8fSKyle Evans 	device_t		clkman;
154939f1d8fSKyle Evans #endif
155939f1d8fSKyle Evans 	struct bcm_mmc_conf *	conf;
156a9387eb1SOleksandr Tymoshenko };
157a9387eb1SOleksandr Tymoshenko 
158a9387eb1SOleksandr Tymoshenko static int bcm_sdhci_probe(device_t);
159a9387eb1SOleksandr Tymoshenko static int bcm_sdhci_attach(device_t);
160a9387eb1SOleksandr Tymoshenko static int bcm_sdhci_detach(device_t);
161a9387eb1SOleksandr Tymoshenko static void bcm_sdhci_intr(void *);
162a9387eb1SOleksandr Tymoshenko 
163a9387eb1SOleksandr Tymoshenko static int bcm_sdhci_get_ro(device_t, device_t);
164adc99a8aSOleksandr Tymoshenko static void bcm_sdhci_dma_intr(int ch, void *arg);
165a9387eb1SOleksandr Tymoshenko 
166adc99a8aSOleksandr Tymoshenko static void
167bf160401SIan Lepore bcm_sdhci_dmacb(void *arg, bus_dma_segment_t *segs, int nseg, int err)
168adc99a8aSOleksandr Tymoshenko {
169bf160401SIan Lepore 	struct bcm_sdhci_softc *sc = arg;
170bf160401SIan Lepore 	int i;
171adc99a8aSOleksandr Tymoshenko 
172c22f8ca6SKyle Evans 	/* Sanity check: we can only ever have one mapping at a time. */
173c22f8ca6SKyle Evans 	KASSERT(sc->dmamap_seg_count == 0, ("leaked DMA segment"));
174bf160401SIan Lepore 	sc->dmamap_status = err;
175bf160401SIan Lepore 	sc->dmamap_seg_count = nseg;
176adc99a8aSOleksandr Tymoshenko 
177bf160401SIan Lepore 	/* Note nseg is guaranteed to be zero if err is non-zero. */
178bf160401SIan Lepore 	for (i = 0; i < nseg; i++) {
179bf160401SIan Lepore 		sc->dmamap_seg_addrs[i] = segs[i].ds_addr;
180bf160401SIan Lepore 		sc->dmamap_seg_sizes[i] = segs[i].ds_len;
181bf160401SIan Lepore 	}
182adc99a8aSOleksandr Tymoshenko }
183adc99a8aSOleksandr Tymoshenko 
184a9387eb1SOleksandr Tymoshenko static int
185a9387eb1SOleksandr Tymoshenko bcm_sdhci_probe(device_t dev)
186a9387eb1SOleksandr Tymoshenko {
187add35ed5SIan Lepore 
188add35ed5SIan Lepore 	if (!ofw_bus_status_okay(dev))
189add35ed5SIan Lepore 		return (ENXIO);
190add35ed5SIan Lepore 
1919d6eb8bbSOleksandr Tymoshenko 	if (ofw_bus_search_compatible(dev, compat_data)->ocd_data == 0)
192a9387eb1SOleksandr Tymoshenko 		return (ENXIO);
193a9387eb1SOleksandr Tymoshenko 
194a9387eb1SOleksandr Tymoshenko 	device_set_desc(dev, "Broadcom 2708 SDHCI controller");
1959d6eb8bbSOleksandr Tymoshenko 
196a9387eb1SOleksandr Tymoshenko 	return (BUS_PROBE_DEFAULT);
197a9387eb1SOleksandr Tymoshenko }
198a9387eb1SOleksandr Tymoshenko 
199a9387eb1SOleksandr Tymoshenko static int
200a9387eb1SOleksandr Tymoshenko bcm_sdhci_attach(device_t dev)
201a9387eb1SOleksandr Tymoshenko {
202a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
203a9387eb1SOleksandr Tymoshenko 	int rid, err;
2043b37b3c2SOleksandr Tymoshenko 	phandle_t node;
2053b37b3c2SOleksandr Tymoshenko 	pcell_t cell;
20627eb3304SAndrew Turner 	u_int default_freq;
207a9387eb1SOleksandr Tymoshenko 
208a9387eb1SOleksandr Tymoshenko 	sc->sc_dev = dev;
209a9387eb1SOleksandr Tymoshenko 	sc->sc_req = NULL;
210a9387eb1SOleksandr Tymoshenko 
211939f1d8fSKyle Evans 	sc->conf = (struct bcm_mmc_conf *)ofw_bus_search_compatible(dev,
212939f1d8fSKyle Evans 	    compat_data)->ocd_data;
213939f1d8fSKyle Evans 	if (sc->conf == 0)
214939f1d8fSKyle Evans 	    return (ENXIO);
215939f1d8fSKyle Evans 
216939f1d8fSKyle Evans 	err = bcm2835_mbox_set_power_state(BCM2835_MBOX_POWER_ID_EMMC, TRUE);
21727eb3304SAndrew Turner 	if (err != 0) {
21827eb3304SAndrew Turner 		if (bootverbose)
21927eb3304SAndrew Turner 			device_printf(dev, "Unable to enable the power\n");
22027eb3304SAndrew Turner 		return (err);
22127eb3304SAndrew Turner 	}
22227eb3304SAndrew Turner 
22327eb3304SAndrew Turner 	default_freq = 0;
224939f1d8fSKyle Evans 	err = bcm2835_mbox_get_clock_rate(sc->conf->clock_id, &default_freq);
22527eb3304SAndrew Turner 	if (err == 0) {
22627eb3304SAndrew Turner 		/* Convert to MHz */
22727eb3304SAndrew Turner 		default_freq /= 1000000;
228b7fbc369SLuiz Otavio O Souza 	}
229b7fbc369SLuiz Otavio O Souza 	if (default_freq == 0) {
230b7fbc369SLuiz Otavio O Souza 		node = ofw_bus_get_node(sc->sc_dev);
231b7fbc369SLuiz Otavio O Souza 		if ((OF_getencprop(node, "clock-frequency", &cell,
232b7fbc369SLuiz Otavio O Souza 		    sizeof(cell))) > 0)
233b7fbc369SLuiz Otavio O Souza 			default_freq = cell / 1000000;
23427eb3304SAndrew Turner 	}
23527eb3304SAndrew Turner 	if (default_freq == 0)
236939f1d8fSKyle Evans 		default_freq = sc->conf->default_freq;
23727eb3304SAndrew Turner 
23827eb3304SAndrew Turner 	if (bootverbose)
23927eb3304SAndrew Turner 		device_printf(dev, "SDHCI frequency: %dMHz\n", default_freq);
240939f1d8fSKyle Evans #ifdef NOTYET
241939f1d8fSKyle Evans 	if (sc->conf->clock_src > 0) {
242939f1d8fSKyle Evans 		uint32_t f;
243*ddf5b0fbSKyle Evans 		sc->clkman = devclass_get_device(
244*ddf5b0fbSKyle Evans 		    devclass_find("bcm2835_clkman"), 0);
245939f1d8fSKyle Evans 		if (sc->clkman == NULL) {
246939f1d8fSKyle Evans 			device_printf(dev, "cannot find Clock Manager\n");
247939f1d8fSKyle Evans 			return (ENXIO);
248939f1d8fSKyle Evans 		}
249939f1d8fSKyle Evans 
250*ddf5b0fbSKyle Evans 		f = bcm2835_clkman_set_frequency(sc->clkman,
251*ddf5b0fbSKyle Evans 		    sc->conf->clock_src, default_freq);
252939f1d8fSKyle Evans 		if (f == 0)
253939f1d8fSKyle Evans 			return (EINVAL);
254939f1d8fSKyle Evans 
255939f1d8fSKyle Evans 		if (bootverbose)
256*ddf5b0fbSKyle Evans 			device_printf(dev, "Clock source frequency: %dMHz\n",
257*ddf5b0fbSKyle Evans 			    f);
258939f1d8fSKyle Evans 	}
259939f1d8fSKyle Evans #endif
2603b37b3c2SOleksandr Tymoshenko 
261a9387eb1SOleksandr Tymoshenko 	rid = 0;
262a9387eb1SOleksandr Tymoshenko 	sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
263a9387eb1SOleksandr Tymoshenko 	    RF_ACTIVE);
264a9387eb1SOleksandr Tymoshenko 	if (!sc->sc_mem_res) {
265a9387eb1SOleksandr Tymoshenko 		device_printf(dev, "cannot allocate memory window\n");
266a9387eb1SOleksandr Tymoshenko 		err = ENXIO;
267a9387eb1SOleksandr Tymoshenko 		goto fail;
268a9387eb1SOleksandr Tymoshenko 	}
269a9387eb1SOleksandr Tymoshenko 
270a9387eb1SOleksandr Tymoshenko 	sc->sc_bst = rman_get_bustag(sc->sc_mem_res);
271a9387eb1SOleksandr Tymoshenko 	sc->sc_bsh = rman_get_bushandle(sc->sc_mem_res);
272a9387eb1SOleksandr Tymoshenko 
273a9387eb1SOleksandr Tymoshenko 	rid = 0;
274a9387eb1SOleksandr Tymoshenko 	sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid,
275939f1d8fSKyle Evans 	    RF_ACTIVE | RF_SHAREABLE);
276a9387eb1SOleksandr Tymoshenko 	if (!sc->sc_irq_res) {
277a9387eb1SOleksandr Tymoshenko 		device_printf(dev, "cannot allocate interrupt\n");
278a9387eb1SOleksandr Tymoshenko 		err = ENXIO;
279a9387eb1SOleksandr Tymoshenko 		goto fail;
280a9387eb1SOleksandr Tymoshenko 	}
281a9387eb1SOleksandr Tymoshenko 
282b479b38cSIan Lepore 	if (bus_setup_intr(dev, sc->sc_irq_res, INTR_TYPE_BIO | INTR_MPSAFE,
28307c7a520SLuiz Otavio O Souza 	    NULL, bcm_sdhci_intr, sc, &sc->sc_intrhand)) {
284a9387eb1SOleksandr Tymoshenko 		device_printf(dev, "cannot setup interrupt handler\n");
285a9387eb1SOleksandr Tymoshenko 		err = ENXIO;
286a9387eb1SOleksandr Tymoshenko 		goto fail;
287a9387eb1SOleksandr Tymoshenko 	}
288a9387eb1SOleksandr Tymoshenko 
289adc99a8aSOleksandr Tymoshenko 	if (!bcm2835_sdhci_pio_mode)
290adc99a8aSOleksandr Tymoshenko 		sc->sc_slot.opt = SDHCI_PLATFORM_TRANSFER;
291adc99a8aSOleksandr Tymoshenko 
292d3d7f709SOleksandr Tymoshenko 	sc->sc_slot.caps = SDHCI_CAN_VDD_330 | SDHCI_CAN_VDD_180;
293d3d7f709SOleksandr Tymoshenko 	if (bcm2835_sdhci_hs)
294d3d7f709SOleksandr Tymoshenko 		sc->sc_slot.caps |= SDHCI_CAN_DO_HISPD;
2953b37b3c2SOleksandr Tymoshenko 	sc->sc_slot.caps |= (default_freq << SDHCI_CLOCK_BASE_SHIFT);
296939f1d8fSKyle Evans 	sc->sc_slot.quirks = sc->conf->quirks;
297a9387eb1SOleksandr Tymoshenko 
298a9387eb1SOleksandr Tymoshenko 	sdhci_init_slot(dev, &sc->sc_slot, 0);
299a9387eb1SOleksandr Tymoshenko 
300939f1d8fSKyle Evans 	if (sc->conf->use_dma) {
301adc99a8aSOleksandr Tymoshenko 		sc->sc_dma_ch = bcm_dma_allocate(BCM_DMA_CH_ANY);
302adc99a8aSOleksandr Tymoshenko 		if (sc->sc_dma_ch == BCM_DMA_CH_INVALID)
303adc99a8aSOleksandr Tymoshenko 			goto fail;
304adc99a8aSOleksandr Tymoshenko 
305*ddf5b0fbSKyle Evans 		err = bcm_dma_setup_intr(sc->sc_dma_ch, bcm_sdhci_dma_intr, sc);
306*ddf5b0fbSKyle Evans 		if (err != 0) {
307*ddf5b0fbSKyle Evans 			device_printf(dev,
308*ddf5b0fbSKyle Evans 			    "cannot setup dma interrupt handler\n");
309939f1d8fSKyle Evans 			err = ENXIO;
310939f1d8fSKyle Evans 			goto fail;
311939f1d8fSKyle Evans 		}
312adc99a8aSOleksandr Tymoshenko 
313b479b38cSIan Lepore 		/* Allocate bus_dma resources. */
314adc99a8aSOleksandr Tymoshenko 		err = bus_dma_tag_create(bus_get_dma_tag(dev),
315adc99a8aSOleksandr Tymoshenko 		    1, 0, BUS_SPACE_MAXADDR_32BIT,
316adc99a8aSOleksandr Tymoshenko 		    BUS_SPACE_MAXADDR, NULL, NULL,
317244fe94fSIan Lepore 		    BCM_SDHCI_BUFFER_SIZE, NUM_DMA_SEGS, BCM_SDHCI_BUFFER_SIZE,
318adc99a8aSOleksandr Tymoshenko 		    BUS_DMA_ALLOCNOW, NULL, NULL,
319adc99a8aSOleksandr Tymoshenko 		    &sc->sc_dma_tag);
320adc99a8aSOleksandr Tymoshenko 
321adc99a8aSOleksandr Tymoshenko 		if (err) {
322adc99a8aSOleksandr Tymoshenko 			device_printf(dev, "failed allocate DMA tag");
323adc99a8aSOleksandr Tymoshenko 			goto fail;
324adc99a8aSOleksandr Tymoshenko 		}
325adc99a8aSOleksandr Tymoshenko 
326b479b38cSIan Lepore 		err = bus_dmamap_create(sc->sc_dma_tag, 0, &sc->sc_dma_map);
327adc99a8aSOleksandr Tymoshenko 		if (err) {
328b479b38cSIan Lepore 			device_printf(dev, "bus_dmamap_create failed\n");
329adc99a8aSOleksandr Tymoshenko 			goto fail;
330adc99a8aSOleksandr Tymoshenko 		}
331939f1d8fSKyle Evans 	}
332adc99a8aSOleksandr Tymoshenko 
3338ff1636cSOleksandr Tymoshenko 	/* FIXME: Fix along with other BUS_SPACE_PHYSADDR instances */
3348ff1636cSOleksandr Tymoshenko 	sc->sc_sdhci_buffer_phys = rman_get_start(sc->sc_mem_res) +
3358ff1636cSOleksandr Tymoshenko 	    SDHCI_BUFFER;
336adc99a8aSOleksandr Tymoshenko 
337a9387eb1SOleksandr Tymoshenko 	bus_generic_probe(dev);
338a9387eb1SOleksandr Tymoshenko 	bus_generic_attach(dev);
339a9387eb1SOleksandr Tymoshenko 
340a9387eb1SOleksandr Tymoshenko 	sdhci_start_slot(&sc->sc_slot);
341a9387eb1SOleksandr Tymoshenko 
342901491d0SBjoern A. Zeeb 	/* Seed our copies. */
343901491d0SBjoern A. Zeeb 	sc->blksz_and_count = SDHCI_READ_4(dev, &sc->sc_slot, SDHCI_BLOCK_SIZE);
344901491d0SBjoern A. Zeeb 	sc->cmd_and_mode = SDHCI_READ_4(dev, &sc->sc_slot, SDHCI_TRANSFER_MODE);
345901491d0SBjoern A. Zeeb 
346a9387eb1SOleksandr Tymoshenko 	return (0);
347a9387eb1SOleksandr Tymoshenko 
348a9387eb1SOleksandr Tymoshenko fail:
349a9387eb1SOleksandr Tymoshenko 	if (sc->sc_intrhand)
350a9387eb1SOleksandr Tymoshenko 		bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_intrhand);
351a9387eb1SOleksandr Tymoshenko 	if (sc->sc_irq_res)
352a9387eb1SOleksandr Tymoshenko 		bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq_res);
353a9387eb1SOleksandr Tymoshenko 	if (sc->sc_mem_res)
354a9387eb1SOleksandr Tymoshenko 		bus_release_resource(dev, SYS_RES_MEMORY, 0, sc->sc_mem_res);
355a9387eb1SOleksandr Tymoshenko 
356a9387eb1SOleksandr Tymoshenko 	return (err);
357a9387eb1SOleksandr Tymoshenko }
358a9387eb1SOleksandr Tymoshenko 
359a9387eb1SOleksandr Tymoshenko static int
360a9387eb1SOleksandr Tymoshenko bcm_sdhci_detach(device_t dev)
361a9387eb1SOleksandr Tymoshenko {
362a9387eb1SOleksandr Tymoshenko 
363a9387eb1SOleksandr Tymoshenko 	return (EBUSY);
364a9387eb1SOleksandr Tymoshenko }
365a9387eb1SOleksandr Tymoshenko 
366a9387eb1SOleksandr Tymoshenko static void
367a9387eb1SOleksandr Tymoshenko bcm_sdhci_intr(void *arg)
368a9387eb1SOleksandr Tymoshenko {
369a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = arg;
370a9387eb1SOleksandr Tymoshenko 
371a9387eb1SOleksandr Tymoshenko 	sdhci_generic_intr(&sc->sc_slot);
372a9387eb1SOleksandr Tymoshenko }
373a9387eb1SOleksandr Tymoshenko 
374a9387eb1SOleksandr Tymoshenko static int
375a9387eb1SOleksandr Tymoshenko bcm_sdhci_get_ro(device_t bus, device_t child)
376a9387eb1SOleksandr Tymoshenko {
377a9387eb1SOleksandr Tymoshenko 
378a9387eb1SOleksandr Tymoshenko 	return (0);
379a9387eb1SOleksandr Tymoshenko }
380a9387eb1SOleksandr Tymoshenko 
381a9387eb1SOleksandr Tymoshenko static inline uint32_t
382a9387eb1SOleksandr Tymoshenko RD4(struct bcm_sdhci_softc *sc, bus_size_t off)
383a9387eb1SOleksandr Tymoshenko {
384a9387eb1SOleksandr Tymoshenko 	uint32_t val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, off);
385a9387eb1SOleksandr Tymoshenko 	return val;
386a9387eb1SOleksandr Tymoshenko }
387a9387eb1SOleksandr Tymoshenko 
388a9387eb1SOleksandr Tymoshenko static inline void
389a9387eb1SOleksandr Tymoshenko WR4(struct bcm_sdhci_softc *sc, bus_size_t off, uint32_t val)
390a9387eb1SOleksandr Tymoshenko {
3917c26b0a7SLuiz Otavio O Souza 
392a9387eb1SOleksandr Tymoshenko 	bus_space_write_4(sc->sc_bst, sc->sc_bsh, off, val);
3937c26b0a7SLuiz Otavio O Souza 	/*
3947c26b0a7SLuiz Otavio O Souza 	 * The Arasan HC has a bug where it may lose the content of
3957c26b0a7SLuiz Otavio O Souza 	 * consecutive writes to registers that are within two SD-card
3967c26b0a7SLuiz Otavio O Souza 	 * clock cycles of each other (a clock domain crossing problem).
3977c26b0a7SLuiz Otavio O Souza 	 */
3987c26b0a7SLuiz Otavio O Souza 	if (sc->sc_slot.clock > 0)
3997c26b0a7SLuiz Otavio O Souza 		DELAY(((2 * 1000000) / sc->sc_slot.clock) + 1);
400a9387eb1SOleksandr Tymoshenko }
401a9387eb1SOleksandr Tymoshenko 
402a9387eb1SOleksandr Tymoshenko static uint8_t
403a9387eb1SOleksandr Tymoshenko bcm_sdhci_read_1(device_t dev, struct sdhci_slot *slot, bus_size_t off)
404a9387eb1SOleksandr Tymoshenko {
405a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
406a9387eb1SOleksandr Tymoshenko 	uint32_t val = RD4(sc, off & ~3);
407a9387eb1SOleksandr Tymoshenko 
408a9387eb1SOleksandr Tymoshenko 	return ((val >> (off & 3)*8) & 0xff);
409a9387eb1SOleksandr Tymoshenko }
410a9387eb1SOleksandr Tymoshenko 
411a9387eb1SOleksandr Tymoshenko static uint16_t
412a9387eb1SOleksandr Tymoshenko bcm_sdhci_read_2(device_t dev, struct sdhci_slot *slot, bus_size_t off)
413a9387eb1SOleksandr Tymoshenko {
414a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
415901491d0SBjoern A. Zeeb 	uint32_t val32;
416a9387eb1SOleksandr Tymoshenko 
417bffed0e9SIan Lepore 	/*
418901491d0SBjoern A. Zeeb 	 * Standard 32-bit handling of command and transfer mode, as
419901491d0SBjoern A. Zeeb 	 * well as block size and count.
420bffed0e9SIan Lepore 	 */
421901491d0SBjoern A. Zeeb 	if ((off == SDHCI_BLOCK_SIZE || off == SDHCI_BLOCK_COUNT) &&
422901491d0SBjoern A. Zeeb 	    sc->need_update_blk)
423901491d0SBjoern A. Zeeb 		val32 = sc->blksz_and_count;
424901491d0SBjoern A. Zeeb 	else if (off == SDHCI_TRANSFER_MODE || off == SDHCI_COMMAND_FLAGS)
425901491d0SBjoern A. Zeeb 		val32 = sc->cmd_and_mode;
426901491d0SBjoern A. Zeeb 	else
427901491d0SBjoern A. Zeeb 		val32 = RD4(sc, off & ~3);
428901491d0SBjoern A. Zeeb 
429901491d0SBjoern A. Zeeb 	return ((val32 >> (off & 3)*8) & 0xffff);
430a9387eb1SOleksandr Tymoshenko }
431a9387eb1SOleksandr Tymoshenko 
432a9387eb1SOleksandr Tymoshenko static uint32_t
433a9387eb1SOleksandr Tymoshenko bcm_sdhci_read_4(device_t dev, struct sdhci_slot *slot, bus_size_t off)
434a9387eb1SOleksandr Tymoshenko {
435a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
436a9387eb1SOleksandr Tymoshenko 
437a9387eb1SOleksandr Tymoshenko 	return RD4(sc, off);
438a9387eb1SOleksandr Tymoshenko }
439a9387eb1SOleksandr Tymoshenko 
440a9387eb1SOleksandr Tymoshenko static void
441a9387eb1SOleksandr Tymoshenko bcm_sdhci_read_multi_4(device_t dev, struct sdhci_slot *slot, bus_size_t off,
442a9387eb1SOleksandr Tymoshenko     uint32_t *data, bus_size_t count)
443a9387eb1SOleksandr Tymoshenko {
444a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
445a9387eb1SOleksandr Tymoshenko 
446a9387eb1SOleksandr Tymoshenko 	bus_space_read_multi_4(sc->sc_bst, sc->sc_bsh, off, data, count);
447a9387eb1SOleksandr Tymoshenko }
448a9387eb1SOleksandr Tymoshenko 
449a9387eb1SOleksandr Tymoshenko static void
450*ddf5b0fbSKyle Evans bcm_sdhci_write_1(device_t dev, struct sdhci_slot *slot, bus_size_t off,
451*ddf5b0fbSKyle Evans     uint8_t val)
452a9387eb1SOleksandr Tymoshenko {
453a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
454a9387eb1SOleksandr Tymoshenko 	uint32_t val32 = RD4(sc, off & ~3);
455a9387eb1SOleksandr Tymoshenko 	val32 &= ~(0xff << (off & 3)*8);
456a9387eb1SOleksandr Tymoshenko 	val32 |= (val << (off & 3)*8);
457a9387eb1SOleksandr Tymoshenko 	WR4(sc, off & ~3, val32);
458a9387eb1SOleksandr Tymoshenko }
459a9387eb1SOleksandr Tymoshenko 
460a9387eb1SOleksandr Tymoshenko static void
461*ddf5b0fbSKyle Evans bcm_sdhci_write_2(device_t dev, struct sdhci_slot *slot, bus_size_t off,
462*ddf5b0fbSKyle Evans     uint16_t val)
463a9387eb1SOleksandr Tymoshenko {
464a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
465a9387eb1SOleksandr Tymoshenko 	uint32_t val32;
466901491d0SBjoern A. Zeeb 
467901491d0SBjoern A. Zeeb 	/*
468901491d0SBjoern A. Zeeb 	 * If we have a queued up 16bit value for blk size or count, use and
469901491d0SBjoern A. Zeeb 	 * update the saved value rather than doing any real register access.
470901491d0SBjoern A. Zeeb 	 * If we did not touch either since the last write, then read from
471901491d0SBjoern A. Zeeb 	 * register as at least block count can change.
472901491d0SBjoern A. Zeeb 	 * Similarly, if we are about to issue a command, always use the saved
473901491d0SBjoern A. Zeeb 	 * value for transfer mode as we can never write that without issuing
474901491d0SBjoern A. Zeeb 	 * a command.
475901491d0SBjoern A. Zeeb 	 */
476901491d0SBjoern A. Zeeb 	if ((off == SDHCI_BLOCK_SIZE || off == SDHCI_BLOCK_COUNT) &&
477901491d0SBjoern A. Zeeb 	    sc->need_update_blk)
478901491d0SBjoern A. Zeeb 		val32 = sc->blksz_and_count;
479901491d0SBjoern A. Zeeb 	else if (off == SDHCI_COMMAND_FLAGS)
480bffed0e9SIan Lepore 		val32 = sc->cmd_and_mode;
481a9387eb1SOleksandr Tymoshenko 	else
482a9387eb1SOleksandr Tymoshenko 		val32 = RD4(sc, off & ~3);
483901491d0SBjoern A. Zeeb 
484a9387eb1SOleksandr Tymoshenko 	val32 &= ~(0xffff << (off & 3)*8);
485a9387eb1SOleksandr Tymoshenko 	val32 |= (val << (off & 3)*8);
486901491d0SBjoern A. Zeeb 
487a9387eb1SOleksandr Tymoshenko 	if (off == SDHCI_TRANSFER_MODE)
488bffed0e9SIan Lepore 		sc->cmd_and_mode = val32;
489901491d0SBjoern A. Zeeb 	else if (off == SDHCI_BLOCK_SIZE || off == SDHCI_BLOCK_COUNT) {
490901491d0SBjoern A. Zeeb 		sc->blksz_and_count = val32;
491901491d0SBjoern A. Zeeb 		sc->need_update_blk = true;
492901491d0SBjoern A. Zeeb 	} else {
493901491d0SBjoern A. Zeeb 		if (off == SDHCI_COMMAND_FLAGS) {
494901491d0SBjoern A. Zeeb 			/* If we saved blk writes, do them now before cmd. */
495901491d0SBjoern A. Zeeb 			if (sc->need_update_blk) {
496901491d0SBjoern A. Zeeb 				WR4(sc, SDHCI_BLOCK_SIZE, sc->blksz_and_count);
497901491d0SBjoern A. Zeeb 				sc->need_update_blk = false;
498901491d0SBjoern A. Zeeb 			}
499901491d0SBjoern A. Zeeb 			/* Always save cmd and mode registers. */
50086ee58d9SIan Lepore 			sc->cmd_and_mode = val32;
50186ee58d9SIan Lepore 		}
502901491d0SBjoern A. Zeeb 		WR4(sc, off & ~3, val32);
503901491d0SBjoern A. Zeeb 	}
504a9387eb1SOleksandr Tymoshenko }
505a9387eb1SOleksandr Tymoshenko 
506a9387eb1SOleksandr Tymoshenko static void
507*ddf5b0fbSKyle Evans bcm_sdhci_write_4(device_t dev, struct sdhci_slot *slot, bus_size_t off,
508*ddf5b0fbSKyle Evans     uint32_t val)
509a9387eb1SOleksandr Tymoshenko {
510a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
511a9387eb1SOleksandr Tymoshenko 	WR4(sc, off, val);
512a9387eb1SOleksandr Tymoshenko }
513a9387eb1SOleksandr Tymoshenko 
514a9387eb1SOleksandr Tymoshenko static void
515a9387eb1SOleksandr Tymoshenko bcm_sdhci_write_multi_4(device_t dev, struct sdhci_slot *slot, bus_size_t off,
516a9387eb1SOleksandr Tymoshenko     uint32_t *data, bus_size_t count)
517a9387eb1SOleksandr Tymoshenko {
518a9387eb1SOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(dev);
519a9387eb1SOleksandr Tymoshenko 
520a9387eb1SOleksandr Tymoshenko 	bus_space_write_multi_4(sc->sc_bst, sc->sc_bsh, off, data, count);
521a9387eb1SOleksandr Tymoshenko }
522a9387eb1SOleksandr Tymoshenko 
523adc99a8aSOleksandr Tymoshenko static void
524244fe94fSIan Lepore bcm_sdhci_start_dma_seg(struct bcm_sdhci_softc *sc)
525244fe94fSIan Lepore {
526244fe94fSIan Lepore 	struct sdhci_slot *slot;
527244fe94fSIan Lepore 	vm_paddr_t pdst, psrc;
528939f1d8fSKyle Evans 	int err, idx, len, sync_op, width;
529244fe94fSIan Lepore 
530244fe94fSIan Lepore 	slot = &sc->sc_slot;
5310f53b527SKyle Evans 	mtx_assert(&slot->mtx, MA_OWNED);
532244fe94fSIan Lepore 	idx = sc->dmamap_seg_index++;
533244fe94fSIan Lepore 	len = sc->dmamap_seg_sizes[idx];
534244fe94fSIan Lepore 	slot->offset += len;
535939f1d8fSKyle Evans 	width = (len & 0xf ? BCM_DMA_32BIT : BCM_DMA_128BIT);
536244fe94fSIan Lepore 
537244fe94fSIan Lepore 	if (slot->curcmd->data->flags & MMC_DATA_READ) {
538244fe94fSIan Lepore 		bcm_dma_setup_src(sc->sc_dma_ch, BCM_DMA_DREQ_EMMC,
539244fe94fSIan Lepore 		    BCM_DMA_SAME_ADDR, BCM_DMA_32BIT);
540244fe94fSIan Lepore 		bcm_dma_setup_dst(sc->sc_dma_ch, BCM_DMA_DREQ_NONE,
541939f1d8fSKyle Evans 		    BCM_DMA_INC_ADDR, width);
542244fe94fSIan Lepore 		psrc = sc->sc_sdhci_buffer_phys;
543244fe94fSIan Lepore 		pdst = sc->dmamap_seg_addrs[idx];
544244fe94fSIan Lepore 		sync_op = BUS_DMASYNC_PREREAD;
545244fe94fSIan Lepore 	} else {
546244fe94fSIan Lepore 		bcm_dma_setup_src(sc->sc_dma_ch, BCM_DMA_DREQ_NONE,
547939f1d8fSKyle Evans 		    BCM_DMA_INC_ADDR, width);
548244fe94fSIan Lepore 		bcm_dma_setup_dst(sc->sc_dma_ch, BCM_DMA_DREQ_EMMC,
549244fe94fSIan Lepore 		    BCM_DMA_SAME_ADDR, BCM_DMA_32BIT);
550244fe94fSIan Lepore 		psrc = sc->dmamap_seg_addrs[idx];
551244fe94fSIan Lepore 		pdst = sc->sc_sdhci_buffer_phys;
552244fe94fSIan Lepore 		sync_op = BUS_DMASYNC_PREWRITE;
553244fe94fSIan Lepore 	}
554244fe94fSIan Lepore 
555244fe94fSIan Lepore 	/*
556244fe94fSIan Lepore 	 * When starting a new DMA operation do the busdma sync operation, and
557244fe94fSIan Lepore 	 * disable SDCHI data interrrupts because we'll be driven by DMA
558244fe94fSIan Lepore 	 * interrupts (or SDHCI error interrupts) until the IO is done.
559244fe94fSIan Lepore 	 */
560244fe94fSIan Lepore 	if (idx == 0) {
561244fe94fSIan Lepore 		bus_dmamap_sync(sc->sc_dma_tag, sc->sc_dma_map, sync_op);
5626cd7d8a6SKyle Evans 		slot->intmask &= ~DATA_PENDING_MASK;
563244fe94fSIan Lepore 		bcm_sdhci_write_4(sc->sc_dev, &sc->sc_slot, SDHCI_SIGNAL_ENABLE,
564244fe94fSIan Lepore 		    slot->intmask);
565244fe94fSIan Lepore 	}
566244fe94fSIan Lepore 
567244fe94fSIan Lepore 	/*
568244fe94fSIan Lepore 	 * Start the DMA transfer.  Only programming errors (like failing to
569244fe94fSIan Lepore 	 * allocate a channel) cause a non-zero return from bcm_dma_start().
570244fe94fSIan Lepore 	 */
571244fe94fSIan Lepore 	err = bcm_dma_start(sc->sc_dma_ch, psrc, pdst, len);
572244fe94fSIan Lepore 	KASSERT((err == 0), ("bcm2835_sdhci: failed DMA start"));
573244fe94fSIan Lepore }
574244fe94fSIan Lepore 
575244fe94fSIan Lepore static void
576adc99a8aSOleksandr Tymoshenko bcm_sdhci_dma_intr(int ch, void *arg)
577adc99a8aSOleksandr Tymoshenko {
578adc99a8aSOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = (struct bcm_sdhci_softc *)arg;
579adc99a8aSOleksandr Tymoshenko 	struct sdhci_slot *slot = &sc->sc_slot;
5806cd7d8a6SKyle Evans 	uint32_t reg;
581b479b38cSIan Lepore 	int left, sync_op;
582adc99a8aSOleksandr Tymoshenko 
583adc99a8aSOleksandr Tymoshenko 	mtx_lock(&slot->mtx);
584adc99a8aSOleksandr Tymoshenko 
585da30babaSKyle Evans 	if (slot->curcmd == NULL) {
586da30babaSKyle Evans 		mtx_unlock(&slot->mtx);
587da30babaSKyle Evans 		return;
588da30babaSKyle Evans 	}
589da30babaSKyle Evans 
590244fe94fSIan Lepore 	/*
591244fe94fSIan Lepore 	 * If there are more segments for the current dma, start the next one.
592244fe94fSIan Lepore 	 * Otherwise unload the dma map and decide what to do next based on the
593244fe94fSIan Lepore 	 * status of the sdhci controller and whether there's more data left.
594244fe94fSIan Lepore 	 */
595244fe94fSIan Lepore 	if (sc->dmamap_seg_index < sc->dmamap_seg_count) {
596244fe94fSIan Lepore 		bcm_sdhci_start_dma_seg(sc);
597244fe94fSIan Lepore 		mtx_unlock(&slot->mtx);
598244fe94fSIan Lepore 		return;
599244fe94fSIan Lepore 	}
600244fe94fSIan Lepore 
6016cd7d8a6SKyle Evans 	if (slot->curcmd->data->flags & MMC_DATA_READ)
602b479b38cSIan Lepore 		sync_op = BUS_DMASYNC_POSTREAD;
6036cd7d8a6SKyle Evans 	else
604b479b38cSIan Lepore 		sync_op = BUS_DMASYNC_POSTWRITE;
605c22f8ca6SKyle Evans 
606c22f8ca6SKyle Evans 	if (sc->dmamap_seg_count != 0) {
607b479b38cSIan Lepore 		bus_dmamap_sync(sc->sc_dma_tag, sc->sc_dma_map, sync_op);
608b479b38cSIan Lepore 		bus_dmamap_unload(sc->sc_dma_tag, sc->sc_dma_map);
609adc99a8aSOleksandr Tymoshenko 
610244fe94fSIan Lepore 		sc->dmamap_seg_count = 0;
611244fe94fSIan Lepore 		sc->dmamap_seg_index = 0;
612c22f8ca6SKyle Evans 	}
613adc99a8aSOleksandr Tymoshenko 
614adc99a8aSOleksandr Tymoshenko 	left = min(BCM_SDHCI_BUFFER_SIZE,
615adc99a8aSOleksandr Tymoshenko 	    slot->curcmd->data->len - slot->offset);
616adc99a8aSOleksandr Tymoshenko 
6179c907eb9SBjoern A. Zeeb 	/*
6189c907eb9SBjoern A. Zeeb 	 * If there is less than buffer size outstanding, we would not handle
6199c907eb9SBjoern A. Zeeb 	 * it anymore using DMA if bcm_sdhci_will_handle_transfer() were asked.
6209c907eb9SBjoern A. Zeeb 	 * Re-enable interrupts and return and let the SDHCI state machine
6219c907eb9SBjoern A. Zeeb 	 * finish the job.
6229c907eb9SBjoern A. Zeeb 	 */
6239c907eb9SBjoern A. Zeeb 	if (left < BCM_SDHCI_BUFFER_SIZE) {
6249c907eb9SBjoern A. Zeeb 		/* Re-enable data interrupts. */
6256cd7d8a6SKyle Evans 		slot->intmask |= DATA_PENDING_MASK;
6269c907eb9SBjoern A. Zeeb 		bcm_sdhci_write_4(slot->bus, slot, SDHCI_SIGNAL_ENABLE,
6279c907eb9SBjoern A. Zeeb 		    slot->intmask);
6289c907eb9SBjoern A. Zeeb 		mtx_unlock(&slot->mtx);
6299c907eb9SBjoern A. Zeeb 		return;
6309c907eb9SBjoern A. Zeeb 	}
6319c907eb9SBjoern A. Zeeb 
632adc99a8aSOleksandr Tymoshenko 	reg = bcm_sdhci_read_4(slot->bus, slot, SDHCI_INT_STATUS);
633adc99a8aSOleksandr Tymoshenko 
634adc99a8aSOleksandr Tymoshenko 	/* already available? */
6356cd7d8a6SKyle Evans 	if ((reg & DATA_PENDING_MASK) != 0) {
636adc99a8aSOleksandr Tymoshenko 
637adc99a8aSOleksandr Tymoshenko 		/* ACK for DATA_AVAIL or SPACE_AVAIL */
638adc99a8aSOleksandr Tymoshenko 		bcm_sdhci_write_4(slot->bus, slot,
6396cd7d8a6SKyle Evans 		    SDHCI_INT_STATUS, DATA_PENDING_MASK);
640adc99a8aSOleksandr Tymoshenko 
641adc99a8aSOleksandr Tymoshenko 		/* continue next DMA transfer */
642bf160401SIan Lepore 		if (bus_dmamap_load(sc->sc_dma_tag, sc->sc_dma_map,
643b479b38cSIan Lepore 		    (uint8_t *)slot->curcmd->data->data +
644bf160401SIan Lepore 		    slot->offset, left, bcm_sdhci_dmacb, sc,
645bf160401SIan Lepore 		    BUS_DMA_NOWAIT) != 0 || sc->dmamap_status != 0) {
646bf160401SIan Lepore 			slot->curcmd->error = MMC_ERR_NO_MEMORY;
647bf160401SIan Lepore 			sdhci_finish_data(slot);
648bf160401SIan Lepore 		} else {
649244fe94fSIan Lepore 			bcm_sdhci_start_dma_seg(sc);
650adc99a8aSOleksandr Tymoshenko 		}
651adc99a8aSOleksandr Tymoshenko 	} else {
652adc99a8aSOleksandr Tymoshenko 		/* wait for next data by INT */
653adc99a8aSOleksandr Tymoshenko 
654adc99a8aSOleksandr Tymoshenko 		/* enable INT */
6556cd7d8a6SKyle Evans 		slot->intmask |= DATA_PENDING_MASK;
656adc99a8aSOleksandr Tymoshenko 		bcm_sdhci_write_4(slot->bus, slot, SDHCI_SIGNAL_ENABLE,
657adc99a8aSOleksandr Tymoshenko 		    slot->intmask);
658adc99a8aSOleksandr Tymoshenko 	}
659adc99a8aSOleksandr Tymoshenko 
660adc99a8aSOleksandr Tymoshenko 	mtx_unlock(&slot->mtx);
661adc99a8aSOleksandr Tymoshenko }
662adc99a8aSOleksandr Tymoshenko 
663adc99a8aSOleksandr Tymoshenko static void
664bf160401SIan Lepore bcm_sdhci_read_dma(device_t dev, struct sdhci_slot *slot)
665adc99a8aSOleksandr Tymoshenko {
666adc99a8aSOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(slot->bus);
667adc99a8aSOleksandr Tymoshenko 	size_t left;
668adc99a8aSOleksandr Tymoshenko 
669c22f8ca6SKyle Evans 	/* XXX TODO: Not many-segment safe */
670244fe94fSIan Lepore 	if (sc->dmamap_seg_count != 0) {
671adc99a8aSOleksandr Tymoshenko 		device_printf(sc->sc_dev, "DMA in use\n");
672adc99a8aSOleksandr Tymoshenko 		return;
673adc99a8aSOleksandr Tymoshenko 	}
674adc99a8aSOleksandr Tymoshenko 
675adc99a8aSOleksandr Tymoshenko 	left = min(BCM_SDHCI_BUFFER_SIZE,
676adc99a8aSOleksandr Tymoshenko 	    slot->curcmd->data->len - slot->offset);
677adc99a8aSOleksandr Tymoshenko 
678adc99a8aSOleksandr Tymoshenko 	KASSERT((left & 3) == 0,
6798ff1636cSOleksandr Tymoshenko 	    ("%s: len = %zu, not word-aligned", __func__, left));
680adc99a8aSOleksandr Tymoshenko 
681bf160401SIan Lepore 	if (bus_dmamap_load(sc->sc_dma_tag, sc->sc_dma_map,
682bf160401SIan Lepore 	    (uint8_t *)slot->curcmd->data->data + slot->offset, left,
683bf160401SIan Lepore 	    bcm_sdhci_dmacb, sc, BUS_DMA_NOWAIT) != 0 ||
684bf160401SIan Lepore 	    sc->dmamap_status != 0) {
685bf160401SIan Lepore 		slot->curcmd->error = MMC_ERR_NO_MEMORY;
686bf160401SIan Lepore 		return;
687bf160401SIan Lepore 	}
688bf160401SIan Lepore 
689adc99a8aSOleksandr Tymoshenko 	/* DMA start */
690244fe94fSIan Lepore 	bcm_sdhci_start_dma_seg(sc);
691adc99a8aSOleksandr Tymoshenko }
692adc99a8aSOleksandr Tymoshenko 
693adc99a8aSOleksandr Tymoshenko static void
694bf160401SIan Lepore bcm_sdhci_write_dma(device_t dev, struct sdhci_slot *slot)
695adc99a8aSOleksandr Tymoshenko {
696adc99a8aSOleksandr Tymoshenko 	struct bcm_sdhci_softc *sc = device_get_softc(slot->bus);
697adc99a8aSOleksandr Tymoshenko 	size_t left;
698adc99a8aSOleksandr Tymoshenko 
699c22f8ca6SKyle Evans 	/* XXX TODO: Not many-segment safe */
700244fe94fSIan Lepore 	if (sc->dmamap_seg_count != 0) {
701adc99a8aSOleksandr Tymoshenko 		device_printf(sc->sc_dev, "DMA in use\n");
702adc99a8aSOleksandr Tymoshenko 		return;
703adc99a8aSOleksandr Tymoshenko 	}
704adc99a8aSOleksandr Tymoshenko 
705adc99a8aSOleksandr Tymoshenko 	left = min(BCM_SDHCI_BUFFER_SIZE,
706adc99a8aSOleksandr Tymoshenko 	    slot->curcmd->data->len - slot->offset);
707adc99a8aSOleksandr Tymoshenko 
708adc99a8aSOleksandr Tymoshenko 	KASSERT((left & 3) == 0,
7098ff1636cSOleksandr Tymoshenko 	    ("%s: len = %zu, not word-aligned", __func__, left));
710adc99a8aSOleksandr Tymoshenko 
711bf160401SIan Lepore 	if (bus_dmamap_load(sc->sc_dma_tag, sc->sc_dma_map,
712b479b38cSIan Lepore 	    (uint8_t *)slot->curcmd->data->data + slot->offset, left,
713bf160401SIan Lepore 	    bcm_sdhci_dmacb, sc, BUS_DMA_NOWAIT) != 0 ||
714bf160401SIan Lepore 	    sc->dmamap_status != 0) {
715bf160401SIan Lepore 		slot->curcmd->error = MMC_ERR_NO_MEMORY;
716bf160401SIan Lepore 		return;
717bf160401SIan Lepore 	}
718adc99a8aSOleksandr Tymoshenko 
719adc99a8aSOleksandr Tymoshenko 	/* DMA start */
720244fe94fSIan Lepore 	bcm_sdhci_start_dma_seg(sc);
721adc99a8aSOleksandr Tymoshenko }
722adc99a8aSOleksandr Tymoshenko 
723adc99a8aSOleksandr Tymoshenko static int
724adc99a8aSOleksandr Tymoshenko bcm_sdhci_will_handle_transfer(device_t dev, struct sdhci_slot *slot)
725adc99a8aSOleksandr Tymoshenko {
726939f1d8fSKyle Evans 	struct bcm_sdhci_softc *sc = device_get_softc(slot->bus);
727adc99a8aSOleksandr Tymoshenko 	size_t left;
728adc99a8aSOleksandr Tymoshenko 
729939f1d8fSKyle Evans 	if (!sc->conf->use_dma)
730939f1d8fSKyle Evans 		return (0);
731939f1d8fSKyle Evans 
732b479b38cSIan Lepore 	/*
733b479b38cSIan Lepore 	 * Do not use DMA for transfers less than block size or with a length
734b479b38cSIan Lepore 	 * that is not a multiple of four.
735b479b38cSIan Lepore 	 */
736adc99a8aSOleksandr Tymoshenko 	left = min(BCM_DMA_BLOCK_SIZE,
737adc99a8aSOleksandr Tymoshenko 	    slot->curcmd->data->len - slot->offset);
738adc99a8aSOleksandr Tymoshenko 	if (left < BCM_DMA_BLOCK_SIZE)
739adc99a8aSOleksandr Tymoshenko 		return (0);
740b479b38cSIan Lepore 	if (left & 0x03)
741b479b38cSIan Lepore 		return (0);
742adc99a8aSOleksandr Tymoshenko 
743adc99a8aSOleksandr Tymoshenko 	return (1);
744adc99a8aSOleksandr Tymoshenko }
745adc99a8aSOleksandr Tymoshenko 
746adc99a8aSOleksandr Tymoshenko static void
747adc99a8aSOleksandr Tymoshenko bcm_sdhci_start_transfer(device_t dev, struct sdhci_slot *slot,
748adc99a8aSOleksandr Tymoshenko     uint32_t *intmask)
749adc99a8aSOleksandr Tymoshenko {
750adc99a8aSOleksandr Tymoshenko 
751adc99a8aSOleksandr Tymoshenko 	/* DMA transfer FIFO 1KB */
752adc99a8aSOleksandr Tymoshenko 	if (slot->curcmd->data->flags & MMC_DATA_READ)
753bf160401SIan Lepore 		bcm_sdhci_read_dma(dev, slot);
754adc99a8aSOleksandr Tymoshenko 	else
755bf160401SIan Lepore 		bcm_sdhci_write_dma(dev, slot);
756adc99a8aSOleksandr Tymoshenko }
757adc99a8aSOleksandr Tymoshenko 
758adc99a8aSOleksandr Tymoshenko static void
759adc99a8aSOleksandr Tymoshenko bcm_sdhci_finish_transfer(device_t dev, struct sdhci_slot *slot)
760adc99a8aSOleksandr Tymoshenko {
761c22f8ca6SKyle Evans 	struct bcm_sdhci_softc *sc = device_get_softc(slot->bus);
762adc99a8aSOleksandr Tymoshenko 
763c22f8ca6SKyle Evans 	/* Clean up */
764c22f8ca6SKyle Evans 	if (sc->dmamap_seg_count != 0) {
765c22f8ca6SKyle Evans 		if (slot->curcmd->data->flags & MMC_DATA_READ)
766c22f8ca6SKyle Evans 			bus_dmamap_sync(sc->sc_dma_tag, sc->sc_dma_map,
767c22f8ca6SKyle Evans 			    BUS_DMASYNC_POSTREAD);
768c22f8ca6SKyle Evans 		else
769c22f8ca6SKyle Evans 			bus_dmamap_sync(sc->sc_dma_tag, sc->sc_dma_map,
770c22f8ca6SKyle Evans 			    BUS_DMASYNC_POSTWRITE);
771c22f8ca6SKyle Evans 		bus_dmamap_unload(sc->sc_dma_tag, sc->sc_dma_map);
772c22f8ca6SKyle Evans 
773c22f8ca6SKyle Evans 		sc->dmamap_seg_count = 0;
774c22f8ca6SKyle Evans 		sc->dmamap_seg_index = 0;
775c22f8ca6SKyle Evans 
7766cd7d8a6SKyle Evans 		slot->intmask |= DATA_PENDING_MASK;
777c22f8ca6SKyle Evans 		bcm_sdhci_write_4(slot->bus, slot, SDHCI_SIGNAL_ENABLE,
778c22f8ca6SKyle Evans 		    slot->intmask);
779c22f8ca6SKyle Evans 	} else {
7806cd7d8a6SKyle Evans 		KASSERT((slot->intmask & DATA_PENDING_MASK) ==
7816cd7d8a6SKyle Evans 		    DATA_PENDING_MASK,
782c22f8ca6SKyle Evans 		    ("%s: interrupt mask not restored", __func__));
783c22f8ca6SKyle Evans 	}
784adc99a8aSOleksandr Tymoshenko 	sdhci_finish_data(slot);
785adc99a8aSOleksandr Tymoshenko }
786adc99a8aSOleksandr Tymoshenko 
787a9387eb1SOleksandr Tymoshenko static device_method_t bcm_sdhci_methods[] = {
788a9387eb1SOleksandr Tymoshenko 	/* Device interface */
789a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(device_probe,		bcm_sdhci_probe),
790a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(device_attach,	bcm_sdhci_attach),
791a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(device_detach,	bcm_sdhci_detach),
792a9387eb1SOleksandr Tymoshenko 
793a9387eb1SOleksandr Tymoshenko 	/* Bus interface */
794a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(bus_read_ivar,	sdhci_generic_read_ivar),
795a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(bus_write_ivar,	sdhci_generic_write_ivar),
79604223932SBjoern A. Zeeb 	DEVMETHOD(bus_add_child,	bus_generic_add_child),
797a9387eb1SOleksandr Tymoshenko 
798a9387eb1SOleksandr Tymoshenko 	/* MMC bridge interface */
799a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(mmcbr_update_ios,	sdhci_generic_update_ios),
800a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(mmcbr_request,	sdhci_generic_request),
801a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(mmcbr_get_ro,		bcm_sdhci_get_ro),
802a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(mmcbr_acquire_host,	sdhci_generic_acquire_host),
803a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(mmcbr_release_host,	sdhci_generic_release_host),
804a9387eb1SOleksandr Tymoshenko 
805adc99a8aSOleksandr Tymoshenko 	/* Platform transfer methods */
806adc99a8aSOleksandr Tymoshenko 	DEVMETHOD(sdhci_platform_will_handle,		bcm_sdhci_will_handle_transfer),
807adc99a8aSOleksandr Tymoshenko 	DEVMETHOD(sdhci_platform_start_transfer,	bcm_sdhci_start_transfer),
808adc99a8aSOleksandr Tymoshenko 	DEVMETHOD(sdhci_platform_finish_transfer,	bcm_sdhci_finish_transfer),
809adc99a8aSOleksandr Tymoshenko 	/* SDHCI registers accessors */
810a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(sdhci_read_1,		bcm_sdhci_read_1),
811a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(sdhci_read_2,		bcm_sdhci_read_2),
812a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(sdhci_read_4,		bcm_sdhci_read_4),
813a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(sdhci_read_multi_4,	bcm_sdhci_read_multi_4),
814a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(sdhci_write_1,	bcm_sdhci_write_1),
815a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(sdhci_write_2,	bcm_sdhci_write_2),
816a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(sdhci_write_4,	bcm_sdhci_write_4),
817a9387eb1SOleksandr Tymoshenko 	DEVMETHOD(sdhci_write_multi_4,	bcm_sdhci_write_multi_4),
818a9387eb1SOleksandr Tymoshenko 
819b440e965SMarius Strobl 	DEVMETHOD_END
820a9387eb1SOleksandr Tymoshenko };
821a9387eb1SOleksandr Tymoshenko 
822a9387eb1SOleksandr Tymoshenko static devclass_t bcm_sdhci_devclass;
823a9387eb1SOleksandr Tymoshenko 
824a9387eb1SOleksandr Tymoshenko static driver_t bcm_sdhci_driver = {
825a9387eb1SOleksandr Tymoshenko 	"sdhci_bcm",
826a9387eb1SOleksandr Tymoshenko 	bcm_sdhci_methods,
827a9387eb1SOleksandr Tymoshenko 	sizeof(struct bcm_sdhci_softc),
828a9387eb1SOleksandr Tymoshenko };
829a9387eb1SOleksandr Tymoshenko 
830b440e965SMarius Strobl DRIVER_MODULE(sdhci_bcm, simplebus, bcm_sdhci_driver, bcm_sdhci_devclass,
831b440e965SMarius Strobl     NULL, NULL);
832939f1d8fSKyle Evans #ifdef NOTYET
833939f1d8fSKyle Evans MODULE_DEPEND(sdhci_bcm, bcm2835_clkman, 1, 1, 1);
834939f1d8fSKyle Evans #endif
835ab00a509SMarius Strobl SDHCI_DEPEND(sdhci_bcm);
83602c474b4SIlya Bakulin #ifndef MMCCAM
83755dae242SMarius Strobl MMC_DECLARE_BRIDGE(sdhci_bcm);
83802c474b4SIlya Bakulin #endif
839