1a9387eb1SOleksandr Tymoshenko /*- 2af3dc4a7SPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3af3dc4a7SPedro F. Giffuni * 4a9387eb1SOleksandr Tymoshenko * Copyright (c) 2012 Oleksandr Tymoshenko <gonzo@freebsd.org> 5a9387eb1SOleksandr Tymoshenko * All rights reserved. 6a9387eb1SOleksandr Tymoshenko * 7a9387eb1SOleksandr Tymoshenko * Redistribution and use in source and binary forms, with or without 8a9387eb1SOleksandr Tymoshenko * modification, are permitted provided that the following conditions 9a9387eb1SOleksandr Tymoshenko * are met: 10a9387eb1SOleksandr Tymoshenko * 1. Redistributions of source code must retain the above copyright 11a9387eb1SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer. 12a9387eb1SOleksandr Tymoshenko * 2. Redistributions in binary form must reproduce the above copyright 13a9387eb1SOleksandr Tymoshenko * notice, this list of conditions and the following disclaimer in the 14a9387eb1SOleksandr Tymoshenko * documentation and/or other materials provided with the distribution. 15a9387eb1SOleksandr Tymoshenko * 16a9387eb1SOleksandr Tymoshenko * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 17a9387eb1SOleksandr Tymoshenko * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18a9387eb1SOleksandr Tymoshenko * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19a9387eb1SOleksandr Tymoshenko * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 20a9387eb1SOleksandr Tymoshenko * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21a9387eb1SOleksandr Tymoshenko * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22a9387eb1SOleksandr Tymoshenko * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23a9387eb1SOleksandr Tymoshenko * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24a9387eb1SOleksandr Tymoshenko * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25a9387eb1SOleksandr Tymoshenko * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26a9387eb1SOleksandr Tymoshenko * SUCH DAMAGE. 27a9387eb1SOleksandr Tymoshenko * 28a9387eb1SOleksandr Tymoshenko */ 29a9387eb1SOleksandr Tymoshenko #include <sys/cdefs.h> 30a9387eb1SOleksandr Tymoshenko __FBSDID("$FreeBSD$"); 31a9387eb1SOleksandr Tymoshenko 32a9387eb1SOleksandr Tymoshenko #include <sys/param.h> 33a9387eb1SOleksandr Tymoshenko #include <sys/systm.h> 34a9387eb1SOleksandr Tymoshenko #include <sys/bus.h> 35a9387eb1SOleksandr Tymoshenko #include <sys/kernel.h> 36a9387eb1SOleksandr Tymoshenko #include <sys/lock.h> 37a9387eb1SOleksandr Tymoshenko #include <sys/malloc.h> 38a9387eb1SOleksandr Tymoshenko #include <sys/module.h> 39a9387eb1SOleksandr Tymoshenko #include <sys/mutex.h> 40a9387eb1SOleksandr Tymoshenko #include <sys/rman.h> 418c8f31e7SIan Lepore #include <sys/sysctl.h> 42a9387eb1SOleksandr Tymoshenko #include <sys/taskqueue.h> 43a9387eb1SOleksandr Tymoshenko 44a9387eb1SOleksandr Tymoshenko #include <machine/bus.h> 45a9387eb1SOleksandr Tymoshenko 46a9387eb1SOleksandr Tymoshenko #include <dev/ofw/ofw_bus.h> 47a9387eb1SOleksandr Tymoshenko #include <dev/ofw/ofw_bus_subr.h> 48a9387eb1SOleksandr Tymoshenko 49a9387eb1SOleksandr Tymoshenko #include <dev/mmc/bridge.h> 50a9387eb1SOleksandr Tymoshenko #include <dev/mmc/mmcreg.h> 51a9387eb1SOleksandr Tymoshenko 52a9387eb1SOleksandr Tymoshenko #include <dev/sdhci/sdhci.h> 53b440e965SMarius Strobl 54b440e965SMarius Strobl #include "mmcbr_if.h" 55a9387eb1SOleksandr Tymoshenko #include "sdhci_if.h" 56a9387eb1SOleksandr Tymoshenko 57a94a63f0SWarner Losh #include "opt_mmccam.h" 58a94a63f0SWarner Losh 59adc99a8aSOleksandr Tymoshenko #include "bcm2835_dma.h" 6027eb3304SAndrew Turner #include <arm/broadcom/bcm2835/bcm2835_mbox_prop.h> 61*939f1d8fSKyle Evans #ifdef NOTYET 62*939f1d8fSKyle Evans #include <arm/broadcom/bcm2835/bcm2835_clkman.h> 63*939f1d8fSKyle Evans #endif 64adc99a8aSOleksandr Tymoshenko 653b37b3c2SOleksandr Tymoshenko #define BCM2835_DEFAULT_SDHCI_FREQ 50 66*939f1d8fSKyle Evans #define BCM2838_DEFAULT_SDHCI_FREQ 100 673b37b3c2SOleksandr Tymoshenko 68adc99a8aSOleksandr Tymoshenko #define BCM_SDHCI_BUFFER_SIZE 512 69244fe94fSIan Lepore #define NUM_DMA_SEGS 2 70adc99a8aSOleksandr Tymoshenko 71a9387eb1SOleksandr Tymoshenko #ifdef DEBUG 72fe2825beSBjoern A. Zeeb static int bcm2835_sdhci_debug = 0; 73fe2825beSBjoern A. Zeeb 74fe2825beSBjoern A. Zeeb TUNABLE_INT("hw.bcm2835.sdhci.debug", &bcm2835_sdhci_debug); 75fe2825beSBjoern A. Zeeb SYSCTL_INT(_hw_sdhci, OID_AUTO, bcm2835_sdhci_debug, CTLFLAG_RWTUN, 76fe2825beSBjoern A. Zeeb &bcm2835_sdhci_debug, 0, "bcm2835 SDHCI debug level"); 77fe2825beSBjoern A. Zeeb 78fe2825beSBjoern A. Zeeb #define dprintf(fmt, args...) \ 79fe2825beSBjoern A. Zeeb do { \ 80fe2825beSBjoern A. Zeeb if (bcm2835_sdhci_debug) \ 81fe2825beSBjoern A. Zeeb printf("%s: " fmt, __func__, ##args); \ 82fe2825beSBjoern A. Zeeb } while (0) 83a9387eb1SOleksandr Tymoshenko #else 84a9387eb1SOleksandr Tymoshenko #define dprintf(fmt, args...) 85a9387eb1SOleksandr Tymoshenko #endif 86a9387eb1SOleksandr Tymoshenko 87bba987dcSIan Lepore static int bcm2835_sdhci_hs = 1; 88382ac7c8SLuiz Otavio O Souza static int bcm2835_sdhci_pio_mode = 0; 89d3d7f709SOleksandr Tymoshenko 90*939f1d8fSKyle Evans struct bcm_mmc_conf { 91*939f1d8fSKyle Evans int clock_id; 92*939f1d8fSKyle Evans int clock_src; 93*939f1d8fSKyle Evans int default_freq; 94*939f1d8fSKyle Evans int power_id; 95*939f1d8fSKyle Evans int quirks; 96*939f1d8fSKyle Evans bool use_dma; 97*939f1d8fSKyle Evans }; 98*939f1d8fSKyle Evans 99*939f1d8fSKyle Evans struct bcm_mmc_conf bcm2835_sdhci_conf = { 100*939f1d8fSKyle Evans .clock_id = BCM2835_MBOX_CLOCK_ID_EMMC, 101*939f1d8fSKyle Evans .clock_src = -1, 102*939f1d8fSKyle Evans .default_freq = BCM2835_DEFAULT_SDHCI_FREQ, 103*939f1d8fSKyle Evans .quirks = SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK | 104*939f1d8fSKyle Evans SDHCI_QUIRK_BROKEN_TIMEOUT_VAL | SDHCI_QUIRK_DONT_SET_HISPD_BIT | 105*939f1d8fSKyle Evans SDHCI_QUIRK_MISSING_CAPS, 106*939f1d8fSKyle Evans .use_dma = true 107*939f1d8fSKyle Evans }; 108*939f1d8fSKyle Evans 109*939f1d8fSKyle Evans struct bcm_mmc_conf bcm2838_emmc2_conf = { 110*939f1d8fSKyle Evans .clock_id = BCM2838_MBOX_CLOCK_ID_EMMC2, 111*939f1d8fSKyle Evans .clock_src = -1, 112*939f1d8fSKyle Evans .default_freq = BCM2838_DEFAULT_SDHCI_FREQ, 113*939f1d8fSKyle Evans .quirks = 0, 114*939f1d8fSKyle Evans /* XXX DMA is currently broken, but it shouldn't be. */ 115*939f1d8fSKyle Evans .use_dma = false 116*939f1d8fSKyle Evans }; 117*939f1d8fSKyle Evans 1189d6eb8bbSOleksandr Tymoshenko static struct ofw_compat_data compat_data[] = { 119*939f1d8fSKyle Evans {"broadcom,bcm2835-sdhci", (uintptr_t)&bcm2835_sdhci_conf}, 120*939f1d8fSKyle Evans {"brcm,bcm2835-sdhci", (uintptr_t)&bcm2835_sdhci_conf}, 121*939f1d8fSKyle Evans {"brcm,bcm2835-mmc", (uintptr_t)&bcm2835_sdhci_conf}, 122*939f1d8fSKyle Evans {"brcm,bcm2711-emmc2", (uintptr_t)&bcm2838_emmc2_conf}, 123*939f1d8fSKyle Evans {"brcm,bcm2838-emmc2", (uintptr_t)&bcm2838_emmc2_conf}, 1249d6eb8bbSOleksandr Tymoshenko {NULL, 0} 1259d6eb8bbSOleksandr Tymoshenko }; 1269d6eb8bbSOleksandr Tymoshenko 127d3d7f709SOleksandr Tymoshenko TUNABLE_INT("hw.bcm2835.sdhci.hs", &bcm2835_sdhci_hs); 128adc99a8aSOleksandr Tymoshenko TUNABLE_INT("hw.bcm2835.sdhci.pio_mode", &bcm2835_sdhci_pio_mode); 129d3d7f709SOleksandr Tymoshenko 130a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc { 131a9387eb1SOleksandr Tymoshenko device_t sc_dev; 132a9387eb1SOleksandr Tymoshenko struct resource * sc_mem_res; 133a9387eb1SOleksandr Tymoshenko struct resource * sc_irq_res; 134a9387eb1SOleksandr Tymoshenko bus_space_tag_t sc_bst; 135a9387eb1SOleksandr Tymoshenko bus_space_handle_t sc_bsh; 136a9387eb1SOleksandr Tymoshenko void * sc_intrhand; 137a9387eb1SOleksandr Tymoshenko struct mmc_request * sc_req; 138a9387eb1SOleksandr Tymoshenko struct sdhci_slot sc_slot; 139adc99a8aSOleksandr Tymoshenko int sc_dma_ch; 140adc99a8aSOleksandr Tymoshenko bus_dma_tag_t sc_dma_tag; 141adc99a8aSOleksandr Tymoshenko bus_dmamap_t sc_dma_map; 142b479b38cSIan Lepore vm_paddr_t sc_sdhci_buffer_phys; 143244fe94fSIan Lepore bus_addr_t dmamap_seg_addrs[NUM_DMA_SEGS]; 144244fe94fSIan Lepore bus_size_t dmamap_seg_sizes[NUM_DMA_SEGS]; 145bf160401SIan Lepore int dmamap_seg_count; 146244fe94fSIan Lepore int dmamap_seg_index; 147bf160401SIan Lepore int dmamap_status; 148901491d0SBjoern A. Zeeb uint32_t blksz_and_count; 149901491d0SBjoern A. Zeeb uint32_t cmd_and_mode; 150901491d0SBjoern A. Zeeb bool need_update_blk; 151*939f1d8fSKyle Evans #ifdef NOTYET 152*939f1d8fSKyle Evans device_t clkman; 153*939f1d8fSKyle Evans #endif 154*939f1d8fSKyle Evans struct bcm_mmc_conf * conf; 155a9387eb1SOleksandr Tymoshenko }; 156a9387eb1SOleksandr Tymoshenko 157a9387eb1SOleksandr Tymoshenko static int bcm_sdhci_probe(device_t); 158a9387eb1SOleksandr Tymoshenko static int bcm_sdhci_attach(device_t); 159a9387eb1SOleksandr Tymoshenko static int bcm_sdhci_detach(device_t); 160a9387eb1SOleksandr Tymoshenko static void bcm_sdhci_intr(void *); 161a9387eb1SOleksandr Tymoshenko 162a9387eb1SOleksandr Tymoshenko static int bcm_sdhci_get_ro(device_t, device_t); 163adc99a8aSOleksandr Tymoshenko static void bcm_sdhci_dma_intr(int ch, void *arg); 164a9387eb1SOleksandr Tymoshenko 165adc99a8aSOleksandr Tymoshenko static void 166bf160401SIan Lepore bcm_sdhci_dmacb(void *arg, bus_dma_segment_t *segs, int nseg, int err) 167adc99a8aSOleksandr Tymoshenko { 168bf160401SIan Lepore struct bcm_sdhci_softc *sc = arg; 169bf160401SIan Lepore int i; 170adc99a8aSOleksandr Tymoshenko 171bf160401SIan Lepore sc->dmamap_status = err; 172bf160401SIan Lepore sc->dmamap_seg_count = nseg; 173adc99a8aSOleksandr Tymoshenko 174bf160401SIan Lepore /* Note nseg is guaranteed to be zero if err is non-zero. */ 175bf160401SIan Lepore for (i = 0; i < nseg; i++) { 176bf160401SIan Lepore sc->dmamap_seg_addrs[i] = segs[i].ds_addr; 177bf160401SIan Lepore sc->dmamap_seg_sizes[i] = segs[i].ds_len; 178bf160401SIan Lepore } 179adc99a8aSOleksandr Tymoshenko } 180adc99a8aSOleksandr Tymoshenko 181a9387eb1SOleksandr Tymoshenko static int 182a9387eb1SOleksandr Tymoshenko bcm_sdhci_probe(device_t dev) 183a9387eb1SOleksandr Tymoshenko { 184add35ed5SIan Lepore 185add35ed5SIan Lepore if (!ofw_bus_status_okay(dev)) 186add35ed5SIan Lepore return (ENXIO); 187add35ed5SIan Lepore 1889d6eb8bbSOleksandr Tymoshenko if (ofw_bus_search_compatible(dev, compat_data)->ocd_data == 0) 189a9387eb1SOleksandr Tymoshenko return (ENXIO); 190a9387eb1SOleksandr Tymoshenko 191a9387eb1SOleksandr Tymoshenko device_set_desc(dev, "Broadcom 2708 SDHCI controller"); 1929d6eb8bbSOleksandr Tymoshenko 193a9387eb1SOleksandr Tymoshenko return (BUS_PROBE_DEFAULT); 194a9387eb1SOleksandr Tymoshenko } 195a9387eb1SOleksandr Tymoshenko 196a9387eb1SOleksandr Tymoshenko static int 197a9387eb1SOleksandr Tymoshenko bcm_sdhci_attach(device_t dev) 198a9387eb1SOleksandr Tymoshenko { 199a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 200a9387eb1SOleksandr Tymoshenko int rid, err; 2013b37b3c2SOleksandr Tymoshenko phandle_t node; 2023b37b3c2SOleksandr Tymoshenko pcell_t cell; 20327eb3304SAndrew Turner u_int default_freq; 204a9387eb1SOleksandr Tymoshenko 205a9387eb1SOleksandr Tymoshenko sc->sc_dev = dev; 206a9387eb1SOleksandr Tymoshenko sc->sc_req = NULL; 207a9387eb1SOleksandr Tymoshenko 208*939f1d8fSKyle Evans sc->conf = (struct bcm_mmc_conf *)ofw_bus_search_compatible(dev, 209*939f1d8fSKyle Evans compat_data)->ocd_data; 210*939f1d8fSKyle Evans if (sc->conf == 0) 211*939f1d8fSKyle Evans return (ENXIO); 212*939f1d8fSKyle Evans 213*939f1d8fSKyle Evans err = bcm2835_mbox_set_power_state(BCM2835_MBOX_POWER_ID_EMMC, TRUE); 21427eb3304SAndrew Turner if (err != 0) { 21527eb3304SAndrew Turner if (bootverbose) 21627eb3304SAndrew Turner device_printf(dev, "Unable to enable the power\n"); 21727eb3304SAndrew Turner return (err); 21827eb3304SAndrew Turner } 21927eb3304SAndrew Turner 22027eb3304SAndrew Turner default_freq = 0; 221*939f1d8fSKyle Evans err = bcm2835_mbox_get_clock_rate(sc->conf->clock_id, &default_freq); 22227eb3304SAndrew Turner if (err == 0) { 22327eb3304SAndrew Turner /* Convert to MHz */ 22427eb3304SAndrew Turner default_freq /= 1000000; 225b7fbc369SLuiz Otavio O Souza } 226b7fbc369SLuiz Otavio O Souza if (default_freq == 0) { 227b7fbc369SLuiz Otavio O Souza node = ofw_bus_get_node(sc->sc_dev); 228b7fbc369SLuiz Otavio O Souza if ((OF_getencprop(node, "clock-frequency", &cell, 229b7fbc369SLuiz Otavio O Souza sizeof(cell))) > 0) 230b7fbc369SLuiz Otavio O Souza default_freq = cell / 1000000; 23127eb3304SAndrew Turner } 23227eb3304SAndrew Turner if (default_freq == 0) 233*939f1d8fSKyle Evans default_freq = sc->conf->default_freq; 23427eb3304SAndrew Turner 23527eb3304SAndrew Turner if (bootverbose) 23627eb3304SAndrew Turner device_printf(dev, "SDHCI frequency: %dMHz\n", default_freq); 237*939f1d8fSKyle Evans #ifdef NOTYET 238*939f1d8fSKyle Evans if (sc->conf->clock_src > 0) { 239*939f1d8fSKyle Evans uint32_t f; 240*939f1d8fSKyle Evans sc->clkman = devclass_get_device(devclass_find("bcm2835_clkman"), 0); 241*939f1d8fSKyle Evans if (sc->clkman == NULL) { 242*939f1d8fSKyle Evans device_printf(dev, "cannot find Clock Manager\n"); 243*939f1d8fSKyle Evans return (ENXIO); 244*939f1d8fSKyle Evans } 245*939f1d8fSKyle Evans 246*939f1d8fSKyle Evans f = bcm2835_clkman_set_frequency(sc->clkman, sc->conf->clock_src, default_freq); 247*939f1d8fSKyle Evans if (f == 0) 248*939f1d8fSKyle Evans return (EINVAL); 249*939f1d8fSKyle Evans 250*939f1d8fSKyle Evans if (bootverbose) 251*939f1d8fSKyle Evans device_printf(dev, "Clock source frequency: %dMHz\n", f); 252*939f1d8fSKyle Evans } 253*939f1d8fSKyle Evans #endif 2543b37b3c2SOleksandr Tymoshenko 255a9387eb1SOleksandr Tymoshenko rid = 0; 256a9387eb1SOleksandr Tymoshenko sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid, 257a9387eb1SOleksandr Tymoshenko RF_ACTIVE); 258a9387eb1SOleksandr Tymoshenko if (!sc->sc_mem_res) { 259a9387eb1SOleksandr Tymoshenko device_printf(dev, "cannot allocate memory window\n"); 260a9387eb1SOleksandr Tymoshenko err = ENXIO; 261a9387eb1SOleksandr Tymoshenko goto fail; 262a9387eb1SOleksandr Tymoshenko } 263a9387eb1SOleksandr Tymoshenko 264a9387eb1SOleksandr Tymoshenko sc->sc_bst = rman_get_bustag(sc->sc_mem_res); 265a9387eb1SOleksandr Tymoshenko sc->sc_bsh = rman_get_bushandle(sc->sc_mem_res); 266a9387eb1SOleksandr Tymoshenko 267a9387eb1SOleksandr Tymoshenko rid = 0; 268a9387eb1SOleksandr Tymoshenko sc->sc_irq_res = bus_alloc_resource_any(dev, SYS_RES_IRQ, &rid, 269*939f1d8fSKyle Evans RF_ACTIVE | RF_SHAREABLE); 270a9387eb1SOleksandr Tymoshenko if (!sc->sc_irq_res) { 271a9387eb1SOleksandr Tymoshenko device_printf(dev, "cannot allocate interrupt\n"); 272a9387eb1SOleksandr Tymoshenko err = ENXIO; 273a9387eb1SOleksandr Tymoshenko goto fail; 274a9387eb1SOleksandr Tymoshenko } 275a9387eb1SOleksandr Tymoshenko 276b479b38cSIan Lepore if (bus_setup_intr(dev, sc->sc_irq_res, INTR_TYPE_BIO | INTR_MPSAFE, 27707c7a520SLuiz Otavio O Souza NULL, bcm_sdhci_intr, sc, &sc->sc_intrhand)) { 278a9387eb1SOleksandr Tymoshenko device_printf(dev, "cannot setup interrupt handler\n"); 279a9387eb1SOleksandr Tymoshenko err = ENXIO; 280a9387eb1SOleksandr Tymoshenko goto fail; 281a9387eb1SOleksandr Tymoshenko } 282a9387eb1SOleksandr Tymoshenko 283adc99a8aSOleksandr Tymoshenko if (!bcm2835_sdhci_pio_mode) 284adc99a8aSOleksandr Tymoshenko sc->sc_slot.opt = SDHCI_PLATFORM_TRANSFER; 285adc99a8aSOleksandr Tymoshenko 286d3d7f709SOleksandr Tymoshenko sc->sc_slot.caps = SDHCI_CAN_VDD_330 | SDHCI_CAN_VDD_180; 287d3d7f709SOleksandr Tymoshenko if (bcm2835_sdhci_hs) 288d3d7f709SOleksandr Tymoshenko sc->sc_slot.caps |= SDHCI_CAN_DO_HISPD; 2893b37b3c2SOleksandr Tymoshenko sc->sc_slot.caps |= (default_freq << SDHCI_CLOCK_BASE_SHIFT); 290*939f1d8fSKyle Evans sc->sc_slot.quirks = sc->conf->quirks; 291a9387eb1SOleksandr Tymoshenko 292a9387eb1SOleksandr Tymoshenko sdhci_init_slot(dev, &sc->sc_slot, 0); 293a9387eb1SOleksandr Tymoshenko 294*939f1d8fSKyle Evans if (sc->conf->use_dma) { 295adc99a8aSOleksandr Tymoshenko sc->sc_dma_ch = bcm_dma_allocate(BCM_DMA_CH_ANY); 296adc99a8aSOleksandr Tymoshenko if (sc->sc_dma_ch == BCM_DMA_CH_INVALID) 297adc99a8aSOleksandr Tymoshenko goto fail; 298adc99a8aSOleksandr Tymoshenko 299*939f1d8fSKyle Evans if (bcm_dma_setup_intr(sc->sc_dma_ch, bcm_sdhci_dma_intr, sc) != 0) { 300*939f1d8fSKyle Evans device_printf(dev, "cannot setup dma interrupt handler\n"); 301*939f1d8fSKyle Evans err = ENXIO; 302*939f1d8fSKyle Evans goto fail; 303*939f1d8fSKyle Evans } 304adc99a8aSOleksandr Tymoshenko 305b479b38cSIan Lepore /* Allocate bus_dma resources. */ 306adc99a8aSOleksandr Tymoshenko err = bus_dma_tag_create(bus_get_dma_tag(dev), 307adc99a8aSOleksandr Tymoshenko 1, 0, BUS_SPACE_MAXADDR_32BIT, 308adc99a8aSOleksandr Tymoshenko BUS_SPACE_MAXADDR, NULL, NULL, 309244fe94fSIan Lepore BCM_SDHCI_BUFFER_SIZE, NUM_DMA_SEGS, BCM_SDHCI_BUFFER_SIZE, 310adc99a8aSOleksandr Tymoshenko BUS_DMA_ALLOCNOW, NULL, NULL, 311adc99a8aSOleksandr Tymoshenko &sc->sc_dma_tag); 312adc99a8aSOleksandr Tymoshenko 313adc99a8aSOleksandr Tymoshenko if (err) { 314adc99a8aSOleksandr Tymoshenko device_printf(dev, "failed allocate DMA tag"); 315adc99a8aSOleksandr Tymoshenko goto fail; 316adc99a8aSOleksandr Tymoshenko } 317adc99a8aSOleksandr Tymoshenko 318b479b38cSIan Lepore err = bus_dmamap_create(sc->sc_dma_tag, 0, &sc->sc_dma_map); 319adc99a8aSOleksandr Tymoshenko if (err) { 320b479b38cSIan Lepore device_printf(dev, "bus_dmamap_create failed\n"); 321adc99a8aSOleksandr Tymoshenko goto fail; 322adc99a8aSOleksandr Tymoshenko } 323*939f1d8fSKyle Evans } 324adc99a8aSOleksandr Tymoshenko 3258ff1636cSOleksandr Tymoshenko /* FIXME: Fix along with other BUS_SPACE_PHYSADDR instances */ 3268ff1636cSOleksandr Tymoshenko sc->sc_sdhci_buffer_phys = rman_get_start(sc->sc_mem_res) + 3278ff1636cSOleksandr Tymoshenko SDHCI_BUFFER; 328adc99a8aSOleksandr Tymoshenko 329a9387eb1SOleksandr Tymoshenko bus_generic_probe(dev); 330a9387eb1SOleksandr Tymoshenko bus_generic_attach(dev); 331a9387eb1SOleksandr Tymoshenko 332a9387eb1SOleksandr Tymoshenko sdhci_start_slot(&sc->sc_slot); 333a9387eb1SOleksandr Tymoshenko 334901491d0SBjoern A. Zeeb /* Seed our copies. */ 335901491d0SBjoern A. Zeeb sc->blksz_and_count = SDHCI_READ_4(dev, &sc->sc_slot, SDHCI_BLOCK_SIZE); 336901491d0SBjoern A. Zeeb sc->cmd_and_mode = SDHCI_READ_4(dev, &sc->sc_slot, SDHCI_TRANSFER_MODE); 337901491d0SBjoern A. Zeeb 338a9387eb1SOleksandr Tymoshenko return (0); 339a9387eb1SOleksandr Tymoshenko 340a9387eb1SOleksandr Tymoshenko fail: 341a9387eb1SOleksandr Tymoshenko if (sc->sc_intrhand) 342a9387eb1SOleksandr Tymoshenko bus_teardown_intr(dev, sc->sc_irq_res, sc->sc_intrhand); 343a9387eb1SOleksandr Tymoshenko if (sc->sc_irq_res) 344a9387eb1SOleksandr Tymoshenko bus_release_resource(dev, SYS_RES_IRQ, 0, sc->sc_irq_res); 345a9387eb1SOleksandr Tymoshenko if (sc->sc_mem_res) 346a9387eb1SOleksandr Tymoshenko bus_release_resource(dev, SYS_RES_MEMORY, 0, sc->sc_mem_res); 347a9387eb1SOleksandr Tymoshenko 348a9387eb1SOleksandr Tymoshenko return (err); 349a9387eb1SOleksandr Tymoshenko } 350a9387eb1SOleksandr Tymoshenko 351a9387eb1SOleksandr Tymoshenko static int 352a9387eb1SOleksandr Tymoshenko bcm_sdhci_detach(device_t dev) 353a9387eb1SOleksandr Tymoshenko { 354a9387eb1SOleksandr Tymoshenko 355a9387eb1SOleksandr Tymoshenko return (EBUSY); 356a9387eb1SOleksandr Tymoshenko } 357a9387eb1SOleksandr Tymoshenko 358a9387eb1SOleksandr Tymoshenko static void 359a9387eb1SOleksandr Tymoshenko bcm_sdhci_intr(void *arg) 360a9387eb1SOleksandr Tymoshenko { 361a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = arg; 362a9387eb1SOleksandr Tymoshenko 363a9387eb1SOleksandr Tymoshenko sdhci_generic_intr(&sc->sc_slot); 364a9387eb1SOleksandr Tymoshenko } 365a9387eb1SOleksandr Tymoshenko 366a9387eb1SOleksandr Tymoshenko static int 367a9387eb1SOleksandr Tymoshenko bcm_sdhci_get_ro(device_t bus, device_t child) 368a9387eb1SOleksandr Tymoshenko { 369a9387eb1SOleksandr Tymoshenko 370a9387eb1SOleksandr Tymoshenko return (0); 371a9387eb1SOleksandr Tymoshenko } 372a9387eb1SOleksandr Tymoshenko 373a9387eb1SOleksandr Tymoshenko static inline uint32_t 374a9387eb1SOleksandr Tymoshenko RD4(struct bcm_sdhci_softc *sc, bus_size_t off) 375a9387eb1SOleksandr Tymoshenko { 376a9387eb1SOleksandr Tymoshenko uint32_t val = bus_space_read_4(sc->sc_bst, sc->sc_bsh, off); 377a9387eb1SOleksandr Tymoshenko return val; 378a9387eb1SOleksandr Tymoshenko } 379a9387eb1SOleksandr Tymoshenko 380a9387eb1SOleksandr Tymoshenko static inline void 381a9387eb1SOleksandr Tymoshenko WR4(struct bcm_sdhci_softc *sc, bus_size_t off, uint32_t val) 382a9387eb1SOleksandr Tymoshenko { 3837c26b0a7SLuiz Otavio O Souza 384a9387eb1SOleksandr Tymoshenko bus_space_write_4(sc->sc_bst, sc->sc_bsh, off, val); 3857c26b0a7SLuiz Otavio O Souza /* 3867c26b0a7SLuiz Otavio O Souza * The Arasan HC has a bug where it may lose the content of 3877c26b0a7SLuiz Otavio O Souza * consecutive writes to registers that are within two SD-card 3887c26b0a7SLuiz Otavio O Souza * clock cycles of each other (a clock domain crossing problem). 3897c26b0a7SLuiz Otavio O Souza */ 3907c26b0a7SLuiz Otavio O Souza if (sc->sc_slot.clock > 0) 3917c26b0a7SLuiz Otavio O Souza DELAY(((2 * 1000000) / sc->sc_slot.clock) + 1); 392a9387eb1SOleksandr Tymoshenko } 393a9387eb1SOleksandr Tymoshenko 394a9387eb1SOleksandr Tymoshenko static uint8_t 395a9387eb1SOleksandr Tymoshenko bcm_sdhci_read_1(device_t dev, struct sdhci_slot *slot, bus_size_t off) 396a9387eb1SOleksandr Tymoshenko { 397a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 398a9387eb1SOleksandr Tymoshenko uint32_t val = RD4(sc, off & ~3); 399a9387eb1SOleksandr Tymoshenko 400a9387eb1SOleksandr Tymoshenko return ((val >> (off & 3)*8) & 0xff); 401a9387eb1SOleksandr Tymoshenko } 402a9387eb1SOleksandr Tymoshenko 403a9387eb1SOleksandr Tymoshenko static uint16_t 404a9387eb1SOleksandr Tymoshenko bcm_sdhci_read_2(device_t dev, struct sdhci_slot *slot, bus_size_t off) 405a9387eb1SOleksandr Tymoshenko { 406a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 407901491d0SBjoern A. Zeeb uint32_t val32; 408a9387eb1SOleksandr Tymoshenko 409bffed0e9SIan Lepore /* 410901491d0SBjoern A. Zeeb * Standard 32-bit handling of command and transfer mode, as 411901491d0SBjoern A. Zeeb * well as block size and count. 412bffed0e9SIan Lepore */ 413901491d0SBjoern A. Zeeb if ((off == SDHCI_BLOCK_SIZE || off == SDHCI_BLOCK_COUNT) && 414901491d0SBjoern A. Zeeb sc->need_update_blk) 415901491d0SBjoern A. Zeeb val32 = sc->blksz_and_count; 416901491d0SBjoern A. Zeeb else if (off == SDHCI_TRANSFER_MODE || off == SDHCI_COMMAND_FLAGS) 417901491d0SBjoern A. Zeeb val32 = sc->cmd_and_mode; 418901491d0SBjoern A. Zeeb else 419901491d0SBjoern A. Zeeb val32 = RD4(sc, off & ~3); 420901491d0SBjoern A. Zeeb 421901491d0SBjoern A. Zeeb return ((val32 >> (off & 3)*8) & 0xffff); 422a9387eb1SOleksandr Tymoshenko } 423a9387eb1SOleksandr Tymoshenko 424a9387eb1SOleksandr Tymoshenko static uint32_t 425a9387eb1SOleksandr Tymoshenko bcm_sdhci_read_4(device_t dev, struct sdhci_slot *slot, bus_size_t off) 426a9387eb1SOleksandr Tymoshenko { 427a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 428a9387eb1SOleksandr Tymoshenko 429a9387eb1SOleksandr Tymoshenko return RD4(sc, off); 430a9387eb1SOleksandr Tymoshenko } 431a9387eb1SOleksandr Tymoshenko 432a9387eb1SOleksandr Tymoshenko static void 433a9387eb1SOleksandr Tymoshenko bcm_sdhci_read_multi_4(device_t dev, struct sdhci_slot *slot, bus_size_t off, 434a9387eb1SOleksandr Tymoshenko uint32_t *data, bus_size_t count) 435a9387eb1SOleksandr Tymoshenko { 436a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 437a9387eb1SOleksandr Tymoshenko 438a9387eb1SOleksandr Tymoshenko bus_space_read_multi_4(sc->sc_bst, sc->sc_bsh, off, data, count); 439a9387eb1SOleksandr Tymoshenko } 440a9387eb1SOleksandr Tymoshenko 441a9387eb1SOleksandr Tymoshenko static void 442a9387eb1SOleksandr Tymoshenko bcm_sdhci_write_1(device_t dev, struct sdhci_slot *slot, bus_size_t off, uint8_t val) 443a9387eb1SOleksandr Tymoshenko { 444a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 445a9387eb1SOleksandr Tymoshenko uint32_t val32 = RD4(sc, off & ~3); 446a9387eb1SOleksandr Tymoshenko val32 &= ~(0xff << (off & 3)*8); 447a9387eb1SOleksandr Tymoshenko val32 |= (val << (off & 3)*8); 448a9387eb1SOleksandr Tymoshenko WR4(sc, off & ~3, val32); 449a9387eb1SOleksandr Tymoshenko } 450a9387eb1SOleksandr Tymoshenko 451a9387eb1SOleksandr Tymoshenko static void 452a9387eb1SOleksandr Tymoshenko bcm_sdhci_write_2(device_t dev, struct sdhci_slot *slot, bus_size_t off, uint16_t val) 453a9387eb1SOleksandr Tymoshenko { 454a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 455a9387eb1SOleksandr Tymoshenko uint32_t val32; 456901491d0SBjoern A. Zeeb 457901491d0SBjoern A. Zeeb /* 458901491d0SBjoern A. Zeeb * If we have a queued up 16bit value for blk size or count, use and 459901491d0SBjoern A. Zeeb * update the saved value rather than doing any real register access. 460901491d0SBjoern A. Zeeb * If we did not touch either since the last write, then read from 461901491d0SBjoern A. Zeeb * register as at least block count can change. 462901491d0SBjoern A. Zeeb * Similarly, if we are about to issue a command, always use the saved 463901491d0SBjoern A. Zeeb * value for transfer mode as we can never write that without issuing 464901491d0SBjoern A. Zeeb * a command. 465901491d0SBjoern A. Zeeb */ 466901491d0SBjoern A. Zeeb if ((off == SDHCI_BLOCK_SIZE || off == SDHCI_BLOCK_COUNT) && 467901491d0SBjoern A. Zeeb sc->need_update_blk) 468901491d0SBjoern A. Zeeb val32 = sc->blksz_and_count; 469901491d0SBjoern A. Zeeb else if (off == SDHCI_COMMAND_FLAGS) 470bffed0e9SIan Lepore val32 = sc->cmd_and_mode; 471a9387eb1SOleksandr Tymoshenko else 472a9387eb1SOleksandr Tymoshenko val32 = RD4(sc, off & ~3); 473901491d0SBjoern A. Zeeb 474a9387eb1SOleksandr Tymoshenko val32 &= ~(0xffff << (off & 3)*8); 475a9387eb1SOleksandr Tymoshenko val32 |= (val << (off & 3)*8); 476901491d0SBjoern A. Zeeb 477a9387eb1SOleksandr Tymoshenko if (off == SDHCI_TRANSFER_MODE) 478bffed0e9SIan Lepore sc->cmd_and_mode = val32; 479901491d0SBjoern A. Zeeb else if (off == SDHCI_BLOCK_SIZE || off == SDHCI_BLOCK_COUNT) { 480901491d0SBjoern A. Zeeb sc->blksz_and_count = val32; 481901491d0SBjoern A. Zeeb sc->need_update_blk = true; 482901491d0SBjoern A. Zeeb } else { 483901491d0SBjoern A. Zeeb if (off == SDHCI_COMMAND_FLAGS) { 484901491d0SBjoern A. Zeeb /* If we saved blk writes, do them now before cmd. */ 485901491d0SBjoern A. Zeeb if (sc->need_update_blk) { 486901491d0SBjoern A. Zeeb WR4(sc, SDHCI_BLOCK_SIZE, sc->blksz_and_count); 487901491d0SBjoern A. Zeeb sc->need_update_blk = false; 488901491d0SBjoern A. Zeeb } 489901491d0SBjoern A. Zeeb /* Always save cmd and mode registers. */ 49086ee58d9SIan Lepore sc->cmd_and_mode = val32; 49186ee58d9SIan Lepore } 492901491d0SBjoern A. Zeeb WR4(sc, off & ~3, val32); 493901491d0SBjoern A. Zeeb } 494a9387eb1SOleksandr Tymoshenko } 495a9387eb1SOleksandr Tymoshenko 496a9387eb1SOleksandr Tymoshenko static void 497a9387eb1SOleksandr Tymoshenko bcm_sdhci_write_4(device_t dev, struct sdhci_slot *slot, bus_size_t off, uint32_t val) 498a9387eb1SOleksandr Tymoshenko { 499a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 500a9387eb1SOleksandr Tymoshenko WR4(sc, off, val); 501a9387eb1SOleksandr Tymoshenko } 502a9387eb1SOleksandr Tymoshenko 503a9387eb1SOleksandr Tymoshenko static void 504a9387eb1SOleksandr Tymoshenko bcm_sdhci_write_multi_4(device_t dev, struct sdhci_slot *slot, bus_size_t off, 505a9387eb1SOleksandr Tymoshenko uint32_t *data, bus_size_t count) 506a9387eb1SOleksandr Tymoshenko { 507a9387eb1SOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(dev); 508a9387eb1SOleksandr Tymoshenko 509a9387eb1SOleksandr Tymoshenko bus_space_write_multi_4(sc->sc_bst, sc->sc_bsh, off, data, count); 510a9387eb1SOleksandr Tymoshenko } 511a9387eb1SOleksandr Tymoshenko 512adc99a8aSOleksandr Tymoshenko static void 513244fe94fSIan Lepore bcm_sdhci_start_dma_seg(struct bcm_sdhci_softc *sc) 514244fe94fSIan Lepore { 515244fe94fSIan Lepore struct sdhci_slot *slot; 516244fe94fSIan Lepore vm_paddr_t pdst, psrc; 517*939f1d8fSKyle Evans int err, idx, len, sync_op, width; 518244fe94fSIan Lepore 519244fe94fSIan Lepore slot = &sc->sc_slot; 520244fe94fSIan Lepore idx = sc->dmamap_seg_index++; 521244fe94fSIan Lepore len = sc->dmamap_seg_sizes[idx]; 522244fe94fSIan Lepore slot->offset += len; 523*939f1d8fSKyle Evans width = (len & 0xf ? BCM_DMA_32BIT : BCM_DMA_128BIT); 524244fe94fSIan Lepore 525244fe94fSIan Lepore if (slot->curcmd->data->flags & MMC_DATA_READ) { 526244fe94fSIan Lepore bcm_dma_setup_src(sc->sc_dma_ch, BCM_DMA_DREQ_EMMC, 527244fe94fSIan Lepore BCM_DMA_SAME_ADDR, BCM_DMA_32BIT); 528244fe94fSIan Lepore bcm_dma_setup_dst(sc->sc_dma_ch, BCM_DMA_DREQ_NONE, 529*939f1d8fSKyle Evans BCM_DMA_INC_ADDR, width); 530244fe94fSIan Lepore psrc = sc->sc_sdhci_buffer_phys; 531244fe94fSIan Lepore pdst = sc->dmamap_seg_addrs[idx]; 532244fe94fSIan Lepore sync_op = BUS_DMASYNC_PREREAD; 533244fe94fSIan Lepore } else { 534244fe94fSIan Lepore bcm_dma_setup_src(sc->sc_dma_ch, BCM_DMA_DREQ_NONE, 535*939f1d8fSKyle Evans BCM_DMA_INC_ADDR, width); 536244fe94fSIan Lepore bcm_dma_setup_dst(sc->sc_dma_ch, BCM_DMA_DREQ_EMMC, 537244fe94fSIan Lepore BCM_DMA_SAME_ADDR, BCM_DMA_32BIT); 538244fe94fSIan Lepore psrc = sc->dmamap_seg_addrs[idx]; 539244fe94fSIan Lepore pdst = sc->sc_sdhci_buffer_phys; 540244fe94fSIan Lepore sync_op = BUS_DMASYNC_PREWRITE; 541244fe94fSIan Lepore } 542244fe94fSIan Lepore 543244fe94fSIan Lepore /* 544244fe94fSIan Lepore * When starting a new DMA operation do the busdma sync operation, and 545244fe94fSIan Lepore * disable SDCHI data interrrupts because we'll be driven by DMA 546244fe94fSIan Lepore * interrupts (or SDHCI error interrupts) until the IO is done. 547244fe94fSIan Lepore */ 548244fe94fSIan Lepore if (idx == 0) { 549244fe94fSIan Lepore bus_dmamap_sync(sc->sc_dma_tag, sc->sc_dma_map, sync_op); 550244fe94fSIan Lepore slot->intmask &= ~(SDHCI_INT_DATA_AVAIL | 551244fe94fSIan Lepore SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_END); 552244fe94fSIan Lepore bcm_sdhci_write_4(sc->sc_dev, &sc->sc_slot, SDHCI_SIGNAL_ENABLE, 553244fe94fSIan Lepore slot->intmask); 554244fe94fSIan Lepore } 555244fe94fSIan Lepore 556244fe94fSIan Lepore /* 557244fe94fSIan Lepore * Start the DMA transfer. Only programming errors (like failing to 558244fe94fSIan Lepore * allocate a channel) cause a non-zero return from bcm_dma_start(). 559244fe94fSIan Lepore */ 560244fe94fSIan Lepore err = bcm_dma_start(sc->sc_dma_ch, psrc, pdst, len); 561244fe94fSIan Lepore KASSERT((err == 0), ("bcm2835_sdhci: failed DMA start")); 562244fe94fSIan Lepore } 563244fe94fSIan Lepore 564244fe94fSIan Lepore static void 565adc99a8aSOleksandr Tymoshenko bcm_sdhci_dma_intr(int ch, void *arg) 566adc99a8aSOleksandr Tymoshenko { 567adc99a8aSOleksandr Tymoshenko struct bcm_sdhci_softc *sc = (struct bcm_sdhci_softc *)arg; 568adc99a8aSOleksandr Tymoshenko struct sdhci_slot *slot = &sc->sc_slot; 569adc99a8aSOleksandr Tymoshenko uint32_t reg, mask; 570b479b38cSIan Lepore int left, sync_op; 571adc99a8aSOleksandr Tymoshenko 572adc99a8aSOleksandr Tymoshenko mtx_lock(&slot->mtx); 573adc99a8aSOleksandr Tymoshenko 574244fe94fSIan Lepore /* 575244fe94fSIan Lepore * If there are more segments for the current dma, start the next one. 576244fe94fSIan Lepore * Otherwise unload the dma map and decide what to do next based on the 577244fe94fSIan Lepore * status of the sdhci controller and whether there's more data left. 578244fe94fSIan Lepore */ 579244fe94fSIan Lepore if (sc->dmamap_seg_index < sc->dmamap_seg_count) { 580244fe94fSIan Lepore bcm_sdhci_start_dma_seg(sc); 581244fe94fSIan Lepore mtx_unlock(&slot->mtx); 582244fe94fSIan Lepore return; 583244fe94fSIan Lepore } 584244fe94fSIan Lepore 585adc99a8aSOleksandr Tymoshenko if (slot->curcmd->data->flags & MMC_DATA_READ) { 586b479b38cSIan Lepore sync_op = BUS_DMASYNC_POSTREAD; 587adc99a8aSOleksandr Tymoshenko mask = SDHCI_INT_DATA_AVAIL; 588adc99a8aSOleksandr Tymoshenko } else { 589b479b38cSIan Lepore sync_op = BUS_DMASYNC_POSTWRITE; 590adc99a8aSOleksandr Tymoshenko mask = SDHCI_INT_SPACE_AVAIL; 591adc99a8aSOleksandr Tymoshenko } 592b479b38cSIan Lepore bus_dmamap_sync(sc->sc_dma_tag, sc->sc_dma_map, sync_op); 593b479b38cSIan Lepore bus_dmamap_unload(sc->sc_dma_tag, sc->sc_dma_map); 594adc99a8aSOleksandr Tymoshenko 595244fe94fSIan Lepore sc->dmamap_seg_count = 0; 596244fe94fSIan Lepore sc->dmamap_seg_index = 0; 597adc99a8aSOleksandr Tymoshenko 598adc99a8aSOleksandr Tymoshenko left = min(BCM_SDHCI_BUFFER_SIZE, 599adc99a8aSOleksandr Tymoshenko slot->curcmd->data->len - slot->offset); 600adc99a8aSOleksandr Tymoshenko 6019c907eb9SBjoern A. Zeeb /* 6029c907eb9SBjoern A. Zeeb * If there is less than buffer size outstanding, we would not handle 6039c907eb9SBjoern A. Zeeb * it anymore using DMA if bcm_sdhci_will_handle_transfer() were asked. 6049c907eb9SBjoern A. Zeeb * Re-enable interrupts and return and let the SDHCI state machine 6059c907eb9SBjoern A. Zeeb * finish the job. 6069c907eb9SBjoern A. Zeeb */ 6079c907eb9SBjoern A. Zeeb if (left < BCM_SDHCI_BUFFER_SIZE) { 6089c907eb9SBjoern A. Zeeb /* Re-enable data interrupts. */ 6099c907eb9SBjoern A. Zeeb slot->intmask |= SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL | 6109c907eb9SBjoern A. Zeeb SDHCI_INT_DATA_END; 6119c907eb9SBjoern A. Zeeb bcm_sdhci_write_4(slot->bus, slot, SDHCI_SIGNAL_ENABLE, 6129c907eb9SBjoern A. Zeeb slot->intmask); 6139c907eb9SBjoern A. Zeeb mtx_unlock(&slot->mtx); 6149c907eb9SBjoern A. Zeeb return; 6159c907eb9SBjoern A. Zeeb } 6169c907eb9SBjoern A. Zeeb 617adc99a8aSOleksandr Tymoshenko /* DATA END? */ 618adc99a8aSOleksandr Tymoshenko reg = bcm_sdhci_read_4(slot->bus, slot, SDHCI_INT_STATUS); 619adc99a8aSOleksandr Tymoshenko 620adc99a8aSOleksandr Tymoshenko if (reg & SDHCI_INT_DATA_END) { 621adc99a8aSOleksandr Tymoshenko /* ACK for all outstanding interrupts */ 622adc99a8aSOleksandr Tymoshenko bcm_sdhci_write_4(slot->bus, slot, SDHCI_INT_STATUS, reg); 623adc99a8aSOleksandr Tymoshenko 624adc99a8aSOleksandr Tymoshenko /* enable INT */ 625adc99a8aSOleksandr Tymoshenko slot->intmask |= SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL 626adc99a8aSOleksandr Tymoshenko | SDHCI_INT_DATA_END; 627adc99a8aSOleksandr Tymoshenko bcm_sdhci_write_4(slot->bus, slot, SDHCI_SIGNAL_ENABLE, 628adc99a8aSOleksandr Tymoshenko slot->intmask); 629adc99a8aSOleksandr Tymoshenko 630adc99a8aSOleksandr Tymoshenko /* finish this data */ 631adc99a8aSOleksandr Tymoshenko sdhci_finish_data(slot); 632adc99a8aSOleksandr Tymoshenko } 633adc99a8aSOleksandr Tymoshenko else { 634adc99a8aSOleksandr Tymoshenko /* already available? */ 635adc99a8aSOleksandr Tymoshenko if (reg & mask) { 636adc99a8aSOleksandr Tymoshenko 637adc99a8aSOleksandr Tymoshenko /* ACK for DATA_AVAIL or SPACE_AVAIL */ 638adc99a8aSOleksandr Tymoshenko bcm_sdhci_write_4(slot->bus, slot, 639adc99a8aSOleksandr Tymoshenko SDHCI_INT_STATUS, mask); 640adc99a8aSOleksandr Tymoshenko 641adc99a8aSOleksandr Tymoshenko /* continue next DMA transfer */ 642bf160401SIan Lepore if (bus_dmamap_load(sc->sc_dma_tag, sc->sc_dma_map, 643b479b38cSIan Lepore (uint8_t *)slot->curcmd->data->data + 644bf160401SIan Lepore slot->offset, left, bcm_sdhci_dmacb, sc, 645bf160401SIan Lepore BUS_DMA_NOWAIT) != 0 || sc->dmamap_status != 0) { 646bf160401SIan Lepore slot->curcmd->error = MMC_ERR_NO_MEMORY; 647bf160401SIan Lepore sdhci_finish_data(slot); 648bf160401SIan Lepore } else { 649244fe94fSIan Lepore bcm_sdhci_start_dma_seg(sc); 650adc99a8aSOleksandr Tymoshenko } 651adc99a8aSOleksandr Tymoshenko } else { 652adc99a8aSOleksandr Tymoshenko /* wait for next data by INT */ 653adc99a8aSOleksandr Tymoshenko 654adc99a8aSOleksandr Tymoshenko /* enable INT */ 655adc99a8aSOleksandr Tymoshenko slot->intmask |= SDHCI_INT_DATA_AVAIL | 656adc99a8aSOleksandr Tymoshenko SDHCI_INT_SPACE_AVAIL | SDHCI_INT_DATA_END; 657adc99a8aSOleksandr Tymoshenko bcm_sdhci_write_4(slot->bus, slot, SDHCI_SIGNAL_ENABLE, 658adc99a8aSOleksandr Tymoshenko slot->intmask); 659adc99a8aSOleksandr Tymoshenko } 660adc99a8aSOleksandr Tymoshenko } 661adc99a8aSOleksandr Tymoshenko 662adc99a8aSOleksandr Tymoshenko mtx_unlock(&slot->mtx); 663adc99a8aSOleksandr Tymoshenko } 664adc99a8aSOleksandr Tymoshenko 665adc99a8aSOleksandr Tymoshenko static void 666bf160401SIan Lepore bcm_sdhci_read_dma(device_t dev, struct sdhci_slot *slot) 667adc99a8aSOleksandr Tymoshenko { 668adc99a8aSOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(slot->bus); 669adc99a8aSOleksandr Tymoshenko size_t left; 670adc99a8aSOleksandr Tymoshenko 671244fe94fSIan Lepore if (sc->dmamap_seg_count != 0) { 672adc99a8aSOleksandr Tymoshenko device_printf(sc->sc_dev, "DMA in use\n"); 673adc99a8aSOleksandr Tymoshenko return; 674adc99a8aSOleksandr Tymoshenko } 675adc99a8aSOleksandr Tymoshenko 676adc99a8aSOleksandr Tymoshenko left = min(BCM_SDHCI_BUFFER_SIZE, 677adc99a8aSOleksandr Tymoshenko slot->curcmd->data->len - slot->offset); 678adc99a8aSOleksandr Tymoshenko 679adc99a8aSOleksandr Tymoshenko KASSERT((left & 3) == 0, 6808ff1636cSOleksandr Tymoshenko ("%s: len = %zu, not word-aligned", __func__, left)); 681adc99a8aSOleksandr Tymoshenko 682bf160401SIan Lepore if (bus_dmamap_load(sc->sc_dma_tag, sc->sc_dma_map, 683bf160401SIan Lepore (uint8_t *)slot->curcmd->data->data + slot->offset, left, 684bf160401SIan Lepore bcm_sdhci_dmacb, sc, BUS_DMA_NOWAIT) != 0 || 685bf160401SIan Lepore sc->dmamap_status != 0) { 686bf160401SIan Lepore slot->curcmd->error = MMC_ERR_NO_MEMORY; 687bf160401SIan Lepore return; 688bf160401SIan Lepore } 689bf160401SIan Lepore 690adc99a8aSOleksandr Tymoshenko /* DMA start */ 691244fe94fSIan Lepore bcm_sdhci_start_dma_seg(sc); 692adc99a8aSOleksandr Tymoshenko } 693adc99a8aSOleksandr Tymoshenko 694adc99a8aSOleksandr Tymoshenko static void 695bf160401SIan Lepore bcm_sdhci_write_dma(device_t dev, struct sdhci_slot *slot) 696adc99a8aSOleksandr Tymoshenko { 697adc99a8aSOleksandr Tymoshenko struct bcm_sdhci_softc *sc = device_get_softc(slot->bus); 698adc99a8aSOleksandr Tymoshenko size_t left; 699adc99a8aSOleksandr Tymoshenko 700244fe94fSIan Lepore if (sc->dmamap_seg_count != 0) { 701adc99a8aSOleksandr Tymoshenko device_printf(sc->sc_dev, "DMA in use\n"); 702adc99a8aSOleksandr Tymoshenko return; 703adc99a8aSOleksandr Tymoshenko } 704adc99a8aSOleksandr Tymoshenko 705adc99a8aSOleksandr Tymoshenko left = min(BCM_SDHCI_BUFFER_SIZE, 706adc99a8aSOleksandr Tymoshenko slot->curcmd->data->len - slot->offset); 707adc99a8aSOleksandr Tymoshenko 708adc99a8aSOleksandr Tymoshenko KASSERT((left & 3) == 0, 7098ff1636cSOleksandr Tymoshenko ("%s: len = %zu, not word-aligned", __func__, left)); 710adc99a8aSOleksandr Tymoshenko 711bf160401SIan Lepore if (bus_dmamap_load(sc->sc_dma_tag, sc->sc_dma_map, 712b479b38cSIan Lepore (uint8_t *)slot->curcmd->data->data + slot->offset, left, 713bf160401SIan Lepore bcm_sdhci_dmacb, sc, BUS_DMA_NOWAIT) != 0 || 714bf160401SIan Lepore sc->dmamap_status != 0) { 715bf160401SIan Lepore slot->curcmd->error = MMC_ERR_NO_MEMORY; 716bf160401SIan Lepore return; 717bf160401SIan Lepore } 718adc99a8aSOleksandr Tymoshenko 719adc99a8aSOleksandr Tymoshenko /* DMA start */ 720244fe94fSIan Lepore bcm_sdhci_start_dma_seg(sc); 721adc99a8aSOleksandr Tymoshenko } 722adc99a8aSOleksandr Tymoshenko 723adc99a8aSOleksandr Tymoshenko static int 724adc99a8aSOleksandr Tymoshenko bcm_sdhci_will_handle_transfer(device_t dev, struct sdhci_slot *slot) 725adc99a8aSOleksandr Tymoshenko { 726*939f1d8fSKyle Evans struct bcm_sdhci_softc *sc = device_get_softc(slot->bus); 727adc99a8aSOleksandr Tymoshenko size_t left; 728adc99a8aSOleksandr Tymoshenko 729*939f1d8fSKyle Evans if (!sc->conf->use_dma) 730*939f1d8fSKyle Evans return (0); 731*939f1d8fSKyle Evans 732b479b38cSIan Lepore /* 733b479b38cSIan Lepore * Do not use DMA for transfers less than block size or with a length 734b479b38cSIan Lepore * that is not a multiple of four. 735b479b38cSIan Lepore */ 736adc99a8aSOleksandr Tymoshenko left = min(BCM_DMA_BLOCK_SIZE, 737adc99a8aSOleksandr Tymoshenko slot->curcmd->data->len - slot->offset); 738adc99a8aSOleksandr Tymoshenko if (left < BCM_DMA_BLOCK_SIZE) 739adc99a8aSOleksandr Tymoshenko return (0); 740b479b38cSIan Lepore if (left & 0x03) 741b479b38cSIan Lepore return (0); 742adc99a8aSOleksandr Tymoshenko 743adc99a8aSOleksandr Tymoshenko return (1); 744adc99a8aSOleksandr Tymoshenko } 745adc99a8aSOleksandr Tymoshenko 746adc99a8aSOleksandr Tymoshenko static void 747adc99a8aSOleksandr Tymoshenko bcm_sdhci_start_transfer(device_t dev, struct sdhci_slot *slot, 748adc99a8aSOleksandr Tymoshenko uint32_t *intmask) 749adc99a8aSOleksandr Tymoshenko { 750adc99a8aSOleksandr Tymoshenko 751adc99a8aSOleksandr Tymoshenko /* DMA transfer FIFO 1KB */ 752adc99a8aSOleksandr Tymoshenko if (slot->curcmd->data->flags & MMC_DATA_READ) 753bf160401SIan Lepore bcm_sdhci_read_dma(dev, slot); 754adc99a8aSOleksandr Tymoshenko else 755bf160401SIan Lepore bcm_sdhci_write_dma(dev, slot); 756adc99a8aSOleksandr Tymoshenko } 757adc99a8aSOleksandr Tymoshenko 758adc99a8aSOleksandr Tymoshenko static void 759adc99a8aSOleksandr Tymoshenko bcm_sdhci_finish_transfer(device_t dev, struct sdhci_slot *slot) 760adc99a8aSOleksandr Tymoshenko { 761adc99a8aSOleksandr Tymoshenko 762adc99a8aSOleksandr Tymoshenko sdhci_finish_data(slot); 763adc99a8aSOleksandr Tymoshenko } 764adc99a8aSOleksandr Tymoshenko 765a9387eb1SOleksandr Tymoshenko static device_method_t bcm_sdhci_methods[] = { 766a9387eb1SOleksandr Tymoshenko /* Device interface */ 767a9387eb1SOleksandr Tymoshenko DEVMETHOD(device_probe, bcm_sdhci_probe), 768a9387eb1SOleksandr Tymoshenko DEVMETHOD(device_attach, bcm_sdhci_attach), 769a9387eb1SOleksandr Tymoshenko DEVMETHOD(device_detach, bcm_sdhci_detach), 770a9387eb1SOleksandr Tymoshenko 771a9387eb1SOleksandr Tymoshenko /* Bus interface */ 772a9387eb1SOleksandr Tymoshenko DEVMETHOD(bus_read_ivar, sdhci_generic_read_ivar), 773a9387eb1SOleksandr Tymoshenko DEVMETHOD(bus_write_ivar, sdhci_generic_write_ivar), 77404223932SBjoern A. Zeeb DEVMETHOD(bus_add_child, bus_generic_add_child), 775a9387eb1SOleksandr Tymoshenko 776a9387eb1SOleksandr Tymoshenko /* MMC bridge interface */ 777a9387eb1SOleksandr Tymoshenko DEVMETHOD(mmcbr_update_ios, sdhci_generic_update_ios), 778a9387eb1SOleksandr Tymoshenko DEVMETHOD(mmcbr_request, sdhci_generic_request), 779a9387eb1SOleksandr Tymoshenko DEVMETHOD(mmcbr_get_ro, bcm_sdhci_get_ro), 780a9387eb1SOleksandr Tymoshenko DEVMETHOD(mmcbr_acquire_host, sdhci_generic_acquire_host), 781a9387eb1SOleksandr Tymoshenko DEVMETHOD(mmcbr_release_host, sdhci_generic_release_host), 782a9387eb1SOleksandr Tymoshenko 783adc99a8aSOleksandr Tymoshenko /* Platform transfer methods */ 784adc99a8aSOleksandr Tymoshenko DEVMETHOD(sdhci_platform_will_handle, bcm_sdhci_will_handle_transfer), 785adc99a8aSOleksandr Tymoshenko DEVMETHOD(sdhci_platform_start_transfer, bcm_sdhci_start_transfer), 786adc99a8aSOleksandr Tymoshenko DEVMETHOD(sdhci_platform_finish_transfer, bcm_sdhci_finish_transfer), 787adc99a8aSOleksandr Tymoshenko /* SDHCI registers accessors */ 788a9387eb1SOleksandr Tymoshenko DEVMETHOD(sdhci_read_1, bcm_sdhci_read_1), 789a9387eb1SOleksandr Tymoshenko DEVMETHOD(sdhci_read_2, bcm_sdhci_read_2), 790a9387eb1SOleksandr Tymoshenko DEVMETHOD(sdhci_read_4, bcm_sdhci_read_4), 791a9387eb1SOleksandr Tymoshenko DEVMETHOD(sdhci_read_multi_4, bcm_sdhci_read_multi_4), 792a9387eb1SOleksandr Tymoshenko DEVMETHOD(sdhci_write_1, bcm_sdhci_write_1), 793a9387eb1SOleksandr Tymoshenko DEVMETHOD(sdhci_write_2, bcm_sdhci_write_2), 794a9387eb1SOleksandr Tymoshenko DEVMETHOD(sdhci_write_4, bcm_sdhci_write_4), 795a9387eb1SOleksandr Tymoshenko DEVMETHOD(sdhci_write_multi_4, bcm_sdhci_write_multi_4), 796a9387eb1SOleksandr Tymoshenko 797b440e965SMarius Strobl DEVMETHOD_END 798a9387eb1SOleksandr Tymoshenko }; 799a9387eb1SOleksandr Tymoshenko 800a9387eb1SOleksandr Tymoshenko static devclass_t bcm_sdhci_devclass; 801a9387eb1SOleksandr Tymoshenko 802a9387eb1SOleksandr Tymoshenko static driver_t bcm_sdhci_driver = { 803a9387eb1SOleksandr Tymoshenko "sdhci_bcm", 804a9387eb1SOleksandr Tymoshenko bcm_sdhci_methods, 805a9387eb1SOleksandr Tymoshenko sizeof(struct bcm_sdhci_softc), 806a9387eb1SOleksandr Tymoshenko }; 807a9387eb1SOleksandr Tymoshenko 808b440e965SMarius Strobl DRIVER_MODULE(sdhci_bcm, simplebus, bcm_sdhci_driver, bcm_sdhci_devclass, 809b440e965SMarius Strobl NULL, NULL); 810*939f1d8fSKyle Evans #ifdef NOTYET 811*939f1d8fSKyle Evans MODULE_DEPEND(sdhci_bcm, bcm2835_clkman, 1, 1, 1); 812*939f1d8fSKyle Evans #endif 813ab00a509SMarius Strobl SDHCI_DEPEND(sdhci_bcm); 81402c474b4SIlya Bakulin #ifndef MMCCAM 81555dae242SMarius Strobl MMC_DECLARE_BRIDGE(sdhci_bcm); 81602c474b4SIlya Bakulin #endif 817