xref: /freebsd/sys/arm/allwinner/aw_mmc.h (revision b5be541f1de58d1c9f5cefa79972581748a84590)
1*b5be541fSEmmanuel Vadot /*-
2*b5be541fSEmmanuel Vadot  * Copyright (c) 2013 Alexander Fedorov <alexander.fedorov@rtlservice.com>
3*b5be541fSEmmanuel Vadot  * All rights reserved.
4*b5be541fSEmmanuel Vadot  *
5*b5be541fSEmmanuel Vadot  * Redistribution and use in source and binary forms, with or without
6*b5be541fSEmmanuel Vadot  * modification, are permitted provided that the following conditions
7*b5be541fSEmmanuel Vadot  * are met:
8*b5be541fSEmmanuel Vadot  * 1. Redistributions of source code must retain the above copyright
9*b5be541fSEmmanuel Vadot  *    notice, this list of conditions and the following disclaimer.
10*b5be541fSEmmanuel Vadot  * 2. Redistributions in binary form must reproduce the above copyright
11*b5be541fSEmmanuel Vadot  *    notice, this list of conditions and the following disclaimer in the
12*b5be541fSEmmanuel Vadot  *    documentation and/or other materials provided with the distribution.
13*b5be541fSEmmanuel Vadot  *
14*b5be541fSEmmanuel Vadot  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15*b5be541fSEmmanuel Vadot  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16*b5be541fSEmmanuel Vadot  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17*b5be541fSEmmanuel Vadot  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18*b5be541fSEmmanuel Vadot  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19*b5be541fSEmmanuel Vadot  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20*b5be541fSEmmanuel Vadot  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21*b5be541fSEmmanuel Vadot  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22*b5be541fSEmmanuel Vadot  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23*b5be541fSEmmanuel Vadot  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24*b5be541fSEmmanuel Vadot  * SUCH DAMAGE.
25*b5be541fSEmmanuel Vadot  *
26*b5be541fSEmmanuel Vadot  * $FreeBSD$
27*b5be541fSEmmanuel Vadot  */
28*b5be541fSEmmanuel Vadot 
29*b5be541fSEmmanuel Vadot #ifndef	_AW_MMC_H_
30*b5be541fSEmmanuel Vadot #define	_AW_MMC_H_
31*b5be541fSEmmanuel Vadot 
32*b5be541fSEmmanuel Vadot #define	AW_MMC_GCTL		0x00	/* Control Register */
33*b5be541fSEmmanuel Vadot #define	AW_MMC_CKCR		0x04	/* Clock Control Register */
34*b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR		0x08	/* Timeout Register */
35*b5be541fSEmmanuel Vadot #define	AW_MMC_BWDR		0x0C	/* Bus Width Register */
36*b5be541fSEmmanuel Vadot #define	AW_MMC_BKSR		0x10	/* Block Size Register */
37*b5be541fSEmmanuel Vadot #define	AW_MMC_BYCR		0x14	/* Byte Count Register */
38*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR		0x18	/* Command Register */
39*b5be541fSEmmanuel Vadot #define	AW_MMC_CAGR		0x1C	/* Argument Register */
40*b5be541fSEmmanuel Vadot #define	AW_MMC_RESP0		0x20	/* Response Register 0 */
41*b5be541fSEmmanuel Vadot #define	AW_MMC_RESP1		0x24	/* Response Register 1 */
42*b5be541fSEmmanuel Vadot #define	AW_MMC_RESP2		0x28	/* Response Register 2 */
43*b5be541fSEmmanuel Vadot #define	AW_MMC_RESP3		0x2C	/* Response Register 3 */
44*b5be541fSEmmanuel Vadot #define	AW_MMC_IMKR		0x30	/* Interrupt Mask Register */
45*b5be541fSEmmanuel Vadot #define	AW_MMC_MISR		0x34	/* Masked Interrupt Status Register */
46*b5be541fSEmmanuel Vadot #define	AW_MMC_RISR		0x38	/* Raw Interrupt Status Register */
47*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR		0x3C	/* Status Register */
48*b5be541fSEmmanuel Vadot #define	AW_MMC_FWLR		0x40	/* FIFO Threshold Watermark Register */
49*b5be541fSEmmanuel Vadot #define	AW_MMC_FUNS		0x44	/* Function Select Register */
50*b5be541fSEmmanuel Vadot #define	AW_MMC_HWRST		0x78	/* Hardware reset (not documented) */
51*b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC		0x80	/* IDMAC Control Register */
52*b5be541fSEmmanuel Vadot #define	AW_MMC_DLBA		0x84	/* IDMAC Desc List Base Address Reg */
53*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST		0x88	/* IDMAC Status Register */
54*b5be541fSEmmanuel Vadot #define	AW_MMC_IDIE		0x8C	/* IDMAC Interrupt Enable Register */
55*b5be541fSEmmanuel Vadot #define	AW_MMC_FIFO		0x100   /* FIFO Access Address (A10/A20) */
56*b5be541fSEmmanuel Vadot #define	A31_MMC_FIFO		0x200   /* FIFO Access Address (A31) */
57*b5be541fSEmmanuel Vadot 
58*b5be541fSEmmanuel Vadot /* AW_MMC_GCTL */
59*b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_SOFT_RST		(1U << 0)
60*b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_FIFO_RST		(1U << 1)
61*b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_DMA_RST		(1U << 2)
62*b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_INT_ENB		(1U << 4)
63*b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_DMA_ENB		(1U << 5)
64*b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_CD_DBC_ENB		(1U << 8)
65*b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_DDR_MOD_SEL		(1U << 10)
66*b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_FIFO_AC_MOD		(1U << 31)
67*b5be541fSEmmanuel Vadot #define	AW_MMC_RESET					\
68*b5be541fSEmmanuel Vadot 	(AW_MMC_CTRL_SOFT_RST | AW_MMC_CTRL_FIFO_RST | AW_MMC_CTRL_DMA_RST)
69*b5be541fSEmmanuel Vadot 
70*b5be541fSEmmanuel Vadot /* AW_MMC_CKCR */
71*b5be541fSEmmanuel Vadot #define	AW_MMC_CKCR_CCLK_ENB		(1U << 16)
72*b5be541fSEmmanuel Vadot #define	AW_MMC_CKCR_CCLK_CTRL		(1U << 17)
73*b5be541fSEmmanuel Vadot #define	AW_MMC_CKCR_CCLK_DIV		0xff
74*b5be541fSEmmanuel Vadot 
75*b5be541fSEmmanuel Vadot /* AW_MMC_TMOR */
76*b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR_RTO_LMT_SHIFT(x)	x		/* Response timeout limit */
77*b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR_RTO_LMT_MASK	0xff
78*b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR_DTO_LMT_SHIFT(x)	(x << 8)	/* Data timeout limit */
79*b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR_DTO_LMT_MASK	0xffffff
80*b5be541fSEmmanuel Vadot 
81*b5be541fSEmmanuel Vadot /* AW_MMC_BWDR */
82*b5be541fSEmmanuel Vadot #define	AW_MMC_BWDR1			0
83*b5be541fSEmmanuel Vadot #define	AW_MMC_BWDR4			1
84*b5be541fSEmmanuel Vadot #define	AW_MMC_BWDR8			2
85*b5be541fSEmmanuel Vadot 
86*b5be541fSEmmanuel Vadot /* AW_MMC_CMDR */
87*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_RESP_RCV		(1U << 6)
88*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_LONG_RESP		(1U << 7)
89*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_CHK_RESP_CRC	(1U << 8)
90*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_DATA_TRANS		(1U << 9)
91*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_DIR_WRITE		(1U << 10)
92*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_TRANS_MODE_STREAM	(1U << 11)
93*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_STOP_CMD_FLAG	(1U << 12)
94*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_WAIT_PRE_OVER	(1U << 13)
95*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_STOP_ABT_CMD	(1U << 14)
96*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_SEND_INIT_SEQ	(1U << 15)
97*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_PRG_CLK		(1U << 21)
98*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_RD_CEDATA_DEV	(1U << 22)
99*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_CCS_EXP		(1U << 23)
100*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_MOD_SHIFT	24
101*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_MOD_NORMAL	0
102*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_MOD_MANDATORY	1
103*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_MOD_ALT	2
104*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_EXP_BOOT_ACK	(1U << 26)
105*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_ABT		(1U << 27)
106*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_VOL_SW		(1U << 28)
107*b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_LOAD		(1U << 31)
108*b5be541fSEmmanuel Vadot 
109*b5be541fSEmmanuel Vadot /* AW_MMC_IMKR and AW_MMC_RISR */
110*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_RESP_ERR	(1U << 1)
111*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_CMD_DONE		(1U << 2)
112*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_OVER		(1U << 3)
113*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_TX_DATA_REQ		(1U << 4)
114*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_RX_DATA_REQ		(1U << 5)
115*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_RESP_CRC_ERR		(1U << 6)
116*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_CRC_ERR		(1U << 7)
117*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_RESP_TIMEOUT		(1U << 8)
118*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_BOOT_ACK_RECV	(1U << 8)
119*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_TIMEOUT		(1U << 9)
120*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_BOOT_START		(1U << 9)
121*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_STARVE		(1U << 10)
122*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_VOL_CHG_DONE		(1U << 10)
123*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_FIFO_RUN_ERR		(1U << 11)
124*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_CMD_BUSY		(1U << 12)
125*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_START_ERR	(1U << 13)
126*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_AUTO_STOP_DONE	(1U << 14)
127*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_END_BIT_ERR	(1U << 15)
128*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_SDIO			(1U << 16)
129*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_CARD_INSERT		(1U << 30)
130*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_CARD_REMOVE		(1U << 31)
131*b5be541fSEmmanuel Vadot #define	AW_MMC_INT_ERR_BIT				\
132*b5be541fSEmmanuel Vadot 	(AW_MMC_INT_RESP_ERR | AW_MMC_INT_RESP_CRC_ERR |	\
133*b5be541fSEmmanuel Vadot 	 AW_MMC_INT_DATA_CRC_ERR | AW_MMC_INT_RESP_TIMEOUT |	\
134*b5be541fSEmmanuel Vadot 	 AW_MMC_INT_FIFO_RUN_ERR |	AW_MMC_INT_CMD_BUSY |	\
135*b5be541fSEmmanuel Vadot 	 AW_MMC_INT_DATA_START_ERR | AW_MMC_INT_DATA_END_BIT_ERR)
136*b5be541fSEmmanuel Vadot 
137*b5be541fSEmmanuel Vadot /* AW_MMC_STAR */
138*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FIFO_RX_LEVEL	(1U << 0)
139*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FIFO_TX_LEVEL	(1U << 1)
140*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FIFO_EMPTY		(1U << 2)
141*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FIFO_FULL		(1U << 3)
142*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_CARD_PRESENT	(1U << 8)
143*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_CARD_BUSY		(1U << 9)
144*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FSM_BUSY		(1U << 10)
145*b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_DMA_REQ			(1U << 31)
146*b5be541fSEmmanuel Vadot 
147*b5be541fSEmmanuel Vadot /* AW_MMC_FUNS */
148*b5be541fSEmmanuel Vadot #define	AW_MMC_CE_ATA_ON		(0xceaaU << 16)
149*b5be541fSEmmanuel Vadot #define	AW_MMC_SEND_IRQ_RESP		(1U << 0)
150*b5be541fSEmmanuel Vadot #define	AW_MMC_SDIO_RD_WAIT		(1U << 1)
151*b5be541fSEmmanuel Vadot #define	AW_MMC_ABT_RD_DATA		(1U << 2)
152*b5be541fSEmmanuel Vadot #define	AW_MMC_SEND_CC_SD		(1U << 8)
153*b5be541fSEmmanuel Vadot #define	AW_MMC_SEND_AUTOSTOP_CC_SD	(1U << 9)
154*b5be541fSEmmanuel Vadot #define	AW_MMC_CE_ATA_DEV_INT_ENB	(1U << 10)
155*b5be541fSEmmanuel Vadot 
156*b5be541fSEmmanuel Vadot /* IDMA CONTROLLER BUS MOD BIT FIELD */
157*b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC_IDMAC_SOFT_RST	(1U << 0)
158*b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC_IDMAC_FIX_BURST	(1U << 1)
159*b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC_IDMAC_IDMA_ON	(1U << 7)
160*b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC_IDMAC_REFETCH_DES	(1U << 31)
161*b5be541fSEmmanuel Vadot 
162*b5be541fSEmmanuel Vadot /* AW_MMC_IDST */
163*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_TX_INT		(1U << 0)
164*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_RX_INT		(1U << 1)
165*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_FATAL_BERR_INT	(1U << 2)
166*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_DES_UNAVL_INT	(1U << 4)
167*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_ERR_FLAG_SUM	(1U << 5)
168*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_NOR_INT_SUM		(1U << 8)
169*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_ABN_INT_SUM		(1U << 9)
170*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_HOST_ABT_INTX	(1U << 10)
171*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_HOST_ABT_INRX	(1U << 10)
172*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_IDLE		(0U << 13)
173*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_SUSPEND		(1U << 13)
174*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_DESC_RD		(2U << 13)
175*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_DESC_CHECK		(3U << 13)
176*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_RD_REQ_WAIT		(4U << 13)
177*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_WR_REQ_WAIT		(5U << 13)
178*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_RD			(6U << 13)
179*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_WR			(7U << 13)
180*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_DESC_CLOSE		(8U << 13)
181*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_ERROR				\
182*b5be541fSEmmanuel Vadot 	(AW_MMC_IDST_FATAL_BERR_INT | AW_MMC_IDST_ERR_FLAG_SUM |	\
183*b5be541fSEmmanuel Vadot 	 AW_MMC_IDST_DES_UNAVL_INT | AW_MMC_IDST_ABN_INT_SUM)
184*b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_COMPLETE				\
185*b5be541fSEmmanuel Vadot 	(AW_MMC_IDST_TX_INT | AW_MMC_IDST_RX_INT)
186*b5be541fSEmmanuel Vadot 
187*b5be541fSEmmanuel Vadot /* The DMA descriptor table. */
188*b5be541fSEmmanuel Vadot struct aw_mmc_dma_desc {
189*b5be541fSEmmanuel Vadot 	uint32_t config;
190*b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_DIC		(1U << 1)	/* Disable Interrupt Completion */
191*b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_LD		(1U << 2)	/* Last DES */
192*b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_FD		(1U << 3)	/* First DES */
193*b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_CH		(1U << 4)	/* CHAIN MOD */
194*b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_ER		(1U << 5)	/* End of Ring (undocumented register) */
195*b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_CES		(1U << 30)	/* Card Error Summary */
196*b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_OWN		(1U << 31)	/* DES Own Flag */
197*b5be541fSEmmanuel Vadot 	uint32_t buf_size;
198*b5be541fSEmmanuel Vadot 	uint32_t buf_addr;
199*b5be541fSEmmanuel Vadot 	uint32_t next;
200*b5be541fSEmmanuel Vadot };
201*b5be541fSEmmanuel Vadot 
202*b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_ALIGN	4
203*b5be541fSEmmanuel Vadot 
204*b5be541fSEmmanuel Vadot #endif /* _AW_MMC_H_ */
205