xref: /freebsd/sys/arm/allwinner/aw_mmc.h (revision 35a186191ff658d2712015589b6f5deaab8957dc)
1b5be541fSEmmanuel Vadot /*-
2b5be541fSEmmanuel Vadot  * Copyright (c) 2013 Alexander Fedorov <alexander.fedorov@rtlservice.com>
3b5be541fSEmmanuel Vadot  * All rights reserved.
4b5be541fSEmmanuel Vadot  *
5b5be541fSEmmanuel Vadot  * Redistribution and use in source and binary forms, with or without
6b5be541fSEmmanuel Vadot  * modification, are permitted provided that the following conditions
7b5be541fSEmmanuel Vadot  * are met:
8b5be541fSEmmanuel Vadot  * 1. Redistributions of source code must retain the above copyright
9b5be541fSEmmanuel Vadot  *    notice, this list of conditions and the following disclaimer.
10b5be541fSEmmanuel Vadot  * 2. Redistributions in binary form must reproduce the above copyright
11b5be541fSEmmanuel Vadot  *    notice, this list of conditions and the following disclaimer in the
12b5be541fSEmmanuel Vadot  *    documentation and/or other materials provided with the distribution.
13b5be541fSEmmanuel Vadot  *
14b5be541fSEmmanuel Vadot  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
15b5be541fSEmmanuel Vadot  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16b5be541fSEmmanuel Vadot  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17b5be541fSEmmanuel Vadot  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
18b5be541fSEmmanuel Vadot  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19b5be541fSEmmanuel Vadot  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20b5be541fSEmmanuel Vadot  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21b5be541fSEmmanuel Vadot  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22b5be541fSEmmanuel Vadot  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23b5be541fSEmmanuel Vadot  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24b5be541fSEmmanuel Vadot  * SUCH DAMAGE.
25b5be541fSEmmanuel Vadot  *
26b5be541fSEmmanuel Vadot  * $FreeBSD$
27b5be541fSEmmanuel Vadot  */
28b5be541fSEmmanuel Vadot 
29b5be541fSEmmanuel Vadot #ifndef	_AW_MMC_H_
30b5be541fSEmmanuel Vadot #define	_AW_MMC_H_
31b5be541fSEmmanuel Vadot 
32b5be541fSEmmanuel Vadot #define	AW_MMC_GCTL		0x00	/* Control Register */
33b5be541fSEmmanuel Vadot #define	AW_MMC_CKCR		0x04	/* Clock Control Register */
34b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR		0x08	/* Timeout Register */
35b5be541fSEmmanuel Vadot #define	AW_MMC_BWDR		0x0C	/* Bus Width Register */
36b5be541fSEmmanuel Vadot #define	AW_MMC_BKSR		0x10	/* Block Size Register */
37b5be541fSEmmanuel Vadot #define	AW_MMC_BYCR		0x14	/* Byte Count Register */
38b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR		0x18	/* Command Register */
39b5be541fSEmmanuel Vadot #define	AW_MMC_CAGR		0x1C	/* Argument Register */
40b5be541fSEmmanuel Vadot #define	AW_MMC_RESP0		0x20	/* Response Register 0 */
41b5be541fSEmmanuel Vadot #define	AW_MMC_RESP1		0x24	/* Response Register 1 */
42b5be541fSEmmanuel Vadot #define	AW_MMC_RESP2		0x28	/* Response Register 2 */
43b5be541fSEmmanuel Vadot #define	AW_MMC_RESP3		0x2C	/* Response Register 3 */
44b5be541fSEmmanuel Vadot #define	AW_MMC_IMKR		0x30	/* Interrupt Mask Register */
45b5be541fSEmmanuel Vadot #define	AW_MMC_MISR		0x34	/* Masked Interrupt Status Register */
46b5be541fSEmmanuel Vadot #define	AW_MMC_RISR		0x38	/* Raw Interrupt Status Register */
47b5be541fSEmmanuel Vadot #define	AW_MMC_STAR		0x3C	/* Status Register */
48b5be541fSEmmanuel Vadot #define	AW_MMC_FWLR		0x40	/* FIFO Threshold Watermark Register */
49b5be541fSEmmanuel Vadot #define	AW_MMC_FUNS		0x44	/* Function Select Register */
50*35a18619SEmmanuel Vadot #define	AW_MMC_DBGC		0x50	/* Debug register */
51ce0618beSEmmanuel Vadot #define	AW_MMC_CSDC		0x54	/* CRC status detect controler register (A64 smhc2 only) */
52ce0618beSEmmanuel Vadot #define	AW_MMC_A12A		0x58	/* Auto command 12 argument register */
53ce0618beSEmmanuel Vadot #define	AW_MMC_NTSR		0x5C	/* SD new timing register (H3, A64 smhc0/1 only) */
54ce0618beSEmmanuel Vadot #define	AW_MMC_HWRST		0x78	/* Hardware reset */
55b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC		0x80	/* IDMAC Control Register */
56b5be541fSEmmanuel Vadot #define	AW_MMC_DLBA		0x84	/* IDMAC Desc List Base Address Reg */
57b5be541fSEmmanuel Vadot #define	AW_MMC_IDST		0x88	/* IDMAC Status Register */
58b5be541fSEmmanuel Vadot #define	AW_MMC_IDIE		0x8C	/* IDMAC Interrupt Enable Register */
59ce0618beSEmmanuel Vadot 
60ce0618beSEmmanuel Vadot #define	AW_MMC_DDR_SBIT_DET	0x10C	/* eMMC4.5 DDR Start Bit Detection control register */
61ce0618beSEmmanuel Vadot #define	AW_MMC_DRV_DL		0x140	/* Drive Delay control register */
62ce0618beSEmmanuel Vadot #define	AW_MMC_SAMP_DL		0x144	/* Sample Delay controle register */
63ce0618beSEmmanuel Vadot #define	AW_MMC_DS_DL		0x148	/* Data strobe delay control register */
64ce0618beSEmmanuel Vadot 
65b5be541fSEmmanuel Vadot #define	AW_MMC_FIFO		0x100	/* FIFO Access Address (A10/A20) */
66b5be541fSEmmanuel Vadot #define	A31_MMC_FIFO		0x200	/* FIFO Access Address (A31) */
67b5be541fSEmmanuel Vadot 
68b5be541fSEmmanuel Vadot /* AW_MMC_GCTL */
69b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_SOFT_RST		(1U << 0)
70b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_FIFO_RST		(1U << 1)
71b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_DMA_RST		(1U << 2)
72b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_INT_ENB		(1U << 4)
73b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_DMA_ENB		(1U << 5)
74b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_CD_DBC_ENB		(1U << 8)
75b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_DDR_MOD_SEL		(1U << 10)
76b5be541fSEmmanuel Vadot #define	AW_MMC_CTRL_FIFO_AC_MOD		(1U << 31)
77b5be541fSEmmanuel Vadot #define	AW_MMC_RESET					\
78b5be541fSEmmanuel Vadot 	(AW_MMC_CTRL_SOFT_RST | AW_MMC_CTRL_FIFO_RST | AW_MMC_CTRL_DMA_RST)
79b5be541fSEmmanuel Vadot 
80b5be541fSEmmanuel Vadot /* AW_MMC_CKCR */
81b5be541fSEmmanuel Vadot #define	AW_MMC_CKCR_CCLK_ENB		(1U << 16)
82b5be541fSEmmanuel Vadot #define	AW_MMC_CKCR_CCLK_CTRL		(1U << 17)
83ce0618beSEmmanuel Vadot #define	AW_MMC_CKCR_CCLK_MASK_DATA0	(1U << 31)
84b5be541fSEmmanuel Vadot #define	AW_MMC_CKCR_CCLK_DIV		0xff
85b5be541fSEmmanuel Vadot 
86b5be541fSEmmanuel Vadot /* AW_MMC_TMOR */
87b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR_RTO_LMT_SHIFT(x)	x		/* Response timeout limit */
88b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR_RTO_LMT_MASK	0xff
89b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR_DTO_LMT_SHIFT(x)	(x << 8)	/* Data timeout limit */
90b5be541fSEmmanuel Vadot #define	AW_MMC_TMOR_DTO_LMT_MASK	0xffffff
91b5be541fSEmmanuel Vadot 
92b5be541fSEmmanuel Vadot /* AW_MMC_BWDR */
93b5be541fSEmmanuel Vadot #define	AW_MMC_BWDR1			0
94b5be541fSEmmanuel Vadot #define	AW_MMC_BWDR4			1
95b5be541fSEmmanuel Vadot #define	AW_MMC_BWDR8			2
96b5be541fSEmmanuel Vadot 
97b5be541fSEmmanuel Vadot /* AW_MMC_CMDR */
98b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_RESP_RCV		(1U << 6)
99b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_LONG_RESP		(1U << 7)
100b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_CHK_RESP_CRC	(1U << 8)
101b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_DATA_TRANS		(1U << 9)
102b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_DIR_WRITE		(1U << 10)
103b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_TRANS_MODE_STREAM	(1U << 11)
104b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_STOP_CMD_FLAG	(1U << 12)
105b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_WAIT_PRE_OVER	(1U << 13)
106b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_STOP_ABT_CMD	(1U << 14)
107b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_SEND_INIT_SEQ	(1U << 15)
108b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_PRG_CLK		(1U << 21)
109b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_RD_CEDATA_DEV	(1U << 22)
110b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_CCS_EXP		(1U << 23)
111b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_MOD_SHIFT	24
112b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_MOD_NORMAL	0
113b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_MOD_MANDATORY	1
114b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_MOD_ALT	2
115b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_EXP_BOOT_ACK	(1U << 26)
116b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_BOOT_ABT		(1U << 27)
117b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_VOL_SW		(1U << 28)
118b5be541fSEmmanuel Vadot #define	AW_MMC_CMDR_LOAD		(1U << 31)
119b5be541fSEmmanuel Vadot 
120b5be541fSEmmanuel Vadot /* AW_MMC_IMKR and AW_MMC_RISR */
121b5be541fSEmmanuel Vadot #define	AW_MMC_INT_RESP_ERR	(1U << 1)
122b5be541fSEmmanuel Vadot #define	AW_MMC_INT_CMD_DONE		(1U << 2)
123b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_OVER		(1U << 3)
124b5be541fSEmmanuel Vadot #define	AW_MMC_INT_TX_DATA_REQ		(1U << 4)
125b5be541fSEmmanuel Vadot #define	AW_MMC_INT_RX_DATA_REQ		(1U << 5)
126b5be541fSEmmanuel Vadot #define	AW_MMC_INT_RESP_CRC_ERR		(1U << 6)
127b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_CRC_ERR		(1U << 7)
128b5be541fSEmmanuel Vadot #define	AW_MMC_INT_RESP_TIMEOUT		(1U << 8)
129b5be541fSEmmanuel Vadot #define	AW_MMC_INT_BOOT_ACK_RECV	(1U << 8)
130b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_TIMEOUT		(1U << 9)
131b5be541fSEmmanuel Vadot #define	AW_MMC_INT_BOOT_START		(1U << 9)
132b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_STARVE		(1U << 10)
133b5be541fSEmmanuel Vadot #define	AW_MMC_INT_VOL_CHG_DONE		(1U << 10)
134b5be541fSEmmanuel Vadot #define	AW_MMC_INT_FIFO_RUN_ERR		(1U << 11)
135b5be541fSEmmanuel Vadot #define	AW_MMC_INT_CMD_BUSY		(1U << 12)
136b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_START_ERR	(1U << 13)
137b5be541fSEmmanuel Vadot #define	AW_MMC_INT_AUTO_STOP_DONE	(1U << 14)
138b5be541fSEmmanuel Vadot #define	AW_MMC_INT_DATA_END_BIT_ERR	(1U << 15)
139b5be541fSEmmanuel Vadot #define	AW_MMC_INT_SDIO			(1U << 16)
140b5be541fSEmmanuel Vadot #define	AW_MMC_INT_CARD_INSERT		(1U << 30)
141b5be541fSEmmanuel Vadot #define	AW_MMC_INT_CARD_REMOVE		(1U << 31)
142b5be541fSEmmanuel Vadot #define	AW_MMC_INT_ERR_BIT				\
143b5be541fSEmmanuel Vadot 	(AW_MMC_INT_RESP_ERR | AW_MMC_INT_RESP_CRC_ERR |	\
144b5be541fSEmmanuel Vadot 	 AW_MMC_INT_DATA_CRC_ERR | AW_MMC_INT_RESP_TIMEOUT |	\
145b5be541fSEmmanuel Vadot 	 AW_MMC_INT_FIFO_RUN_ERR |	AW_MMC_INT_CMD_BUSY |	\
146b5be541fSEmmanuel Vadot 	 AW_MMC_INT_DATA_START_ERR | AW_MMC_INT_DATA_END_BIT_ERR)
147b5be541fSEmmanuel Vadot 
148b5be541fSEmmanuel Vadot /* AW_MMC_STAR */
149b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FIFO_RX_LEVEL	(1U << 0)
150b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FIFO_TX_LEVEL	(1U << 1)
151b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FIFO_EMPTY		(1U << 2)
152b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FIFO_FULL		(1U << 3)
153b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_CARD_PRESENT	(1U << 8)
154b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_CARD_BUSY		(1U << 9)
155b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_FSM_BUSY		(1U << 10)
156b5be541fSEmmanuel Vadot #define	AW_MMC_STAR_DMA_REQ			(1U << 31)
157b5be541fSEmmanuel Vadot 
158b5be541fSEmmanuel Vadot /* AW_MMC_FUNS */
159b5be541fSEmmanuel Vadot #define	AW_MMC_CE_ATA_ON		(0xceaaU << 16)
160b5be541fSEmmanuel Vadot #define	AW_MMC_SEND_IRQ_RESP		(1U << 0)
161b5be541fSEmmanuel Vadot #define	AW_MMC_SDIO_RD_WAIT		(1U << 1)
162b5be541fSEmmanuel Vadot #define	AW_MMC_ABT_RD_DATA		(1U << 2)
163b5be541fSEmmanuel Vadot #define	AW_MMC_SEND_CC_SD		(1U << 8)
164b5be541fSEmmanuel Vadot #define	AW_MMC_SEND_AUTOSTOP_CC_SD	(1U << 9)
165b5be541fSEmmanuel Vadot #define	AW_MMC_CE_ATA_DEV_INT_ENB	(1U << 10)
166b5be541fSEmmanuel Vadot 
167ce0618beSEmmanuel Vadot /* AW_MMC_NTSR */
168ce0618beSEmmanuel Vadot #define	AW_MMC_NTSR_MODE_SELECT		(1U << 31)
169ce0618beSEmmanuel Vadot 
170b5be541fSEmmanuel Vadot /* IDMA CONTROLLER BUS MOD BIT FIELD */
171b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC_IDMAC_SOFT_RST	(1U << 0)
172b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC_IDMAC_FIX_BURST	(1U << 1)
173b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC_IDMAC_IDMA_ON	(1U << 7)
174b5be541fSEmmanuel Vadot #define	AW_MMC_DMAC_IDMAC_REFETCH_DES	(1U << 31)
175b5be541fSEmmanuel Vadot 
176b5be541fSEmmanuel Vadot /* AW_MMC_IDST */
177b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_TX_INT		(1U << 0)
178b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_RX_INT		(1U << 1)
179b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_FATAL_BERR_INT	(1U << 2)
180b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_DES_UNAVL_INT	(1U << 4)
181b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_ERR_FLAG_SUM	(1U << 5)
182b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_NOR_INT_SUM		(1U << 8)
183b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_ABN_INT_SUM		(1U << 9)
184b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_HOST_ABT_INTX	(1U << 10)
185b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_HOST_ABT_INRX	(1U << 10)
186b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_IDLE		(0U << 13)
187b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_SUSPEND		(1U << 13)
188b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_DESC_RD		(2U << 13)
189b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_DESC_CHECK		(3U << 13)
190b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_RD_REQ_WAIT		(4U << 13)
191b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_WR_REQ_WAIT		(5U << 13)
192b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_RD			(6U << 13)
193b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_WR			(7U << 13)
194b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_DESC_CLOSE		(8U << 13)
195b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_ERROR				\
196b5be541fSEmmanuel Vadot 	(AW_MMC_IDST_FATAL_BERR_INT | AW_MMC_IDST_ERR_FLAG_SUM |	\
197b5be541fSEmmanuel Vadot 	 AW_MMC_IDST_DES_UNAVL_INT | AW_MMC_IDST_ABN_INT_SUM)
198b5be541fSEmmanuel Vadot #define	AW_MMC_IDST_COMPLETE				\
199b5be541fSEmmanuel Vadot 	(AW_MMC_IDST_TX_INT | AW_MMC_IDST_RX_INT)
200b5be541fSEmmanuel Vadot 
201ce0618beSEmmanuel Vadot /* AW_MMC_DDR_SBIT_DET */
202ce0618beSEmmanuel Vadot #define	AW_MMC_DDR_SBIT_HS_MD_EN	(1U << 31)
203ce0618beSEmmanuel Vadot 
204ce0618beSEmmanuel Vadot /* AW_MMC_SAMP */
205ce0618beSEmmanuel Vadot #define	AW_MMC_SAMP_DL_SW_EN		(1U << 7)
206ce0618beSEmmanuel Vadot 
207b5be541fSEmmanuel Vadot /* The DMA descriptor table. */
208b5be541fSEmmanuel Vadot struct aw_mmc_dma_desc {
209b5be541fSEmmanuel Vadot 	uint32_t config;
210b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_DIC		(1U << 1)	/* Disable Interrupt Completion */
211b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_LD		(1U << 2)	/* Last DES */
212b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_FD		(1U << 3)	/* First DES */
213b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_CH		(1U << 4)	/* CHAIN MOD */
214b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_ER		(1U << 5)	/* End of Ring (undocumented register) */
215b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_CES		(1U << 30)	/* Card Error Summary */
216b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_CONFIG_OWN		(1U << 31)	/* DES Own Flag */
217b5be541fSEmmanuel Vadot 	uint32_t buf_size;
218b5be541fSEmmanuel Vadot 	uint32_t buf_addr;
219b5be541fSEmmanuel Vadot 	uint32_t next;
220b5be541fSEmmanuel Vadot };
221b5be541fSEmmanuel Vadot 
222b5be541fSEmmanuel Vadot #define	AW_MMC_DMA_ALIGN	4
223b5be541fSEmmanuel Vadot 
224b5be541fSEmmanuel Vadot #endif /* _AW_MMC_H_ */
225