xref: /freebsd/sys/arm/allwinner/a64/a64_padconf.c (revision fdafd315ad0d0f28a11b9fb4476a9ab059c62b92)
125cd5941SJared McNeill /*-
225cd5941SJared McNeill  * Copyright (c) 2016 Jared McNeill <jmcneill@invisible.ca>
325cd5941SJared McNeill  *
425cd5941SJared McNeill  * Redistribution and use in source and binary forms, with or without
525cd5941SJared McNeill  * modification, are permitted provided that the following conditions
625cd5941SJared McNeill  * are met:
725cd5941SJared McNeill  * 1. Redistributions of source code must retain the above copyright
825cd5941SJared McNeill  *    notice, this list of conditions and the following disclaimer.
925cd5941SJared McNeill  * 2. Redistributions in binary form must reproduce the above copyright
1025cd5941SJared McNeill  *    notice, this list of conditions and the following disclaimer in the
1125cd5941SJared McNeill  *    documentation and/or other materials provided with the distribution.
1225cd5941SJared McNeill  *
1325cd5941SJared McNeill  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
1425cd5941SJared McNeill  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
1525cd5941SJared McNeill  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
1625cd5941SJared McNeill  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
1725cd5941SJared McNeill  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
1825cd5941SJared McNeill  * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
1925cd5941SJared McNeill  * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
2025cd5941SJared McNeill  * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
2125cd5941SJared McNeill  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2225cd5941SJared McNeill  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2325cd5941SJared McNeill  * SUCH DAMAGE.
2425cd5941SJared McNeill  */
2525cd5941SJared McNeill 
2625cd5941SJared McNeill #include <sys/param.h>
2725cd5941SJared McNeill #include <sys/systm.h>
2825cd5941SJared McNeill #include <sys/kernel.h>
2925cd5941SJared McNeill #include <sys/types.h>
3025cd5941SJared McNeill 
3125cd5941SJared McNeill #include <arm/allwinner/allwinner_pinctrl.h>
3225cd5941SJared McNeill 
3325cd5941SJared McNeill #include "opt_soc.h"
3425cd5941SJared McNeill 
3525cd5941SJared McNeill #ifdef SOC_ALLWINNER_A64
3625cd5941SJared McNeill 
3725cd5941SJared McNeill static const struct allwinner_pins a64_pins[] = {
38*d07cc22bSEmmanuel Vadot 	{ "PB0",  1, 0,   { "gpio_in", "gpio_out", "uart2", NULL, "jtag", NULL, "pb_eint0" }, 6, 0, 0},
39*d07cc22bSEmmanuel Vadot 	{ "PB1",  1, 1,   { "gpio_in", "gpio_out", "uart2", NULL, "jtag", "sim", "pb_eint1" }, 6, 1, 0},
40*d07cc22bSEmmanuel Vadot 	{ "PB2",  1, 2,   { "gpio_in", "gpio_out", "uart2", NULL, "jtag", "sim", "pb_eint2" }, 6, 2, 0},
41*d07cc22bSEmmanuel Vadot 	{ "PB3",  1, 3,   { "gpio_in", "gpio_out", "uart2", "i2s0", "jtag", "sim", "pb_eint3" }, 6, 3, 0},
42*d07cc22bSEmmanuel Vadot 	{ "PB4",  1, 4,   { "gpio_in", "gpio_out", "aif2", "pcm0", NULL, "sim", "pb_eint4" }, 6, 4, 0},
43*d07cc22bSEmmanuel Vadot 	{ "PB5",  1, 5,   { "gpio_in", "gpio_out", "aif2", "pcm0", NULL, "sim", "pb_eint5" }, 6, 5, 0},
44*d07cc22bSEmmanuel Vadot 	{ "PB6",  1, 6,   { "gpio_in", "gpio_out", "aif2", "pcm0", NULL, "sim", "pb_eint6" }, 6, 6, 0},
45*d07cc22bSEmmanuel Vadot 	{ "PB7",  1, 7,   { "gpio_in", "gpio_out", "aif2", "pcm0", NULL, "sim", "pb_eint7" }, 6, 7, 0},
46*d07cc22bSEmmanuel Vadot 	{ "PB8",  1, 8,   { "gpio_in", "gpio_out", NULL, NULL, "uart0", NULL, "pb_eint8" }, 6, 8, 0},
47*d07cc22bSEmmanuel Vadot 	{ "PB9",  1, 9,   { "gpio_in", "gpio_out", NULL, NULL, "uart0", NULL, "pb_eint9" }, 6, 9, 0},
4825cd5941SJared McNeill 
4925cd5941SJared McNeill 	{ "PC0",  2, 0,   { "gpio_in", "gpio_out", "nand", NULL, "spi0" } },
5025cd5941SJared McNeill 	{ "PC1",  2, 1,   { "gpio_in", "gpio_out", "nand", "mmc2", "spi0" } },
5125cd5941SJared McNeill 	{ "PC2",  2, 2,   { "gpio_in", "gpio_out", "nand", NULL, "spi0" } },
5225cd5941SJared McNeill 	{ "PC3",  2, 3,   { "gpio_in", "gpio_out", "nand", NULL, "spi0" } },
5325cd5941SJared McNeill 	{ "PC4",  2, 4,   { "gpio_in", "gpio_out", "nand" } },
5425cd5941SJared McNeill 	{ "PC5",  2, 5,   { "gpio_in", "gpio_out", "nand", "mmc2" } },
5525cd5941SJared McNeill 	{ "PC6",  2, 6,   { "gpio_in", "gpio_out", "nand", "mmc2" } },
5625cd5941SJared McNeill 	{ "PC7",  2, 7,   { "gpio_in", "gpio_out", "nand" } },
5725cd5941SJared McNeill 	{ "PC8",  2, 8,   { "gpio_in", "gpio_out", "nand", "mmc2" } },
5825cd5941SJared McNeill 	{ "PC9",  2, 9,   { "gpio_in", "gpio_out", "nand", "mmc2" } },
5925cd5941SJared McNeill 	{ "PC10", 2, 10,  { "gpio_in", "gpio_out", "nand", "mmc2" } },
6025cd5941SJared McNeill 	{ "PC11", 2, 11,  { "gpio_in", "gpio_out", "nand", "mmc2" } },
6125cd5941SJared McNeill 	{ "PC12", 2, 12,  { "gpio_in", "gpio_out", "nand", "mmc2" } },
6225cd5941SJared McNeill 	{ "PC13", 2, 13,  { "gpio_in", "gpio_out", "nand", "mmc2" } },
6325cd5941SJared McNeill 	{ "PC14", 2, 14,  { "gpio_in", "gpio_out", "nand", "mmc2" } },
6425cd5941SJared McNeill 	{ "PC15", 2, 15,  { "gpio_in", "gpio_out", "nand", "mmc2" } },
6525cd5941SJared McNeill 	{ "PC16", 2, 16,  { "gpio_in", "gpio_out", "nand", "mmc2" } },
6625cd5941SJared McNeill 
6725cd5941SJared McNeill 	{ "PD0",  3, 0,   { "gpio_in", "gpio_out", "lcd", "uart3", "spi1", "ccir" } },
6825cd5941SJared McNeill 	{ "PD1",  3, 1,   { "gpio_in", "gpio_out", "lcd", "uart3", "spi1", "ccir" } },
6925cd5941SJared McNeill 	{ "PD2",  3, 2,   { "gpio_in", "gpio_out", "lcd", "uart4", "spi1", "ccir" } },
7025cd5941SJared McNeill 	{ "PD3",  3, 3,   { "gpio_in", "gpio_out", "lcd", "uart4", "spi1", "ccir" } },
7125cd5941SJared McNeill 	{ "PD4",  3, 4,   { "gpio_in", "gpio_out", "lcd", "uart4", "spi1", "ccir" } },
7225cd5941SJared McNeill 	{ "PD5",  3, 5,   { "gpio_in", "gpio_out", "lcd", "uart4", "spi1", "ccir" } },
7325cd5941SJared McNeill 	{ "PD6",  3, 6,   { "gpio_in", "gpio_out", "lcd", NULL, NULL, "ccir" } },
7425cd5941SJared McNeill 	{ "PD7",  3, 7,   { "gpio_in", "gpio_out", "lcd", NULL, NULL, "ccir" } },
7525cd5941SJared McNeill 	{ "PD8",  3, 8,   { "gpio_in", "gpio_out", "lcd", NULL, "emac", "ccir" } },
7625cd5941SJared McNeill 	{ "PD9",  3, 9,   { "gpio_in", "gpio_out", "lcd", NULL, "emac", "ccir" } },
7725cd5941SJared McNeill 	{ "PD10", 3, 10,  { "gpio_in", "gpio_out", "lcd", NULL, "emac" } },
7825cd5941SJared McNeill 	{ "PD11", 3, 11,  { "gpio_in", "gpio_out", "lcd", NULL, "emac" } },
7925cd5941SJared McNeill 	{ "PD12", 3, 12,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac" } },
8025cd5941SJared McNeill 	{ "PD13", 3, 13,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac" } },
8125cd5941SJared McNeill 	{ "PD14", 3, 14,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac" } },
8225cd5941SJared McNeill 	{ "PD15", 3, 15,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac", "ccir" } },
8325cd5941SJared McNeill 	{ "PD16", 3, 16,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac", "ccir" } },
8425cd5941SJared McNeill 	{ "PD17", 3, 17,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac" } },
8525cd5941SJared McNeill 	{ "PD18", 3, 18,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac" } },
8625cd5941SJared McNeill 	{ "PD19", 3, 19,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac" } },
8725cd5941SJared McNeill 	{ "PD20", 3, 20,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac" } },
8825cd5941SJared McNeill 	{ "PD21", 3, 21,  { "gpio_in", "gpio_out", "lcd", "lvds", "emac" } },
8925cd5941SJared McNeill 	{ "PD22", 3, 22,  { "gpio_in", "gpio_out", "pwm0", NULL, "emac" } },
9025cd5941SJared McNeill 	{ "PD23", 3, 23,  { "gpio_in", "gpio_out", NULL, NULL, "emac" } },
9125cd5941SJared McNeill 	{ "PD24", 3, 24,  { "gpio_in", "gpio_out" } },
9225cd5941SJared McNeill 
9325cd5941SJared McNeill 	{ "PE0",  4, 0,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
9425cd5941SJared McNeill 	{ "PE1",  4, 1,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
9525cd5941SJared McNeill 	{ "PE2",  4, 2,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
9625cd5941SJared McNeill 	{ "PE3",  4, 3,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
9725cd5941SJared McNeill 	{ "PE4",  4, 4,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
9825cd5941SJared McNeill 	{ "PE5",  4, 5,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
9925cd5941SJared McNeill 	{ "PE6",  4, 6,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
10025cd5941SJared McNeill 	{ "PE7",  4, 7,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
10125cd5941SJared McNeill 	{ "PE8",  4, 8,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
10225cd5941SJared McNeill 	{ "PE9",  4, 9,   { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
10325cd5941SJared McNeill 	{ "PE10", 4, 10,  { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
10425cd5941SJared McNeill 	{ "PE11", 4, 11,  { "gpio_in", "gpio_out", "csi", NULL, "ts" } },
10525cd5941SJared McNeill 	{ "PE12", 4, 12,  { "gpio_in", "gpio_out", "csi" } },
10625cd5941SJared McNeill 	{ "PE13", 4, 13,  { "gpio_in", "gpio_out", "csi" } },
10725cd5941SJared McNeill 	{ "PE14", 4, 14,  { "gpio_in", "gpio_out", "pll_lock", "twi2" } },
10825cd5941SJared McNeill 	{ "PE15", 4, 15,  { "gpio_in", "gpio_out", NULL, "twi2" } },
10925cd5941SJared McNeill 	{ "PE16", 4, 16,  { "gpio_in", "gpio_out" } },
11025cd5941SJared McNeill 	{ "PE17", 4, 17,  { "gpio_in", "gpio_out" } },
11125cd5941SJared McNeill 
11225cd5941SJared McNeill 	{ "PF0",  5, 0,   { "gpio_in", "gpio_out", "mmc0", "jtag" } },
11325cd5941SJared McNeill 	{ "PF1",  5, 1,   { "gpio_in", "gpio_out", "mmc0", "jtag" } },
11425cd5941SJared McNeill 	{ "PF2",  5, 2,   { "gpio_in", "gpio_out", "mmc0", "uart0" } },
11525cd5941SJared McNeill 	{ "PF3",  5, 3,   { "gpio_in", "gpio_out", "mmc0", "jtag" } },
11625cd5941SJared McNeill 	{ "PF4",  5, 4,   { "gpio_in", "gpio_out", "mmc0", "uart0" } },
11725cd5941SJared McNeill 	{ "PF5",  5, 5,   { "gpio_in", "gpio_out", "mmc0", "jtag" } },
11825cd5941SJared McNeill 	{ "PF6",  5, 6,   { "gpio_in", "gpio_out" } },
11925cd5941SJared McNeill 
120*d07cc22bSEmmanuel Vadot 	{ "PG0",  6, 0,   { "gpio_in", "gpio_out", "mmc1", NULL, NULL, NULL, "pg_eint0" }, 6, 0, 1},
121*d07cc22bSEmmanuel Vadot 	{ "PG1",  6, 1,   { "gpio_in", "gpio_out", "mmc1", NULL, NULL, NULL, "pg_eint1" }, 6, 1, 1},
122*d07cc22bSEmmanuel Vadot 	{ "PG2",  6, 2,   { "gpio_in", "gpio_out", "mmc1", NULL, NULL, NULL, "pg_eint2" }, 6, 2, 1},
123*d07cc22bSEmmanuel Vadot 	{ "PG3",  6, 3,   { "gpio_in", "gpio_out", "mmc1", NULL, NULL, NULL, "pg_eint3" }, 6, 3, 1},
124*d07cc22bSEmmanuel Vadot 	{ "PG4",  6, 4,   { "gpio_in", "gpio_out", "mmc1", NULL, NULL, NULL, "pg_eint4" }, 6, 4, 1},
125*d07cc22bSEmmanuel Vadot 	{ "PG5",  6, 5,   { "gpio_in", "gpio_out", "mmc1", NULL, NULL, NULL, "pg_eint5" }, 6, 5, 1},
126*d07cc22bSEmmanuel Vadot 	{ "PG6",  6, 6,   { "gpio_in", "gpio_out", "uart1", NULL, NULL, NULL, "pg_eint6" }, 6, 6, 1},
127*d07cc22bSEmmanuel Vadot 	{ "PG7",  6, 7,   { "gpio_in", "gpio_out", "uart1", NULL, NULL, NULL, "pg_eint7" }, 6, 7, 1},
128*d07cc22bSEmmanuel Vadot 	{ "PG8",  6, 8,   { "gpio_in", "gpio_out", "uart1", NULL, NULL, NULL, "pg_eint8" }, 6, 8, 1},
129*d07cc22bSEmmanuel Vadot 	{ "PG9",  6, 9,   { "gpio_in", "gpio_out", "uart1", NULL, NULL, NULL, "pg_eint9" }, 6, 9, 1},
130*d07cc22bSEmmanuel Vadot 	{ "PG10", 6, 10,  { "gpio_in", "gpio_out", "aif3", "pcm1", NULL, NULL, "pg_eint10" }, 6, 10, 1},
131*d07cc22bSEmmanuel Vadot 	{ "PG11", 6, 11,  { "gpio_in", "gpio_out", "aif3", "pcm1", NULL, NULL, "pg_eint11" }, 6, 11, 1},
132*d07cc22bSEmmanuel Vadot 	{ "PG12", 6, 12,  { "gpio_in", "gpio_out", "aif3", "pcm1", NULL, NULL, "pg_eint12" }, 6, 12, 1},
133*d07cc22bSEmmanuel Vadot 	{ "PG13", 6, 13,  { "gpio_in", "gpio_out", "aif3", "pcm1", NULL, NULL, "pg_eint13" }, 6, 13, 1},
13425cd5941SJared McNeill 
135*d07cc22bSEmmanuel Vadot 	{ "PH0",  7, 0,   { "gpio_in", "gpio_out", "i2c0", NULL, NULL, NULL, "ph_eint0" }, 6, 0, 2},
136*d07cc22bSEmmanuel Vadot 	{ "PH1",  7, 1,   { "gpio_in", "gpio_out", "i2c0", NULL, NULL, NULL, "ph_eint1" }, 6, 1, 2},
137*d07cc22bSEmmanuel Vadot 	{ "PH2",  7, 2,   { "gpio_in", "gpio_out", "i2c1", NULL, NULL, NULL, "ph_eint2" }, 6, 2, 2},
138*d07cc22bSEmmanuel Vadot 	{ "PH3",  7, 3,   { "gpio_in", "gpio_out", "i2c1", NULL, NULL, NULL, "ph_eint3" }, 6, 3, 2},
139*d07cc22bSEmmanuel Vadot 	{ "PH4",  7, 4,   { "gpio_in", "gpio_out", "uart3", NULL, NULL, NULL, "ph_eint4" }, 6, 4, 2},
140*d07cc22bSEmmanuel Vadot 	{ "PH5",  7, 5,   { "gpio_in", "gpio_out", "uart3", NULL, NULL, NULL, "ph_eint5" }, 6, 5, 2},
141*d07cc22bSEmmanuel Vadot 	{ "PH6",  7, 6,   { "gpio_in", "gpio_out", "uart3", NULL, NULL, NULL, "ph_eint6" }, 6, 6, 2},
142*d07cc22bSEmmanuel Vadot 	{ "PH7",  7, 7,   { "gpio_in", "gpio_out", "uart3", NULL, NULL, NULL, "ph_eint7" }, 6, 7, 2},
143*d07cc22bSEmmanuel Vadot 	{ "PH8",  7, 8,   { "gpio_in", "gpio_out", "owa", NULL, NULL, NULL, "ph_eint8" }, 6, 8, 2},
144*d07cc22bSEmmanuel Vadot 	{ "PH9",  7, 9,   { "gpio_in", "gpio_out", NULL, NULL, NULL, NULL, "ph_eint9" }, 6, 9, 2},
145*d07cc22bSEmmanuel Vadot 	{ "PH10", 7, 10,  { "gpio_in", "gpio_out", "mic", NULL, NULL, NULL, "ph_eint10" }, 6, 10, 2},
146*d07cc22bSEmmanuel Vadot 	{ "PH11", 7, 11,  { "gpio_in", "gpio_out", "mic", NULL, NULL, NULL, "ph_eint11" }, 6, 11, 2},
14725cd5941SJared McNeill };
14825cd5941SJared McNeill 
14925cd5941SJared McNeill const struct allwinner_padconf a64_padconf = {
15025cd5941SJared McNeill 	.npins = nitems(a64_pins),
15125cd5941SJared McNeill 	.pins = a64_pins,
15225cd5941SJared McNeill };
15325cd5941SJared McNeill 
15425cd5941SJared McNeill #endif /* !SOC_ALLWINNER_A64 */
155