1501ce0d8SAndrew Turner /*-
2501ce0d8SAndrew Turner * Copyright (c) 2014-2016 Jared D. McNeill <jmcneill@invisible.ca>
3501ce0d8SAndrew Turner * All rights reserved.
4501ce0d8SAndrew Turner *
5501ce0d8SAndrew Turner * Redistribution and use in source and binary forms, with or without
6501ce0d8SAndrew Turner * modification, are permitted provided that the following conditions
7501ce0d8SAndrew Turner * are met:
8501ce0d8SAndrew Turner * 1. Redistributions of source code must retain the above copyright
9501ce0d8SAndrew Turner * notice, this list of conditions and the following disclaimer.
10501ce0d8SAndrew Turner * 2. Redistributions in binary form must reproduce the above copyright
11501ce0d8SAndrew Turner * notice, this list of conditions and the following disclaimer in the
12501ce0d8SAndrew Turner * documentation and/or other materials provided with the distribution.
13501ce0d8SAndrew Turner *
14501ce0d8SAndrew Turner * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
15501ce0d8SAndrew Turner * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
16501ce0d8SAndrew Turner * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
17501ce0d8SAndrew Turner * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
18501ce0d8SAndrew Turner * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
19501ce0d8SAndrew Turner * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
20501ce0d8SAndrew Turner * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
21501ce0d8SAndrew Turner * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
22501ce0d8SAndrew Turner * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23501ce0d8SAndrew Turner * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24501ce0d8SAndrew Turner * SUCH DAMAGE.
25501ce0d8SAndrew Turner *
26501ce0d8SAndrew Turner */
27501ce0d8SAndrew Turner
28501ce0d8SAndrew Turner /*
29501ce0d8SAndrew Turner * Allwinner A10/A20 DMA controller
30501ce0d8SAndrew Turner */
31501ce0d8SAndrew Turner
32501ce0d8SAndrew Turner #include <sys/param.h>
33501ce0d8SAndrew Turner #include <sys/systm.h>
34501ce0d8SAndrew Turner #include <sys/bus.h>
35501ce0d8SAndrew Turner #include <sys/rman.h>
36501ce0d8SAndrew Turner #include <sys/condvar.h>
37501ce0d8SAndrew Turner #include <sys/kernel.h>
38e2e050c8SConrad Meyer #include <sys/lock.h>
39501ce0d8SAndrew Turner #include <sys/module.h>
40e2e050c8SConrad Meyer #include <sys/mutex.h>
41501ce0d8SAndrew Turner
42501ce0d8SAndrew Turner #include <machine/bus.h>
43501ce0d8SAndrew Turner
44501ce0d8SAndrew Turner #include <dev/ofw/ofw_bus.h>
45501ce0d8SAndrew Turner #include <dev/ofw/ofw_bus_subr.h>
46501ce0d8SAndrew Turner
47501ce0d8SAndrew Turner #include <arm/allwinner/a10_dmac.h>
48*be82b3a0SEmmanuel Vadot #include <dev/clk/clk.h>
49501ce0d8SAndrew Turner
50501ce0d8SAndrew Turner #include "sunxi_dma_if.h"
51501ce0d8SAndrew Turner
52501ce0d8SAndrew Turner #define NDMA_CHANNELS 8
53501ce0d8SAndrew Turner #define DDMA_CHANNELS 8
54501ce0d8SAndrew Turner
55501ce0d8SAndrew Turner enum a10dmac_type {
56501ce0d8SAndrew Turner CH_NDMA,
57501ce0d8SAndrew Turner CH_DDMA
58501ce0d8SAndrew Turner };
59501ce0d8SAndrew Turner
60501ce0d8SAndrew Turner struct a10dmac_softc;
61501ce0d8SAndrew Turner
62501ce0d8SAndrew Turner struct a10dmac_channel {
63501ce0d8SAndrew Turner struct a10dmac_softc * ch_sc;
64501ce0d8SAndrew Turner uint8_t ch_index;
65501ce0d8SAndrew Turner enum a10dmac_type ch_type;
66501ce0d8SAndrew Turner void (*ch_callback)(void *);
67501ce0d8SAndrew Turner void * ch_callbackarg;
68501ce0d8SAndrew Turner uint32_t ch_regoff;
69501ce0d8SAndrew Turner };
70501ce0d8SAndrew Turner
71501ce0d8SAndrew Turner struct a10dmac_softc {
72501ce0d8SAndrew Turner struct resource * sc_res[2];
73501ce0d8SAndrew Turner struct mtx sc_mtx;
74501ce0d8SAndrew Turner void * sc_ih;
75501ce0d8SAndrew Turner
76501ce0d8SAndrew Turner struct a10dmac_channel sc_ndma_channels[NDMA_CHANNELS];
77501ce0d8SAndrew Turner struct a10dmac_channel sc_ddma_channels[DDMA_CHANNELS];
78501ce0d8SAndrew Turner };
79501ce0d8SAndrew Turner
80501ce0d8SAndrew Turner static struct resource_spec a10dmac_spec[] = {
81501ce0d8SAndrew Turner { SYS_RES_MEMORY, 0, RF_ACTIVE },
82501ce0d8SAndrew Turner { SYS_RES_IRQ, 0, RF_ACTIVE },
83501ce0d8SAndrew Turner { -1, 0 }
84501ce0d8SAndrew Turner };
85501ce0d8SAndrew Turner
86501ce0d8SAndrew Turner #define DMA_READ(sc, reg) bus_read_4((sc)->sc_res[0], (reg))
87501ce0d8SAndrew Turner #define DMA_WRITE(sc, reg, val) bus_write_4((sc)->sc_res[0], (reg), (val))
88501ce0d8SAndrew Turner #define DMACH_READ(ch, reg) \
89501ce0d8SAndrew Turner DMA_READ((ch)->ch_sc, (reg) + (ch)->ch_regoff)
90501ce0d8SAndrew Turner #define DMACH_WRITE(ch, reg, val) \
91501ce0d8SAndrew Turner DMA_WRITE((ch)->ch_sc, (reg) + (ch)->ch_regoff, (val))
92501ce0d8SAndrew Turner
93501ce0d8SAndrew Turner static void a10dmac_intr(void *);
94501ce0d8SAndrew Turner
95501ce0d8SAndrew Turner static int
a10dmac_probe(device_t dev)96501ce0d8SAndrew Turner a10dmac_probe(device_t dev)
97501ce0d8SAndrew Turner {
98501ce0d8SAndrew Turner if (!ofw_bus_status_okay(dev))
99501ce0d8SAndrew Turner return (ENXIO);
100501ce0d8SAndrew Turner
101501ce0d8SAndrew Turner if (!ofw_bus_is_compatible(dev, "allwinner,sun4i-a10-dma"))
102501ce0d8SAndrew Turner return (ENXIO);
103501ce0d8SAndrew Turner
104501ce0d8SAndrew Turner device_set_desc(dev, "Allwinner DMA controller");
105501ce0d8SAndrew Turner return (BUS_PROBE_DEFAULT);
106501ce0d8SAndrew Turner }
107501ce0d8SAndrew Turner
108501ce0d8SAndrew Turner static int
a10dmac_attach(device_t dev)109501ce0d8SAndrew Turner a10dmac_attach(device_t dev)
110501ce0d8SAndrew Turner {
111501ce0d8SAndrew Turner struct a10dmac_softc *sc;
112501ce0d8SAndrew Turner unsigned int index;
1136a05f063SJared McNeill clk_t clk;
114501ce0d8SAndrew Turner int error;
115501ce0d8SAndrew Turner
116501ce0d8SAndrew Turner sc = device_get_softc(dev);
117501ce0d8SAndrew Turner
118501ce0d8SAndrew Turner if (bus_alloc_resources(dev, a10dmac_spec, sc->sc_res)) {
119501ce0d8SAndrew Turner device_printf(dev, "cannot allocate resources for device\n");
120501ce0d8SAndrew Turner return (ENXIO);
121501ce0d8SAndrew Turner }
122501ce0d8SAndrew Turner
123501ce0d8SAndrew Turner mtx_init(&sc->sc_mtx, "a10 dmac", NULL, MTX_SPIN);
124501ce0d8SAndrew Turner
125501ce0d8SAndrew Turner /* Activate DMA controller clock */
126dac93553SMichal Meloun error = clk_get_by_ofw_index(dev, 0, 0, &clk);
1276a05f063SJared McNeill if (error != 0) {
1286a05f063SJared McNeill device_printf(dev, "cannot get clock\n");
1296a05f063SJared McNeill return (error);
1306a05f063SJared McNeill }
1316a05f063SJared McNeill error = clk_enable(clk);
1326a05f063SJared McNeill if (error != 0) {
1336a05f063SJared McNeill device_printf(dev, "cannot enable clock\n");
1346a05f063SJared McNeill return (error);
1356a05f063SJared McNeill }
136501ce0d8SAndrew Turner
137501ce0d8SAndrew Turner /* Disable all interrupts and clear pending status */
138501ce0d8SAndrew Turner DMA_WRITE(sc, AWIN_DMA_IRQ_EN_REG, 0);
139501ce0d8SAndrew Turner DMA_WRITE(sc, AWIN_DMA_IRQ_PEND_STA_REG, ~0);
140501ce0d8SAndrew Turner
141501ce0d8SAndrew Turner /* Initialize channels */
142501ce0d8SAndrew Turner for (index = 0; index < NDMA_CHANNELS; index++) {
143501ce0d8SAndrew Turner sc->sc_ndma_channels[index].ch_sc = sc;
144501ce0d8SAndrew Turner sc->sc_ndma_channels[index].ch_index = index;
145501ce0d8SAndrew Turner sc->sc_ndma_channels[index].ch_type = CH_NDMA;
146501ce0d8SAndrew Turner sc->sc_ndma_channels[index].ch_callback = NULL;
147501ce0d8SAndrew Turner sc->sc_ndma_channels[index].ch_callbackarg = NULL;
148501ce0d8SAndrew Turner sc->sc_ndma_channels[index].ch_regoff = AWIN_NDMA_REG(index);
149501ce0d8SAndrew Turner DMACH_WRITE(&sc->sc_ndma_channels[index], AWIN_NDMA_CTL_REG, 0);
150501ce0d8SAndrew Turner }
151501ce0d8SAndrew Turner for (index = 0; index < DDMA_CHANNELS; index++) {
152501ce0d8SAndrew Turner sc->sc_ddma_channels[index].ch_sc = sc;
153501ce0d8SAndrew Turner sc->sc_ddma_channels[index].ch_index = index;
154501ce0d8SAndrew Turner sc->sc_ddma_channels[index].ch_type = CH_DDMA;
155501ce0d8SAndrew Turner sc->sc_ddma_channels[index].ch_callback = NULL;
156501ce0d8SAndrew Turner sc->sc_ddma_channels[index].ch_callbackarg = NULL;
157501ce0d8SAndrew Turner sc->sc_ddma_channels[index].ch_regoff = AWIN_DDMA_REG(index);
158501ce0d8SAndrew Turner DMACH_WRITE(&sc->sc_ddma_channels[index], AWIN_DDMA_CTL_REG, 0);
159501ce0d8SAndrew Turner }
160501ce0d8SAndrew Turner
161501ce0d8SAndrew Turner error = bus_setup_intr(dev, sc->sc_res[1], INTR_MPSAFE | INTR_TYPE_MISC,
162501ce0d8SAndrew Turner NULL, a10dmac_intr, sc, &sc->sc_ih);
163501ce0d8SAndrew Turner if (error != 0) {
164501ce0d8SAndrew Turner device_printf(dev, "could not setup interrupt handler\n");
165501ce0d8SAndrew Turner bus_release_resources(dev, a10dmac_spec, sc->sc_res);
166501ce0d8SAndrew Turner mtx_destroy(&sc->sc_mtx);
167501ce0d8SAndrew Turner return (ENXIO);
168501ce0d8SAndrew Turner }
169501ce0d8SAndrew Turner
170ddfb3d5aSJared McNeill OF_device_register_xref(OF_xref_from_node(ofw_bus_get_node(dev)), dev);
171501ce0d8SAndrew Turner return (0);
172501ce0d8SAndrew Turner }
173501ce0d8SAndrew Turner
174501ce0d8SAndrew Turner static void
a10dmac_intr(void * priv)175501ce0d8SAndrew Turner a10dmac_intr(void *priv)
176501ce0d8SAndrew Turner {
177501ce0d8SAndrew Turner struct a10dmac_softc *sc = priv;
178501ce0d8SAndrew Turner uint32_t sta, bit, mask;
179501ce0d8SAndrew Turner uint8_t index;
180501ce0d8SAndrew Turner
181501ce0d8SAndrew Turner sta = DMA_READ(sc, AWIN_DMA_IRQ_PEND_STA_REG);
182501ce0d8SAndrew Turner DMA_WRITE(sc, AWIN_DMA_IRQ_PEND_STA_REG, sta);
183501ce0d8SAndrew Turner
184501ce0d8SAndrew Turner while ((bit = ffs(sta & AWIN_DMA_IRQ_END_MASK)) != 0) {
185501ce0d8SAndrew Turner mask = (1U << (bit - 1));
186501ce0d8SAndrew Turner sta &= ~mask;
187501ce0d8SAndrew Turner /*
188501ce0d8SAndrew Turner * Map status bit to channel number. The status register is
189501ce0d8SAndrew Turner * encoded with two bits of status per channel (lowest bit
190501ce0d8SAndrew Turner * is half transfer pending, highest bit is end transfer
191501ce0d8SAndrew Turner * pending). The 8 normal DMA channel status are in the lower
192501ce0d8SAndrew Turner * 16 bits and the 8 dedicated DMA channel status are in
193501ce0d8SAndrew Turner * the upper 16 bits. The output is a channel number from 0-7.
194501ce0d8SAndrew Turner */
195501ce0d8SAndrew Turner index = ((bit - 1) / 2) & 7;
196501ce0d8SAndrew Turner if (mask & AWIN_DMA_IRQ_NDMA) {
197501ce0d8SAndrew Turner if (sc->sc_ndma_channels[index].ch_callback == NULL)
198501ce0d8SAndrew Turner continue;
199501ce0d8SAndrew Turner sc->sc_ndma_channels[index].ch_callback(
200501ce0d8SAndrew Turner sc->sc_ndma_channels[index].ch_callbackarg);
201501ce0d8SAndrew Turner } else {
202501ce0d8SAndrew Turner if (sc->sc_ddma_channels[index].ch_callback == NULL)
203501ce0d8SAndrew Turner continue;
204501ce0d8SAndrew Turner sc->sc_ddma_channels[index].ch_callback(
205501ce0d8SAndrew Turner sc->sc_ddma_channels[index].ch_callbackarg);
206501ce0d8SAndrew Turner }
207501ce0d8SAndrew Turner }
208501ce0d8SAndrew Turner }
209501ce0d8SAndrew Turner
210501ce0d8SAndrew Turner static uint32_t
a10dmac_read_ctl(struct a10dmac_channel * ch)211501ce0d8SAndrew Turner a10dmac_read_ctl(struct a10dmac_channel *ch)
212501ce0d8SAndrew Turner {
213501ce0d8SAndrew Turner if (ch->ch_type == CH_NDMA) {
214501ce0d8SAndrew Turner return (DMACH_READ(ch, AWIN_NDMA_CTL_REG));
215501ce0d8SAndrew Turner } else {
216501ce0d8SAndrew Turner return (DMACH_READ(ch, AWIN_DDMA_CTL_REG));
217501ce0d8SAndrew Turner }
218501ce0d8SAndrew Turner }
219501ce0d8SAndrew Turner
220501ce0d8SAndrew Turner static void
a10dmac_write_ctl(struct a10dmac_channel * ch,uint32_t val)221501ce0d8SAndrew Turner a10dmac_write_ctl(struct a10dmac_channel *ch, uint32_t val)
222501ce0d8SAndrew Turner {
223501ce0d8SAndrew Turner if (ch->ch_type == CH_NDMA) {
224501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_NDMA_CTL_REG, val);
225501ce0d8SAndrew Turner } else {
226501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_DDMA_CTL_REG, val);
227501ce0d8SAndrew Turner }
228501ce0d8SAndrew Turner }
229501ce0d8SAndrew Turner
230501ce0d8SAndrew Turner static int
a10dmac_set_config(device_t dev,void * priv,const struct sunxi_dma_config * cfg)231501ce0d8SAndrew Turner a10dmac_set_config(device_t dev, void *priv, const struct sunxi_dma_config *cfg)
232501ce0d8SAndrew Turner {
233501ce0d8SAndrew Turner struct a10dmac_channel *ch = priv;
234501ce0d8SAndrew Turner uint32_t val;
2356da90715SJared McNeill unsigned int dst_dw, dst_bl, dst_bs, dst_wc, dst_am;
2366da90715SJared McNeill unsigned int src_dw, src_bl, src_bs, src_wc, src_am;
237501ce0d8SAndrew Turner
238501ce0d8SAndrew Turner switch (cfg->dst_width) {
239501ce0d8SAndrew Turner case 8:
240501ce0d8SAndrew Turner dst_dw = AWIN_DMA_CTL_DATA_WIDTH_8;
241501ce0d8SAndrew Turner break;
242501ce0d8SAndrew Turner case 16:
243501ce0d8SAndrew Turner dst_dw = AWIN_DMA_CTL_DATA_WIDTH_16;
244501ce0d8SAndrew Turner break;
245501ce0d8SAndrew Turner case 32:
246501ce0d8SAndrew Turner dst_dw = AWIN_DMA_CTL_DATA_WIDTH_32;
247501ce0d8SAndrew Turner break;
248501ce0d8SAndrew Turner default:
249501ce0d8SAndrew Turner return (EINVAL);
250501ce0d8SAndrew Turner }
251501ce0d8SAndrew Turner switch (cfg->dst_burst_len) {
252501ce0d8SAndrew Turner case 1:
253501ce0d8SAndrew Turner dst_bl = AWIN_DMA_CTL_BURST_LEN_1;
254501ce0d8SAndrew Turner break;
255501ce0d8SAndrew Turner case 4:
256501ce0d8SAndrew Turner dst_bl = AWIN_DMA_CTL_BURST_LEN_4;
257501ce0d8SAndrew Turner break;
258501ce0d8SAndrew Turner case 8:
259501ce0d8SAndrew Turner dst_bl = AWIN_DMA_CTL_BURST_LEN_8;
260501ce0d8SAndrew Turner break;
261501ce0d8SAndrew Turner default:
262501ce0d8SAndrew Turner return (EINVAL);
263501ce0d8SAndrew Turner }
264501ce0d8SAndrew Turner switch (cfg->src_width) {
265501ce0d8SAndrew Turner case 8:
266501ce0d8SAndrew Turner src_dw = AWIN_DMA_CTL_DATA_WIDTH_8;
267501ce0d8SAndrew Turner break;
268501ce0d8SAndrew Turner case 16:
269501ce0d8SAndrew Turner src_dw = AWIN_DMA_CTL_DATA_WIDTH_16;
270501ce0d8SAndrew Turner break;
271501ce0d8SAndrew Turner case 32:
272501ce0d8SAndrew Turner src_dw = AWIN_DMA_CTL_DATA_WIDTH_32;
273501ce0d8SAndrew Turner break;
274501ce0d8SAndrew Turner default:
275501ce0d8SAndrew Turner return (EINVAL);
276501ce0d8SAndrew Turner }
277501ce0d8SAndrew Turner switch (cfg->src_burst_len) {
278501ce0d8SAndrew Turner case 1:
279501ce0d8SAndrew Turner src_bl = AWIN_DMA_CTL_BURST_LEN_1;
280501ce0d8SAndrew Turner break;
281501ce0d8SAndrew Turner case 4:
282501ce0d8SAndrew Turner src_bl = AWIN_DMA_CTL_BURST_LEN_4;
283501ce0d8SAndrew Turner break;
284501ce0d8SAndrew Turner case 8:
285501ce0d8SAndrew Turner src_bl = AWIN_DMA_CTL_BURST_LEN_8;
286501ce0d8SAndrew Turner break;
287501ce0d8SAndrew Turner default:
288501ce0d8SAndrew Turner return (EINVAL);
289501ce0d8SAndrew Turner }
290501ce0d8SAndrew Turner
291501ce0d8SAndrew Turner val = (dst_dw << AWIN_DMA_CTL_DST_DATA_WIDTH_SHIFT) |
292501ce0d8SAndrew Turner (dst_bl << AWIN_DMA_CTL_DST_BURST_LEN_SHIFT) |
293501ce0d8SAndrew Turner (cfg->dst_drqtype << AWIN_DMA_CTL_DST_DRQ_TYPE_SHIFT) |
294501ce0d8SAndrew Turner (src_dw << AWIN_DMA_CTL_SRC_DATA_WIDTH_SHIFT) |
295501ce0d8SAndrew Turner (src_bl << AWIN_DMA_CTL_SRC_BURST_LEN_SHIFT) |
296501ce0d8SAndrew Turner (cfg->src_drqtype << AWIN_DMA_CTL_SRC_DRQ_TYPE_SHIFT);
297501ce0d8SAndrew Turner
298501ce0d8SAndrew Turner if (ch->ch_type == CH_NDMA) {
2996da90715SJared McNeill if (cfg->dst_noincr)
3006da90715SJared McNeill val |= AWIN_NDMA_CTL_DST_ADDR_NOINCR;
3016da90715SJared McNeill if (cfg->src_noincr)
3026da90715SJared McNeill val |= AWIN_NDMA_CTL_SRC_ADDR_NOINCR;
3036da90715SJared McNeill
304501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_NDMA_CTL_REG, val);
305501ce0d8SAndrew Turner } else {
3066da90715SJared McNeill dst_am = cfg->dst_noincr ? AWIN_DDMA_CTL_DMA_ADDR_IO :
3076da90715SJared McNeill AWIN_DDMA_CTL_DMA_ADDR_LINEAR;
3086da90715SJared McNeill src_am = cfg->src_noincr ? AWIN_DDMA_CTL_DMA_ADDR_IO :
3096da90715SJared McNeill AWIN_DDMA_CTL_DMA_ADDR_LINEAR;
3106da90715SJared McNeill
3116da90715SJared McNeill val |= (dst_am << AWIN_DDMA_CTL_DST_ADDR_MODE_SHIFT);
3126da90715SJared McNeill val |= (src_am << AWIN_DDMA_CTL_SRC_ADDR_MODE_SHIFT);
3136da90715SJared McNeill
314501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_DDMA_CTL_REG, val);
315501ce0d8SAndrew Turner
316501ce0d8SAndrew Turner dst_bs = cfg->dst_blksize - 1;
317501ce0d8SAndrew Turner dst_wc = cfg->dst_wait_cyc - 1;
318501ce0d8SAndrew Turner src_bs = cfg->src_blksize - 1;
319501ce0d8SAndrew Turner src_wc = cfg->src_wait_cyc - 1;
320501ce0d8SAndrew Turner
321501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_DDMA_PARA_REG,
322501ce0d8SAndrew Turner (dst_bs << AWIN_DDMA_PARA_DST_DATA_BLK_SIZ_SHIFT) |
323501ce0d8SAndrew Turner (dst_wc << AWIN_DDMA_PARA_DST_WAIT_CYC_SHIFT) |
324501ce0d8SAndrew Turner (src_bs << AWIN_DDMA_PARA_SRC_DATA_BLK_SIZ_SHIFT) |
325501ce0d8SAndrew Turner (src_wc << AWIN_DDMA_PARA_SRC_WAIT_CYC_SHIFT));
326501ce0d8SAndrew Turner }
327501ce0d8SAndrew Turner
328501ce0d8SAndrew Turner return (0);
329501ce0d8SAndrew Turner }
330501ce0d8SAndrew Turner
331501ce0d8SAndrew Turner static void *
a10dmac_alloc(device_t dev,bool dedicated,void (* cb)(void *),void * cbarg)332501ce0d8SAndrew Turner a10dmac_alloc(device_t dev, bool dedicated, void (*cb)(void *), void *cbarg)
333501ce0d8SAndrew Turner {
334501ce0d8SAndrew Turner struct a10dmac_softc *sc = device_get_softc(dev);
335501ce0d8SAndrew Turner struct a10dmac_channel *ch_list;
336501ce0d8SAndrew Turner struct a10dmac_channel *ch = NULL;
337501ce0d8SAndrew Turner uint32_t irqen;
338501ce0d8SAndrew Turner uint8_t ch_count, index;
339501ce0d8SAndrew Turner
340501ce0d8SAndrew Turner if (dedicated) {
341501ce0d8SAndrew Turner ch_list = sc->sc_ddma_channels;
342501ce0d8SAndrew Turner ch_count = DDMA_CHANNELS;
343501ce0d8SAndrew Turner } else {
344501ce0d8SAndrew Turner ch_list = sc->sc_ndma_channels;
345501ce0d8SAndrew Turner ch_count = NDMA_CHANNELS;
346501ce0d8SAndrew Turner }
347501ce0d8SAndrew Turner
348501ce0d8SAndrew Turner mtx_lock_spin(&sc->sc_mtx);
349501ce0d8SAndrew Turner for (index = 0; index < ch_count; index++) {
350501ce0d8SAndrew Turner if (ch_list[index].ch_callback == NULL) {
351501ce0d8SAndrew Turner ch = &ch_list[index];
352501ce0d8SAndrew Turner ch->ch_callback = cb;
353501ce0d8SAndrew Turner ch->ch_callbackarg = cbarg;
354501ce0d8SAndrew Turner
355501ce0d8SAndrew Turner irqen = DMA_READ(sc, AWIN_DMA_IRQ_EN_REG);
356501ce0d8SAndrew Turner if (ch->ch_type == CH_NDMA)
357501ce0d8SAndrew Turner irqen |= AWIN_DMA_IRQ_NDMA_END(index);
358501ce0d8SAndrew Turner else
359501ce0d8SAndrew Turner irqen |= AWIN_DMA_IRQ_DDMA_END(index);
360501ce0d8SAndrew Turner DMA_WRITE(sc, AWIN_DMA_IRQ_EN_REG, irqen);
361501ce0d8SAndrew Turner
362501ce0d8SAndrew Turner break;
363501ce0d8SAndrew Turner }
364501ce0d8SAndrew Turner }
365501ce0d8SAndrew Turner mtx_unlock_spin(&sc->sc_mtx);
366501ce0d8SAndrew Turner
367501ce0d8SAndrew Turner return (ch);
368501ce0d8SAndrew Turner }
369501ce0d8SAndrew Turner
370501ce0d8SAndrew Turner static void
a10dmac_free(device_t dev,void * priv)371501ce0d8SAndrew Turner a10dmac_free(device_t dev, void *priv)
372501ce0d8SAndrew Turner {
373501ce0d8SAndrew Turner struct a10dmac_channel *ch = priv;
374501ce0d8SAndrew Turner struct a10dmac_softc *sc = ch->ch_sc;
375501ce0d8SAndrew Turner uint32_t irqen, sta, cfg;
376501ce0d8SAndrew Turner
377501ce0d8SAndrew Turner mtx_lock_spin(&sc->sc_mtx);
378501ce0d8SAndrew Turner
379501ce0d8SAndrew Turner irqen = DMA_READ(sc, AWIN_DMA_IRQ_EN_REG);
380501ce0d8SAndrew Turner cfg = a10dmac_read_ctl(ch);
381501ce0d8SAndrew Turner if (ch->ch_type == CH_NDMA) {
382501ce0d8SAndrew Turner sta = AWIN_DMA_IRQ_NDMA_END(ch->ch_index);
383501ce0d8SAndrew Turner cfg &= ~AWIN_NDMA_CTL_DMA_LOADING;
384501ce0d8SAndrew Turner } else {
385501ce0d8SAndrew Turner sta = AWIN_DMA_IRQ_DDMA_END(ch->ch_index);
386501ce0d8SAndrew Turner cfg &= ~AWIN_DDMA_CTL_DMA_LOADING;
387501ce0d8SAndrew Turner }
388501ce0d8SAndrew Turner irqen &= ~sta;
389501ce0d8SAndrew Turner a10dmac_write_ctl(ch, cfg);
390501ce0d8SAndrew Turner DMA_WRITE(sc, AWIN_DMA_IRQ_EN_REG, irqen);
391501ce0d8SAndrew Turner DMA_WRITE(sc, AWIN_DMA_IRQ_PEND_STA_REG, sta);
392501ce0d8SAndrew Turner
393501ce0d8SAndrew Turner ch->ch_callback = NULL;
394501ce0d8SAndrew Turner ch->ch_callbackarg = NULL;
395501ce0d8SAndrew Turner
396501ce0d8SAndrew Turner mtx_unlock_spin(&sc->sc_mtx);
397501ce0d8SAndrew Turner }
398501ce0d8SAndrew Turner
399501ce0d8SAndrew Turner static int
a10dmac_transfer(device_t dev,void * priv,bus_addr_t src,bus_addr_t dst,size_t nbytes)400501ce0d8SAndrew Turner a10dmac_transfer(device_t dev, void *priv, bus_addr_t src, bus_addr_t dst,
401501ce0d8SAndrew Turner size_t nbytes)
402501ce0d8SAndrew Turner {
403501ce0d8SAndrew Turner struct a10dmac_channel *ch = priv;
404501ce0d8SAndrew Turner uint32_t cfg;
405501ce0d8SAndrew Turner
406501ce0d8SAndrew Turner cfg = a10dmac_read_ctl(ch);
407501ce0d8SAndrew Turner if (ch->ch_type == CH_NDMA) {
408501ce0d8SAndrew Turner if (cfg & AWIN_NDMA_CTL_DMA_LOADING)
409501ce0d8SAndrew Turner return (EBUSY);
410501ce0d8SAndrew Turner
411501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_NDMA_SRC_ADDR_REG, src);
412501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_NDMA_DEST_ADDR_REG, dst);
413501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_NDMA_BC_REG, nbytes);
414501ce0d8SAndrew Turner
415501ce0d8SAndrew Turner cfg |= AWIN_NDMA_CTL_DMA_LOADING;
416501ce0d8SAndrew Turner a10dmac_write_ctl(ch, cfg);
417501ce0d8SAndrew Turner } else {
418501ce0d8SAndrew Turner if (cfg & AWIN_DDMA_CTL_DMA_LOADING)
419501ce0d8SAndrew Turner return (EBUSY);
420501ce0d8SAndrew Turner
421501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_DDMA_SRC_START_ADDR_REG, src);
422501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_DDMA_DEST_START_ADDR_REG, dst);
423501ce0d8SAndrew Turner DMACH_WRITE(ch, AWIN_DDMA_BC_REG, nbytes);
424501ce0d8SAndrew Turner
425501ce0d8SAndrew Turner cfg |= AWIN_DDMA_CTL_DMA_LOADING;
426501ce0d8SAndrew Turner a10dmac_write_ctl(ch, cfg);
427501ce0d8SAndrew Turner }
428501ce0d8SAndrew Turner
429501ce0d8SAndrew Turner return (0);
430501ce0d8SAndrew Turner }
431501ce0d8SAndrew Turner
432501ce0d8SAndrew Turner static void
a10dmac_halt(device_t dev,void * priv)433501ce0d8SAndrew Turner a10dmac_halt(device_t dev, void *priv)
434501ce0d8SAndrew Turner {
435501ce0d8SAndrew Turner struct a10dmac_channel *ch = priv;
436501ce0d8SAndrew Turner uint32_t cfg;
437501ce0d8SAndrew Turner
438501ce0d8SAndrew Turner cfg = a10dmac_read_ctl(ch);
439501ce0d8SAndrew Turner if (ch->ch_type == CH_NDMA) {
440501ce0d8SAndrew Turner cfg &= ~AWIN_NDMA_CTL_DMA_LOADING;
441501ce0d8SAndrew Turner } else {
442501ce0d8SAndrew Turner cfg &= ~AWIN_DDMA_CTL_DMA_LOADING;
443501ce0d8SAndrew Turner }
444501ce0d8SAndrew Turner a10dmac_write_ctl(ch, cfg);
445501ce0d8SAndrew Turner }
446501ce0d8SAndrew Turner
447501ce0d8SAndrew Turner static device_method_t a10dmac_methods[] = {
448501ce0d8SAndrew Turner /* Device interface */
449501ce0d8SAndrew Turner DEVMETHOD(device_probe, a10dmac_probe),
450501ce0d8SAndrew Turner DEVMETHOD(device_attach, a10dmac_attach),
451501ce0d8SAndrew Turner
452501ce0d8SAndrew Turner /* sunxi DMA interface */
453501ce0d8SAndrew Turner DEVMETHOD(sunxi_dma_alloc, a10dmac_alloc),
454501ce0d8SAndrew Turner DEVMETHOD(sunxi_dma_free, a10dmac_free),
455501ce0d8SAndrew Turner DEVMETHOD(sunxi_dma_set_config, a10dmac_set_config),
456501ce0d8SAndrew Turner DEVMETHOD(sunxi_dma_transfer, a10dmac_transfer),
457501ce0d8SAndrew Turner DEVMETHOD(sunxi_dma_halt, a10dmac_halt),
458501ce0d8SAndrew Turner
459501ce0d8SAndrew Turner DEVMETHOD_END
460501ce0d8SAndrew Turner };
461501ce0d8SAndrew Turner
462501ce0d8SAndrew Turner static driver_t a10dmac_driver = {
463501ce0d8SAndrew Turner "a10dmac",
464501ce0d8SAndrew Turner a10dmac_methods,
465501ce0d8SAndrew Turner sizeof(struct a10dmac_softc)
466501ce0d8SAndrew Turner };
467501ce0d8SAndrew Turner
4687e1e2ba1SJohn Baldwin DRIVER_MODULE(a10dmac, simplebus, a10dmac_driver, 0, 0);
469