1366f6083SPeter Grehan /*- 2c49761ddSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3c49761ddSPedro F. Giffuni * 4366f6083SPeter Grehan * Copyright (c) 2011 NetApp, Inc. 5366f6083SPeter Grehan * All rights reserved. 6366f6083SPeter Grehan * 7366f6083SPeter Grehan * Redistribution and use in source and binary forms, with or without 8366f6083SPeter Grehan * modification, are permitted provided that the following conditions 9366f6083SPeter Grehan * are met: 10366f6083SPeter Grehan * 1. Redistributions of source code must retain the above copyright 11366f6083SPeter Grehan * notice, this list of conditions and the following disclaimer. 12366f6083SPeter Grehan * 2. Redistributions in binary form must reproduce the above copyright 13366f6083SPeter Grehan * notice, this list of conditions and the following disclaimer in the 14366f6083SPeter Grehan * documentation and/or other materials provided with the distribution. 15366f6083SPeter Grehan * 16366f6083SPeter Grehan * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND 17366f6083SPeter Grehan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18366f6083SPeter Grehan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19366f6083SPeter Grehan * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE 20366f6083SPeter Grehan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21366f6083SPeter Grehan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22366f6083SPeter Grehan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23366f6083SPeter Grehan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24366f6083SPeter Grehan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25366f6083SPeter Grehan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26366f6083SPeter Grehan * SUCH DAMAGE. 27366f6083SPeter Grehan * 28366f6083SPeter Grehan * $FreeBSD$ 29366f6083SPeter Grehan */ 30366f6083SPeter Grehan 31366f6083SPeter Grehan #include <sys/cdefs.h> 32366f6083SPeter Grehan __FBSDID("$FreeBSD$"); 33366f6083SPeter Grehan 34a2da7af6SNeel Natu #include <sys/param.h> 35abb023fbSJohn Baldwin #include <sys/pcpu.h> 368b287612SJohn Baldwin #include <sys/systm.h> 378bd3845dSNeel Natu #include <sys/sysctl.h> 38366f6083SPeter Grehan 391472b87fSNeel Natu #include <machine/clock.h> 40366f6083SPeter Grehan #include <machine/cpufunc.h> 418b287612SJohn Baldwin #include <machine/md_var.h> 42abb023fbSJohn Baldwin #include <machine/segments.h> 43366f6083SPeter Grehan #include <machine/specialreg.h> 44366f6083SPeter Grehan 45a2da7af6SNeel Natu #include <machine/vmm.h> 46a2da7af6SNeel Natu 47abb023fbSJohn Baldwin #include "vmm_host.h" 485a1f0b36SNeel Natu #include "vmm_ktr.h" 495a1f0b36SNeel Natu #include "vmm_util.h" 50366f6083SPeter Grehan #include "x86.h" 51366f6083SPeter Grehan 528bd3845dSNeel Natu SYSCTL_DECL(_hw_vmm); 53b40598c5SPawel Biernacki static SYSCTL_NODE(_hw_vmm, OID_AUTO, topology, CTLFLAG_RD | CTLFLAG_MPSAFE, 0, 54b40598c5SPawel Biernacki NULL); 558bd3845dSNeel Natu 568b287612SJohn Baldwin #define CPUID_VM_HIGH 0x40000000 578b287612SJohn Baldwin 58560d5edaSPeter Grehan static const char bhyve_id[12] = "bhyve bhyve "; 59560d5edaSPeter Grehan 60560d5edaSPeter Grehan static uint64_t bhyve_xcpuids; 615a1f0b36SNeel Natu SYSCTL_ULONG(_hw_vmm, OID_AUTO, bhyve_xcpuids, CTLFLAG_RW, &bhyve_xcpuids, 0, 625a1f0b36SNeel Natu "Number of times an unknown cpuid leaf was accessed"); 638b287612SJohn Baldwin 648bd3845dSNeel Natu static int cpuid_leaf_b = 1; 658bd3845dSNeel Natu SYSCTL_INT(_hw_vmm_topology, OID_AUTO, cpuid_leaf_b, CTLFLAG_RDTUN, 668bd3845dSNeel Natu &cpuid_leaf_b, 0, NULL); 678bd3845dSNeel Natu 688bd3845dSNeel Natu /* 698bd3845dSNeel Natu * Round up to the next power of two, if necessary, and then take log2. 708bd3845dSNeel Natu * Returns -1 if argument is zero. 718bd3845dSNeel Natu */ 728bd3845dSNeel Natu static __inline int 738bd3845dSNeel Natu log2(u_int x) 748bd3845dSNeel Natu { 758bd3845dSNeel Natu 768bd3845dSNeel Natu return (fls(x << (1 - powerof2(x))) - 1); 778bd3845dSNeel Natu } 788bd3845dSNeel Natu 79366f6083SPeter Grehan int 8080cb5d84SJohn Baldwin x86_emulate_cpuid(struct vcpu *vcpu, uint64_t *rax, uint64_t *rbx, 81a3f2a9c5SJohn Baldwin uint64_t *rcx, uint64_t *rdx) 82366f6083SPeter Grehan { 8380cb5d84SJohn Baldwin struct vm *vm = vcpu_vm(vcpu); 8480cb5d84SJohn Baldwin int vcpu_id = vcpu_vcpuid(vcpu); 85abb023fbSJohn Baldwin const struct xsave_limits *limits; 86abb023fbSJohn Baldwin uint64_t cr4; 87f5f5f1e7SPeter Grehan int error, enable_invpcid, enable_rdpid, enable_rdtscp, level, 88f5f5f1e7SPeter Grehan width, x2apic_id; 89a3f2a9c5SJohn Baldwin unsigned int func, regs[4], logical_cpus, param; 90a2da7af6SNeel Natu enum x2apic_state x2apic_state; 9101d822d3SRodney W. Grimes uint16_t cores, maxcpus, sockets, threads; 92366f6083SPeter Grehan 93a3f2a9c5SJohn Baldwin /* 94a3f2a9c5SJohn Baldwin * The function of CPUID is controlled through the provided value of 95a3f2a9c5SJohn Baldwin * %eax (and secondarily %ecx, for certain leaf data). 96a3f2a9c5SJohn Baldwin */ 97a3f2a9c5SJohn Baldwin func = (uint32_t)*rax; 98a3f2a9c5SJohn Baldwin param = (uint32_t)*rcx; 99a3f2a9c5SJohn Baldwin 100a3f2a9c5SJohn Baldwin VCPU_CTR2(vm, vcpu_id, "cpuid %#x,%#x", func, param); 1015a1f0b36SNeel Natu 1028b287612SJohn Baldwin /* 1038b287612SJohn Baldwin * Requests for invalid CPUID levels should map to the highest 1048b287612SJohn Baldwin * available level instead. 1058b287612SJohn Baldwin */ 106a3f2a9c5SJohn Baldwin if (cpu_exthigh != 0 && func >= 0x80000000) { 107a3f2a9c5SJohn Baldwin if (func > cpu_exthigh) 108a3f2a9c5SJohn Baldwin func = cpu_exthigh; 109a3f2a9c5SJohn Baldwin } else if (func >= 0x40000000) { 110a3f2a9c5SJohn Baldwin if (func > CPUID_VM_HIGH) 111a3f2a9c5SJohn Baldwin func = CPUID_VM_HIGH; 112a3f2a9c5SJohn Baldwin } else if (func > cpu_high) { 113a3f2a9c5SJohn Baldwin func = cpu_high; 1148b287612SJohn Baldwin } 115366f6083SPeter Grehan 1168b287612SJohn Baldwin /* 1178b287612SJohn Baldwin * In general the approach used for CPU topology is to 1188b287612SJohn Baldwin * advertise a flat topology where all CPUs are packages with 1198b287612SJohn Baldwin * no multi-core or SMT. 1208b287612SJohn Baldwin */ 121366f6083SPeter Grehan switch (func) { 122560d5edaSPeter Grehan /* 123560d5edaSPeter Grehan * Pass these through to the guest 124560d5edaSPeter Grehan */ 125366f6083SPeter Grehan case CPUID_0000_0000: 126366f6083SPeter Grehan case CPUID_0000_0002: 127366f6083SPeter Grehan case CPUID_0000_0003: 128366f6083SPeter Grehan case CPUID_8000_0000: 129366f6083SPeter Grehan case CPUID_8000_0002: 130366f6083SPeter Grehan case CPUID_8000_0003: 131366f6083SPeter Grehan case CPUID_8000_0004: 132366f6083SPeter Grehan case CPUID_8000_0006: 133a3f2a9c5SJohn Baldwin cpuid_count(func, param, regs); 1345a1f0b36SNeel Natu break; 135366f6083SPeter Grehan case CPUID_8000_0008: 136a3f2a9c5SJohn Baldwin cpuid_count(func, param, regs); 137caab5042SKonstantin Belousov if (vmm_is_svm()) { 138d0c7cde5SConrad Meyer /* 139d0c7cde5SConrad Meyer * As on Intel (0000_0007:0, EDX), mask out 140d0c7cde5SConrad Meyer * unsupported or unsafe AMD extended features 141d0c7cde5SConrad Meyer * (8000_0008 EBX). 142d0c7cde5SConrad Meyer */ 143d0c7cde5SConrad Meyer regs[1] &= (AMDFEID_CLZERO | AMDFEID_IRPERF | 144d0c7cde5SConrad Meyer AMDFEID_XSAVEERPTR); 145d0c7cde5SConrad Meyer 14601d822d3SRodney W. Grimes vm_get_topology(vm, &sockets, &cores, &threads, 14701d822d3SRodney W. Grimes &maxcpus); 14815b7da10SConrad Meyer /* 14915b7da10SConrad Meyer * Here, width is ApicIdCoreIdSize, present on 15015b7da10SConrad Meyer * at least Family 15h and newer. It 15115b7da10SConrad Meyer * represents the "number of bits in the 15215b7da10SConrad Meyer * initial apicid that indicate thread id 15315b7da10SConrad Meyer * within a package." 15415b7da10SConrad Meyer * 15515b7da10SConrad Meyer * Our topo_probe_amd() uses it for 15615b7da10SConrad Meyer * pkg_id_shift and other OSes may rely on it. 15715b7da10SConrad Meyer */ 15815b7da10SConrad Meyer width = MIN(0xF, log2(threads * cores)); 15915b7da10SConrad Meyer if (width < 0x4) 16015b7da10SConrad Meyer width = 0; 16115b7da10SConrad Meyer logical_cpus = MIN(0xFF, threads * cores - 1); 16215b7da10SConrad Meyer regs[2] = (width << AMDID_COREID_SIZE_SHIFT) | logical_cpus; 1635a1f0b36SNeel Natu } 164366f6083SPeter Grehan break; 165366f6083SPeter Grehan 166560d5edaSPeter Grehan case CPUID_8000_0001: 167a3f2a9c5SJohn Baldwin cpuid_count(func, param, regs); 16806053618SNeel Natu 16906053618SNeel Natu /* 17015b7da10SConrad Meyer * Hide SVM from guest. 17106053618SNeel Natu */ 17215b7da10SConrad Meyer regs[2] &= ~AMDID2_SVM; 17306053618SNeel Natu 174560d5edaSPeter Grehan /* 17502904c45SNeel Natu * Don't advertise extended performance counter MSRs 17602904c45SNeel Natu * to the guest. 17702904c45SNeel Natu */ 17802904c45SNeel Natu regs[2] &= ~AMDID2_PCXC; 17902904c45SNeel Natu regs[2] &= ~AMDID2_PNXC; 18002904c45SNeel Natu regs[2] &= ~AMDID2_PTSCEL2I; 18102904c45SNeel Natu 18202904c45SNeel Natu /* 1832688a818SNeel Natu * Don't advertise Instruction Based Sampling feature. 1842688a818SNeel Natu */ 1852688a818SNeel Natu regs[2] &= ~AMDID2_IBS; 1862688a818SNeel Natu 18765d5111aSNeel Natu /* NodeID MSR not available */ 18865d5111aSNeel Natu regs[2] &= ~AMDID2_NODE_ID; 18965d5111aSNeel Natu 190592cd7d3SNeel Natu /* Don't advertise the OS visible workaround feature */ 191592cd7d3SNeel Natu regs[2] &= ~AMDID2_OSVW; 192592cd7d3SNeel Natu 1933da44302SPeter Grehan /* Hide mwaitx/monitorx capability from the guest */ 1943da44302SPeter Grehan regs[2] &= ~AMDID2_MWAITX; 1953da44302SPeter Grehan 196f5f5f1e7SPeter Grehan /* Advertise RDTSCP if it is enabled. */ 1973f0f4b15SJohn Baldwin error = vm_get_capability(vcpu, 198f5f5f1e7SPeter Grehan VM_CAP_RDTSCP, &enable_rdtscp); 199f5f5f1e7SPeter Grehan if (error == 0 && enable_rdtscp) 200f5f5f1e7SPeter Grehan regs[3] |= AMDID_RDTSCP; 201f5f5f1e7SPeter Grehan else 202560d5edaSPeter Grehan regs[3] &= ~AMDID_RDTSCP; 203560d5edaSPeter Grehan break; 204560d5edaSPeter Grehan 2051472b87fSNeel Natu case CPUID_8000_0007: 2061472b87fSNeel Natu /* 207592cd7d3SNeel Natu * AMD uses this leaf to advertise the processor's 208592cd7d3SNeel Natu * power monitoring and RAS capabilities. These 209592cd7d3SNeel Natu * features are hardware-specific and exposing 210592cd7d3SNeel Natu * them to a guest doesn't make a lot of sense. 211592cd7d3SNeel Natu * 212592cd7d3SNeel Natu * Intel uses this leaf only to advertise the 213592cd7d3SNeel Natu * "Invariant TSC" feature with all other bits 214592cd7d3SNeel Natu * being reserved (set to zero). 215592cd7d3SNeel Natu */ 216592cd7d3SNeel Natu regs[0] = 0; 217592cd7d3SNeel Natu regs[1] = 0; 218592cd7d3SNeel Natu regs[2] = 0; 219592cd7d3SNeel Natu regs[3] = 0; 220592cd7d3SNeel Natu 221592cd7d3SNeel Natu /* 222592cd7d3SNeel Natu * "Invariant TSC" can be advertised to the guest if: 223592cd7d3SNeel Natu * - host TSC frequency is invariant 224592cd7d3SNeel Natu * - host TSCs are synchronized across physical cpus 2251472b87fSNeel Natu * 2261472b87fSNeel Natu * XXX This still falls short because the vcpu 2271472b87fSNeel Natu * can observe the TSC moving backwards as it 2281472b87fSNeel Natu * migrates across physical cpus. But at least 2291472b87fSNeel Natu * it should discourage the guest from using the 2301472b87fSNeel Natu * TSC to keep track of time. 2311472b87fSNeel Natu */ 232592cd7d3SNeel Natu if (tsc_is_invariant && smp_tsc) 233592cd7d3SNeel Natu regs[3] |= AMDPM_TSC_INVARIANT; 2341472b87fSNeel Natu break; 2351472b87fSNeel Natu 23615b7da10SConrad Meyer case CPUID_8000_001D: 23715b7da10SConrad Meyer /* AMD Cache topology, like 0000_0004 for Intel. */ 238caab5042SKonstantin Belousov if (!vmm_is_svm()) 23915b7da10SConrad Meyer goto default_leaf; 24015b7da10SConrad Meyer 24115b7da10SConrad Meyer /* 24215b7da10SConrad Meyer * Similar to Intel, generate a ficticious cache 24315b7da10SConrad Meyer * topology for the guest with L3 shared by the 24415b7da10SConrad Meyer * package, and L1 and L2 local to a core. 24515b7da10SConrad Meyer */ 24615b7da10SConrad Meyer vm_get_topology(vm, &sockets, &cores, &threads, 24715b7da10SConrad Meyer &maxcpus); 248a3f2a9c5SJohn Baldwin switch (param) { 24915b7da10SConrad Meyer case 0: 25015b7da10SConrad Meyer logical_cpus = threads; 25115b7da10SConrad Meyer level = 1; 25215b7da10SConrad Meyer func = 1; /* data cache */ 25315b7da10SConrad Meyer break; 25415b7da10SConrad Meyer case 1: 25515b7da10SConrad Meyer logical_cpus = threads; 25615b7da10SConrad Meyer level = 2; 25715b7da10SConrad Meyer func = 3; /* unified cache */ 25815b7da10SConrad Meyer break; 25915b7da10SConrad Meyer case 2: 26015b7da10SConrad Meyer logical_cpus = threads * cores; 26115b7da10SConrad Meyer level = 3; 26215b7da10SConrad Meyer func = 3; /* unified cache */ 26315b7da10SConrad Meyer break; 26415b7da10SConrad Meyer default: 26515b7da10SConrad Meyer logical_cpus = 0; 26615b7da10SConrad Meyer level = 0; 26715b7da10SConrad Meyer func = 0; 26815b7da10SConrad Meyer break; 26915b7da10SConrad Meyer } 27015b7da10SConrad Meyer 27115b7da10SConrad Meyer logical_cpus = MIN(0xfff, logical_cpus - 1); 27215b7da10SConrad Meyer regs[0] = (logical_cpus << 14) | (1 << 8) | 27315b7da10SConrad Meyer (level << 5) | func; 27415b7da10SConrad Meyer regs[1] = (func > 0) ? (CACHE_LINE_SIZE - 1) : 0; 27515b7da10SConrad Meyer regs[2] = 0; 27615b7da10SConrad Meyer regs[3] = 0; 27715b7da10SConrad Meyer break; 27815b7da10SConrad Meyer 27915b7da10SConrad Meyer case CPUID_8000_001E: 280caab5042SKonstantin Belousov /* 281caab5042SKonstantin Belousov * AMD Family 16h+ and Hygon Family 18h additional 282caab5042SKonstantin Belousov * identifiers. 283caab5042SKonstantin Belousov */ 284caab5042SKonstantin Belousov if (!vmm_is_svm() || CPUID_TO_FAMILY(cpu_id) < 0x16) 28515b7da10SConrad Meyer goto default_leaf; 28615b7da10SConrad Meyer 28715b7da10SConrad Meyer vm_get_topology(vm, &sockets, &cores, &threads, 28815b7da10SConrad Meyer &maxcpus); 28915b7da10SConrad Meyer regs[0] = vcpu_id; 29015b7da10SConrad Meyer threads = MIN(0xFF, threads - 1); 29115b7da10SConrad Meyer regs[1] = (threads << 8) | 29215b7da10SConrad Meyer (vcpu_id >> log2(threads + 1)); 29315b7da10SConrad Meyer /* 29415b7da10SConrad Meyer * XXX Bhyve topology cannot yet represent >1 node per 29515b7da10SConrad Meyer * processor. 29615b7da10SConrad Meyer */ 29715b7da10SConrad Meyer regs[2] = 0; 29815b7da10SConrad Meyer regs[3] = 0; 29915b7da10SConrad Meyer break; 30015b7da10SConrad Meyer 301366f6083SPeter Grehan case CPUID_0000_0001: 3028b287612SJohn Baldwin do_cpuid(1, regs); 3038b287612SJohn Baldwin 3043f0f4b15SJohn Baldwin error = vm_get_x2apic_state(vcpu, &x2apic_state); 305a2da7af6SNeel Natu if (error) { 306a2da7af6SNeel Natu panic("x86_emulate_cpuid: error %d " 307a2da7af6SNeel Natu "fetching x2apic state", error); 308a2da7af6SNeel Natu } 309a2da7af6SNeel Natu 310366f6083SPeter Grehan /* 311366f6083SPeter Grehan * Override the APIC ID only in ebx 312366f6083SPeter Grehan */ 3138b287612SJohn Baldwin regs[1] &= ~(CPUID_LOCAL_APIC_ID); 3148b287612SJohn Baldwin regs[1] |= (vcpu_id << CPUID_0000_0001_APICID_SHIFT); 315366f6083SPeter Grehan 316366f6083SPeter Grehan /* 31731708084SNeel Natu * Don't expose VMX, SpeedStep, TME or SMX capability. 3188b287612SJohn Baldwin * Advertise x2APIC capability and Hypervisor guest. 319366f6083SPeter Grehan */ 3208b287612SJohn Baldwin regs[2] &= ~(CPUID2_VMX | CPUID2_EST | CPUID2_TM2); 32131708084SNeel Natu regs[2] &= ~(CPUID2_SMX); 322a2da7af6SNeel Natu 323a2da7af6SNeel Natu regs[2] |= CPUID2_HV; 324a2da7af6SNeel Natu 325a2da7af6SNeel Natu if (x2apic_state != X2APIC_DISABLED) 326a2da7af6SNeel Natu regs[2] |= CPUID2_X2APIC; 32752e5c8a2SNeel Natu else 32852e5c8a2SNeel Natu regs[2] &= ~CPUID2_X2APIC; 329366f6083SPeter Grehan 330366f6083SPeter Grehan /* 331abb023fbSJohn Baldwin * Only advertise CPUID2_XSAVE in the guest if 332abb023fbSJohn Baldwin * the host is using XSAVE. 333298379f7SPeter Grehan */ 334abb023fbSJohn Baldwin if (!(regs[2] & CPUID2_OSXSAVE)) 335abb023fbSJohn Baldwin regs[2] &= ~CPUID2_XSAVE; 336abb023fbSJohn Baldwin 337abb023fbSJohn Baldwin /* 338abb023fbSJohn Baldwin * If CPUID2_XSAVE is being advertised and the 339abb023fbSJohn Baldwin * guest has set CR4_XSAVE, set 340abb023fbSJohn Baldwin * CPUID2_OSXSAVE. 341abb023fbSJohn Baldwin */ 342abb023fbSJohn Baldwin regs[2] &= ~CPUID2_OSXSAVE; 343abb023fbSJohn Baldwin if (regs[2] & CPUID2_XSAVE) { 34480cb5d84SJohn Baldwin error = vm_get_register(vcpu, 345abb023fbSJohn Baldwin VM_REG_GUEST_CR4, &cr4); 346abb023fbSJohn Baldwin if (error) 347abb023fbSJohn Baldwin panic("x86_emulate_cpuid: error %d " 348abb023fbSJohn Baldwin "fetching %%cr4", error); 349abb023fbSJohn Baldwin if (cr4 & CR4_XSAVE) 350abb023fbSJohn Baldwin regs[2] |= CPUID2_OSXSAVE; 351abb023fbSJohn Baldwin } 352298379f7SPeter Grehan 353298379f7SPeter Grehan /* 354ff6ec151SNeel Natu * Hide monitor/mwait until we know how to deal with 355ff6ec151SNeel Natu * these instructions. 356ff6ec151SNeel Natu */ 357ff6ec151SNeel Natu regs[2] &= ~CPUID2_MON; 358ff6ec151SNeel Natu 359ff6ec151SNeel Natu /* 360560d5edaSPeter Grehan * Hide the performance and debug features. 361560d5edaSPeter Grehan */ 362560d5edaSPeter Grehan regs[2] &= ~CPUID2_PDCM; 363560d5edaSPeter Grehan 364517e21d3SPeter Grehan /* 365517e21d3SPeter Grehan * No TSC deadline support in the APIC yet 366517e21d3SPeter Grehan */ 367517e21d3SPeter Grehan regs[2] &= ~CPUID2_TSCDLT; 368517e21d3SPeter Grehan 369560d5edaSPeter Grehan /* 3701f3025e1SPeter Grehan * Hide thermal monitoring 3711f3025e1SPeter Grehan */ 3721f3025e1SPeter Grehan regs[3] &= ~(CPUID_ACPI | CPUID_TM); 3731f3025e1SPeter Grehan 3741f3025e1SPeter Grehan /* 375560d5edaSPeter Grehan * Hide the debug store capability. 376560d5edaSPeter Grehan */ 377560d5edaSPeter Grehan regs[3] &= ~CPUID_DS; 378560d5edaSPeter Grehan 3791d29bfc1SNeel Natu /* 3801d29bfc1SNeel Natu * Advertise the Machine Check and MTRR capability. 3811d29bfc1SNeel Natu * 3821d29bfc1SNeel Natu * Some guest OSes (e.g. Windows) will not boot if 3831d29bfc1SNeel Natu * these features are absent. 3841d29bfc1SNeel Natu */ 3851d29bfc1SNeel Natu regs[3] |= (CPUID_MCA | CPUID_MCE | CPUID_MTRR); 3861d29bfc1SNeel Natu 38701d822d3SRodney W. Grimes vm_get_topology(vm, &sockets, &cores, &threads, 38801d822d3SRodney W. Grimes &maxcpus); 38901d822d3SRodney W. Grimes logical_cpus = threads * cores; 3908b287612SJohn Baldwin regs[1] &= ~CPUID_HTT_CORES; 3918bd3845dSNeel Natu regs[1] |= (logical_cpus & 0xff) << 16; 3928bd3845dSNeel Natu regs[3] |= CPUID_HTT; 3938b287612SJohn Baldwin break; 3948b287612SJohn Baldwin 3958b287612SJohn Baldwin case CPUID_0000_0004: 396a3f2a9c5SJohn Baldwin cpuid_count(func, param, regs); 3978b287612SJohn Baldwin 3988bd3845dSNeel Natu if (regs[0] || regs[1] || regs[2] || regs[3]) { 39901d822d3SRodney W. Grimes vm_get_topology(vm, &sockets, &cores, &threads, 40001d822d3SRodney W. Grimes &maxcpus); 401534dc967SNeel Natu regs[0] &= 0x3ff; 40201d822d3SRodney W. Grimes regs[0] |= (cores - 1) << 26; 4038b287612SJohn Baldwin /* 4048bd3845dSNeel Natu * Cache topology: 4058bd3845dSNeel Natu * - L1 and L2 are shared only by the logical 4068bd3845dSNeel Natu * processors in a single core. 4078bd3845dSNeel Natu * - L3 and above are shared by all logical 4088bd3845dSNeel Natu * processors in the package. 4098b287612SJohn Baldwin */ 41001d822d3SRodney W. Grimes logical_cpus = threads; 4118bd3845dSNeel Natu level = (regs[0] >> 5) & 0x7; 4128bd3845dSNeel Natu if (level >= 3) 41301d822d3SRodney W. Grimes logical_cpus *= cores; 4148bd3845dSNeel Natu regs[0] |= (logical_cpus - 1) << 14; 4158bd3845dSNeel Natu } 416366f6083SPeter Grehan break; 417366f6083SPeter Grehan 418a0cad470SPeter Grehan case CPUID_0000_0007: 41949cc03daSNeel Natu regs[0] = 0; 42049cc03daSNeel Natu regs[1] = 0; 42149cc03daSNeel Natu regs[2] = 0; 42249cc03daSNeel Natu regs[3] = 0; 42349cc03daSNeel Natu 42449cc03daSNeel Natu /* leaf 0 */ 425a3f2a9c5SJohn Baldwin if (param == 0) { 426a3f2a9c5SJohn Baldwin cpuid_count(func, param, regs); 42744a68c4eSJohn Baldwin 42844a68c4eSJohn Baldwin /* Only leaf 0 is supported */ 42944a68c4eSJohn Baldwin regs[0] = 0; 43044a68c4eSJohn Baldwin 43144a68c4eSJohn Baldwin /* 43244a68c4eSJohn Baldwin * Expose known-safe features. 43344a68c4eSJohn Baldwin */ 434*47cf1b37SMark Johnston regs[1] &= CPUID_STDEXT_FSGSBASE | 43544a68c4eSJohn Baldwin CPUID_STDEXT_BMI1 | CPUID_STDEXT_HLE | 4364c599db7SMark Johnston CPUID_STDEXT_AVX2 | CPUID_STDEXT_SMEP | 4374c599db7SMark Johnston CPUID_STDEXT_BMI2 | 43844a68c4eSJohn Baldwin CPUID_STDEXT_ERMS | CPUID_STDEXT_RTM | 43944a68c4eSJohn Baldwin CPUID_STDEXT_AVX512F | 440*47cf1b37SMark Johnston CPUID_STDEXT_AVX512DQ | 441fce2d624SConrad Meyer CPUID_STDEXT_RDSEED | 4424c599db7SMark Johnston CPUID_STDEXT_SMAP | 44344a68c4eSJohn Baldwin CPUID_STDEXT_AVX512PF | 44444a68c4eSJohn Baldwin CPUID_STDEXT_AVX512ER | 445*47cf1b37SMark Johnston CPUID_STDEXT_AVX512CD | CPUID_STDEXT_SHA | 446*47cf1b37SMark Johnston CPUID_STDEXT_AVX512BW | 447*47cf1b37SMark Johnston CPUID_STDEXT_AVX512VL; 448*47cf1b37SMark Johnston regs[2] &= CPUID_STDEXT2_VAES | 449*47cf1b37SMark Johnston CPUID_STDEXT2_VPCLMULQDQ; 450e519cee3SJohn Baldwin regs[3] &= CPUID_STDEXT3_MD_CLEAR; 45144a68c4eSJohn Baldwin 452f5f5f1e7SPeter Grehan /* Advertise RDPID if it is enabled. */ 4533f0f4b15SJohn Baldwin error = vm_get_capability(vcpu, VM_CAP_RDPID, 4543f0f4b15SJohn Baldwin &enable_rdpid); 455f5f5f1e7SPeter Grehan if (error == 0 && enable_rdpid) 456f5f5f1e7SPeter Grehan regs[2] |= CPUID_STDEXT2_RDPID; 457f5f5f1e7SPeter Grehan 45844a68c4eSJohn Baldwin /* Advertise INVPCID if it is enabled. */ 4593f0f4b15SJohn Baldwin error = vm_get_capability(vcpu, 46049cc03daSNeel Natu VM_CAP_ENABLE_INVPCID, &enable_invpcid); 46149cc03daSNeel Natu if (error == 0 && enable_invpcid) 46249cc03daSNeel Natu regs[1] |= CPUID_STDEXT_INVPCID; 46349cc03daSNeel Natu } 46449cc03daSNeel Natu break; 46549cc03daSNeel Natu 46649cc03daSNeel Natu case CPUID_0000_0006: 467c077e628SAlexander Motin regs[0] = CPUTPM1_ARAT; 468c077e628SAlexander Motin regs[1] = 0; 469c077e628SAlexander Motin regs[2] = 0; 470c077e628SAlexander Motin regs[3] = 0; 471c077e628SAlexander Motin break; 472c077e628SAlexander Motin 473560d5edaSPeter Grehan case CPUID_0000_000A: 4741f3025e1SPeter Grehan /* 4751f3025e1SPeter Grehan * Handle the access, but report 0 for 4761f3025e1SPeter Grehan * all options 4771f3025e1SPeter Grehan */ 4781f3025e1SPeter Grehan regs[0] = 0; 4791f3025e1SPeter Grehan regs[1] = 0; 4801f3025e1SPeter Grehan regs[2] = 0; 4811f3025e1SPeter Grehan regs[3] = 0; 4821f3025e1SPeter Grehan break; 4831f3025e1SPeter Grehan 484366f6083SPeter Grehan case CPUID_0000_000B: 485366f6083SPeter Grehan /* 48615b7da10SConrad Meyer * Intel processor topology enumeration 487366f6083SPeter Grehan */ 48815b7da10SConrad Meyer if (vmm_is_intel()) { 48901d822d3SRodney W. Grimes vm_get_topology(vm, &sockets, &cores, &threads, 49001d822d3SRodney W. Grimes &maxcpus); 491a3f2a9c5SJohn Baldwin if (param == 0) { 49201d822d3SRodney W. Grimes logical_cpus = threads; 4938bd3845dSNeel Natu width = log2(logical_cpus); 4948bd3845dSNeel Natu level = CPUID_TYPE_SMT; 4958bd3845dSNeel Natu x2apic_id = vcpu_id; 4968bd3845dSNeel Natu } 4978bd3845dSNeel Natu 498a3f2a9c5SJohn Baldwin if (param == 1) { 49901d822d3SRodney W. Grimes logical_cpus = threads * cores; 5008bd3845dSNeel Natu width = log2(logical_cpus); 5018bd3845dSNeel Natu level = CPUID_TYPE_CORE; 5028bd3845dSNeel Natu x2apic_id = vcpu_id; 5038bd3845dSNeel Natu } 5048bd3845dSNeel Natu 505a3f2a9c5SJohn Baldwin if (!cpuid_leaf_b || param >= 2) { 5068bd3845dSNeel Natu width = 0; 5078bd3845dSNeel Natu logical_cpus = 0; 5088bd3845dSNeel Natu level = 0; 5098bd3845dSNeel Natu x2apic_id = 0; 5108bd3845dSNeel Natu } 5118bd3845dSNeel Natu 5128bd3845dSNeel Natu regs[0] = width & 0x1f; 5138bd3845dSNeel Natu regs[1] = logical_cpus & 0xffff; 514a3f2a9c5SJohn Baldwin regs[2] = (level << 8) | (param & 0xff); 5158bd3845dSNeel Natu regs[3] = x2apic_id; 51615b7da10SConrad Meyer } else { 51715b7da10SConrad Meyer regs[0] = 0; 51815b7da10SConrad Meyer regs[1] = 0; 51915b7da10SConrad Meyer regs[2] = 0; 52015b7da10SConrad Meyer regs[3] = 0; 52115b7da10SConrad Meyer } 522366f6083SPeter Grehan break; 523366f6083SPeter Grehan 524abb023fbSJohn Baldwin case CPUID_0000_000D: 525abb023fbSJohn Baldwin limits = vmm_get_xsave_limits(); 526abb023fbSJohn Baldwin if (!limits->xsave_enabled) { 527abb023fbSJohn Baldwin regs[0] = 0; 528abb023fbSJohn Baldwin regs[1] = 0; 529abb023fbSJohn Baldwin regs[2] = 0; 530abb023fbSJohn Baldwin regs[3] = 0; 531abb023fbSJohn Baldwin break; 532abb023fbSJohn Baldwin } 533abb023fbSJohn Baldwin 534a3f2a9c5SJohn Baldwin cpuid_count(func, param, regs); 535a3f2a9c5SJohn Baldwin switch (param) { 536abb023fbSJohn Baldwin case 0: 537abb023fbSJohn Baldwin /* 538abb023fbSJohn Baldwin * Only permit the guest to use bits 539abb023fbSJohn Baldwin * that are active in the host in 540abb023fbSJohn Baldwin * %xcr0. Also, claim that the 541abb023fbSJohn Baldwin * maximum save area size is 542abb023fbSJohn Baldwin * equivalent to the host's current 543abb023fbSJohn Baldwin * save area size. Since this runs 544abb023fbSJohn Baldwin * "inside" of vmrun(), it runs with 545abb023fbSJohn Baldwin * the guest's xcr0, so the current 546abb023fbSJohn Baldwin * save area size is correct as-is. 547abb023fbSJohn Baldwin */ 548abb023fbSJohn Baldwin regs[0] &= limits->xcr0_allowed; 549abb023fbSJohn Baldwin regs[2] = limits->xsave_max_size; 550abb023fbSJohn Baldwin regs[3] &= (limits->xcr0_allowed >> 32); 551abb023fbSJohn Baldwin break; 552abb023fbSJohn Baldwin case 1: 553abb023fbSJohn Baldwin /* Only permit XSAVEOPT. */ 554abb023fbSJohn Baldwin regs[0] &= CPUID_EXTSTATE_XSAVEOPT; 555abb023fbSJohn Baldwin regs[1] = 0; 556abb023fbSJohn Baldwin regs[2] = 0; 557abb023fbSJohn Baldwin regs[3] = 0; 558abb023fbSJohn Baldwin break; 559abb023fbSJohn Baldwin default: 560abb023fbSJohn Baldwin /* 561abb023fbSJohn Baldwin * If the leaf is for a permitted feature, 562abb023fbSJohn Baldwin * pass through as-is, otherwise return 563abb023fbSJohn Baldwin * all zeroes. 564abb023fbSJohn Baldwin */ 565a3f2a9c5SJohn Baldwin if (!(limits->xcr0_allowed & (1ul << param))) { 566abb023fbSJohn Baldwin regs[0] = 0; 567abb023fbSJohn Baldwin regs[1] = 0; 568abb023fbSJohn Baldwin regs[2] = 0; 569abb023fbSJohn Baldwin regs[3] = 0; 570abb023fbSJohn Baldwin } 571abb023fbSJohn Baldwin break; 572abb023fbSJohn Baldwin } 573abb023fbSJohn Baldwin break; 574abb023fbSJohn Baldwin 5755afcca13SVitaliy Gusev case CPUID_0000_000F: 5765afcca13SVitaliy Gusev case CPUID_0000_0010: 5775afcca13SVitaliy Gusev /* 5785afcca13SVitaliy Gusev * Do not report any Resource Director Technology 5795afcca13SVitaliy Gusev * capabilities. Exposing control of cache or memory 5805afcca13SVitaliy Gusev * controller resource partitioning to the guest is not 5815afcca13SVitaliy Gusev * at all sensible. 5825afcca13SVitaliy Gusev * 5835afcca13SVitaliy Gusev * This is already hidden at a high level by masking of 5845afcca13SVitaliy Gusev * leaf 0x7. Even still, a guest may look here for 5855afcca13SVitaliy Gusev * detailed capability information. 5865afcca13SVitaliy Gusev */ 5875afcca13SVitaliy Gusev regs[0] = 0; 5885afcca13SVitaliy Gusev regs[1] = 0; 5895afcca13SVitaliy Gusev regs[2] = 0; 5905afcca13SVitaliy Gusev regs[3] = 0; 5915afcca13SVitaliy Gusev break; 5925afcca13SVitaliy Gusev 593ec048c75SPeter Grehan case CPUID_0000_0015: 594ec048c75SPeter Grehan /* 595ec048c75SPeter Grehan * Don't report CPU TSC/Crystal ratio and clock 596ec048c75SPeter Grehan * values since guests may use these to derive the 597ec048c75SPeter Grehan * local APIC frequency.. 598ec048c75SPeter Grehan */ 599ec048c75SPeter Grehan regs[0] = 0; 600ec048c75SPeter Grehan regs[1] = 0; 601ec048c75SPeter Grehan regs[2] = 0; 602ec048c75SPeter Grehan regs[3] = 0; 603ec048c75SPeter Grehan break; 604ec048c75SPeter Grehan 6058b287612SJohn Baldwin case 0x40000000: 6068b287612SJohn Baldwin regs[0] = CPUID_VM_HIGH; 6078b287612SJohn Baldwin bcopy(bhyve_id, ®s[1], 4); 608560d5edaSPeter Grehan bcopy(bhyve_id + 4, ®s[2], 4); 609560d5edaSPeter Grehan bcopy(bhyve_id + 8, ®s[3], 4); 6108b287612SJohn Baldwin break; 611560d5edaSPeter Grehan 612366f6083SPeter Grehan default: 61315b7da10SConrad Meyer default_leaf: 614560d5edaSPeter Grehan /* 615560d5edaSPeter Grehan * The leaf value has already been clamped so 616560d5edaSPeter Grehan * simply pass this through, keeping count of 617560d5edaSPeter Grehan * how many unhandled leaf values have been seen. 618560d5edaSPeter Grehan */ 619560d5edaSPeter Grehan atomic_add_long(&bhyve_xcpuids, 1); 620a3f2a9c5SJohn Baldwin cpuid_count(func, param, regs); 621560d5edaSPeter Grehan break; 622366f6083SPeter Grehan } 623366f6083SPeter Grehan 624a3f2a9c5SJohn Baldwin /* 625a3f2a9c5SJohn Baldwin * CPUID clears the upper 32-bits of the long-mode registers. 626a3f2a9c5SJohn Baldwin */ 627a3f2a9c5SJohn Baldwin *rax = regs[0]; 628a3f2a9c5SJohn Baldwin *rbx = regs[1]; 629a3f2a9c5SJohn Baldwin *rcx = regs[2]; 630a3f2a9c5SJohn Baldwin *rdx = regs[3]; 631560d5edaSPeter Grehan 632366f6083SPeter Grehan return (1); 633366f6083SPeter Grehan } 634ea91ca92SNeel Natu 635ea91ca92SNeel Natu bool 63680cb5d84SJohn Baldwin vm_cpuid_capability(struct vcpu *vcpu, enum vm_cpuid_capability cap) 637ea91ca92SNeel Natu { 638ea91ca92SNeel Natu bool rv; 639ea91ca92SNeel Natu 640ea91ca92SNeel Natu KASSERT(cap > 0 && cap < VCC_LAST, ("%s: invalid vm_cpu_capability %d", 641ea91ca92SNeel Natu __func__, cap)); 642ea91ca92SNeel Natu 643ea91ca92SNeel Natu /* 644ea91ca92SNeel Natu * Simply passthrough the capabilities of the host cpu for now. 645ea91ca92SNeel Natu */ 646ea91ca92SNeel Natu rv = false; 647ea91ca92SNeel Natu switch (cap) { 648ea91ca92SNeel Natu case VCC_NO_EXECUTE: 649ea91ca92SNeel Natu if (amd_feature & AMDID_NX) 650ea91ca92SNeel Natu rv = true; 651ea91ca92SNeel Natu break; 652ea91ca92SNeel Natu case VCC_FFXSR: 653ea91ca92SNeel Natu if (amd_feature & AMDID_FFXSR) 654ea91ca92SNeel Natu rv = true; 655ea91ca92SNeel Natu break; 656ea91ca92SNeel Natu case VCC_TCE: 657ea91ca92SNeel Natu if (amd_feature2 & AMDID2_TCE) 658ea91ca92SNeel Natu rv = true; 659ea91ca92SNeel Natu break; 660ea91ca92SNeel Natu default: 661ea91ca92SNeel Natu panic("%s: unknown vm_cpu_capability %d", __func__, cap); 662ea91ca92SNeel Natu } 663ea91ca92SNeel Natu return (rv); 664ea91ca92SNeel Natu } 6656171e026SCorvin Köhne 6666171e026SCorvin Köhne int 6676171e026SCorvin Köhne vm_rdmtrr(struct vm_mtrr *mtrr, u_int num, uint64_t *val) 6686171e026SCorvin Köhne { 6696171e026SCorvin Köhne switch (num) { 6706171e026SCorvin Köhne case MSR_MTRRcap: 6716171e026SCorvin Köhne *val = MTRR_CAP_WC | MTRR_CAP_FIXED | VMM_MTRR_VAR_MAX; 6726171e026SCorvin Köhne break; 6736171e026SCorvin Köhne case MSR_MTRRdefType: 6746171e026SCorvin Köhne *val = mtrr->def_type; 6756171e026SCorvin Köhne break; 6766171e026SCorvin Köhne case MSR_MTRR4kBase ... MSR_MTRR4kBase + 7: 6776171e026SCorvin Köhne *val = mtrr->fixed4k[num - MSR_MTRR4kBase]; 6786171e026SCorvin Köhne break; 6796171e026SCorvin Köhne case MSR_MTRR16kBase ... MSR_MTRR16kBase + 1: 6806171e026SCorvin Köhne *val = mtrr->fixed16k[num - MSR_MTRR16kBase]; 6816171e026SCorvin Köhne break; 6826171e026SCorvin Köhne case MSR_MTRR64kBase: 6836171e026SCorvin Köhne *val = mtrr->fixed64k; 6846171e026SCorvin Köhne break; 6856171e026SCorvin Köhne case MSR_MTRRVarBase ... MSR_MTRRVarBase + (VMM_MTRR_VAR_MAX * 2) - 1: { 6866171e026SCorvin Köhne u_int offset = num - MSR_MTRRVarBase; 6876171e026SCorvin Köhne if (offset % 2 == 0) { 6886171e026SCorvin Köhne *val = mtrr->var[offset / 2].base; 6896171e026SCorvin Köhne } else { 6906171e026SCorvin Köhne *val = mtrr->var[offset / 2].mask; 6916171e026SCorvin Köhne } 6926171e026SCorvin Köhne break; 6936171e026SCorvin Köhne } 6946171e026SCorvin Köhne default: 6956171e026SCorvin Köhne return (-1); 6966171e026SCorvin Köhne } 6976171e026SCorvin Köhne 6986171e026SCorvin Köhne return (0); 6996171e026SCorvin Köhne } 7006171e026SCorvin Köhne 7016171e026SCorvin Köhne int 7026171e026SCorvin Köhne vm_wrmtrr(struct vm_mtrr *mtrr, u_int num, uint64_t val) 7036171e026SCorvin Köhne { 7046171e026SCorvin Köhne switch (num) { 7056171e026SCorvin Köhne case MSR_MTRRcap: 7066171e026SCorvin Köhne /* MTRRCAP is read only */ 7076171e026SCorvin Köhne return (-1); 7086171e026SCorvin Köhne case MSR_MTRRdefType: 7096171e026SCorvin Köhne if (val & ~VMM_MTRR_DEF_MASK) { 7106171e026SCorvin Köhne /* generate #GP on writes to reserved fields */ 7116171e026SCorvin Köhne return (-1); 7126171e026SCorvin Köhne } 7136171e026SCorvin Köhne mtrr->def_type = val; 7146171e026SCorvin Köhne break; 7156171e026SCorvin Köhne case MSR_MTRR4kBase ... MSR_MTRR4kBase + 7: 7166171e026SCorvin Köhne mtrr->fixed4k[num - MSR_MTRR4kBase] = val; 7176171e026SCorvin Köhne break; 7186171e026SCorvin Köhne case MSR_MTRR16kBase ... MSR_MTRR16kBase + 1: 7196171e026SCorvin Köhne mtrr->fixed16k[num - MSR_MTRR16kBase] = val; 7206171e026SCorvin Köhne break; 7216171e026SCorvin Köhne case MSR_MTRR64kBase: 7226171e026SCorvin Köhne mtrr->fixed64k = val; 7236171e026SCorvin Köhne break; 7246171e026SCorvin Köhne case MSR_MTRRVarBase ... MSR_MTRRVarBase + (VMM_MTRR_VAR_MAX * 2) - 1: { 7256171e026SCorvin Köhne u_int offset = num - MSR_MTRRVarBase; 7266171e026SCorvin Köhne if (offset % 2 == 0) { 7276171e026SCorvin Köhne if (val & ~VMM_MTRR_PHYSBASE_MASK) { 7286171e026SCorvin Köhne /* generate #GP on writes to reserved fields */ 7296171e026SCorvin Köhne return (-1); 7306171e026SCorvin Köhne } 7316171e026SCorvin Köhne mtrr->var[offset / 2].base = val; 7326171e026SCorvin Köhne } else { 7336171e026SCorvin Köhne if (val & ~VMM_MTRR_PHYSMASK_MASK) { 7346171e026SCorvin Köhne /* generate #GP on writes to reserved fields */ 7356171e026SCorvin Köhne return (-1); 7366171e026SCorvin Köhne } 7376171e026SCorvin Köhne mtrr->var[offset / 2].mask = val; 7386171e026SCorvin Köhne } 7396171e026SCorvin Köhne break; 7406171e026SCorvin Köhne } 7416171e026SCorvin Köhne default: 7426171e026SCorvin Köhne return (-1); 7436171e026SCorvin Köhne } 7446171e026SCorvin Köhne 7456171e026SCorvin Köhne return (0); 7466171e026SCorvin Köhne } 747