xref: /freebsd/sys/amd64/vmm/io/vlapic.c (revision c72e914cf108d3904eb5070b0999b3b5b6a4f384)
1366f6083SPeter Grehan /*-
2c49761ddSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3c49761ddSPedro F. Giffuni  *
4366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
5366f6083SPeter Grehan  * All rights reserved.
66a1e1c2cSJohn Baldwin  * Copyright (c) 2019 Joyent, Inc.
7366f6083SPeter Grehan  *
8366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
9366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
10366f6083SPeter Grehan  * are met:
11366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
12366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
13366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
14366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
15366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
16366f6083SPeter Grehan  *
17366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27366f6083SPeter Grehan  * SUCH DAMAGE.
28366f6083SPeter Grehan  *
29366f6083SPeter Grehan  * $FreeBSD$
30366f6083SPeter Grehan  */
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/cdefs.h>
33366f6083SPeter Grehan __FBSDID("$FreeBSD$");
34366f6083SPeter Grehan 
35483d953aSJohn Baldwin #include "opt_bhyve_snapshot.h"
36483d953aSJohn Baldwin 
37366f6083SPeter Grehan #include <sys/param.h>
38fb03ca4eSNeel Natu #include <sys/lock.h>
39366f6083SPeter Grehan #include <sys/kernel.h>
40366f6083SPeter Grehan #include <sys/malloc.h>
41fb03ca4eSNeel Natu #include <sys/mutex.h>
42366f6083SPeter Grehan #include <sys/systm.h>
43a5615c90SPeter Grehan #include <sys/smp.h>
44366f6083SPeter Grehan 
452d3a73edSNeel Natu #include <x86/specialreg.h>
4634a6b2d6SJohn Baldwin #include <x86/apicreg.h>
47366f6083SPeter Grehan 
48de5ea6b6SNeel Natu #include <machine/clock.h>
49de5ea6b6SNeel Natu #include <machine/smp.h>
50de5ea6b6SNeel Natu 
51366f6083SPeter Grehan #include <machine/vmm.h>
52483d953aSJohn Baldwin #include <machine/vmm_snapshot.h>
53366f6083SPeter Grehan 
54366f6083SPeter Grehan #include "vmm_lapic.h"
55366f6083SPeter Grehan #include "vmm_ktr.h"
56de5ea6b6SNeel Natu #include "vmm_stat.h"
57de5ea6b6SNeel Natu 
58366f6083SPeter Grehan #include "vlapic.h"
59de5ea6b6SNeel Natu #include "vlapic_priv.h"
60b5b28fc9SNeel Natu #include "vioapic.h"
61366f6083SPeter Grehan 
62366f6083SPeter Grehan #define	PRIO(x)			((x) >> 4)
63366f6083SPeter Grehan 
64366f6083SPeter Grehan #define VLAPIC_VERSION		(16)
65366f6083SPeter Grehan 
66a2da7af6SNeel Natu #define	x2apic(vlapic)	(((vlapic)->msr_apicbase & APICBASE_X2APIC) ? 1 : 0)
672d3a73edSNeel Natu 
68fb03ca4eSNeel Natu /*
69fb03ca4eSNeel Natu  * The 'vlapic->timer_mtx' is used to provide mutual exclusion between the
70fafe8844SNeel Natu  * vlapic_callout_handler() and vcpu accesses to:
71fafe8844SNeel Natu  * - timer_freq_bt, timer_period_bt, timer_fire_bt
72fb03ca4eSNeel Natu  * - timer LVT register
73fb03ca4eSNeel Natu  */
74becd9849SNeel Natu #define	VLAPIC_TIMER_LOCK(vlapic)	mtx_lock_spin(&((vlapic)->timer_mtx))
75becd9849SNeel Natu #define	VLAPIC_TIMER_UNLOCK(vlapic)	mtx_unlock_spin(&((vlapic)->timer_mtx))
76fb03ca4eSNeel Natu #define	VLAPIC_TIMER_LOCKED(vlapic)	mtx_owned(&((vlapic)->timer_mtx))
77fb03ca4eSNeel Natu 
78c5d216b7SNeel Natu /*
79c5d216b7SNeel Natu  * APIC timer frequency:
80c5d216b7SNeel Natu  * - arbitrary but chosen to be in the ballpark of contemporary hardware.
81c5d216b7SNeel Natu  * - power-of-two to avoid loss of precision when converted to a bintime.
82c5d216b7SNeel Natu  */
83c5d216b7SNeel Natu #define VLAPIC_BUS_FREQ		(128 * 1024 * 1024)
842e25737aSNeel Natu 
856a1e1c2cSJohn Baldwin static void vlapic_set_error(struct vlapic *, uint32_t, bool);
864c812fe6SMark Johnston static void vlapic_callout_handler(void *arg);
876a1e1c2cSJohn Baldwin 
884f8be175SNeel Natu static __inline uint32_t
894f8be175SNeel Natu vlapic_get_id(struct vlapic *vlapic)
904f8be175SNeel Natu {
914f8be175SNeel Natu 
924f8be175SNeel Natu 	if (x2apic(vlapic))
934f8be175SNeel Natu 		return (vlapic->vcpuid);
944f8be175SNeel Natu 	else
954f8be175SNeel Natu 		return (vlapic->vcpuid << 24);
964f8be175SNeel Natu }
974f8be175SNeel Natu 
983f0ddc7cSNeel Natu static uint32_t
993f0ddc7cSNeel Natu x2apic_ldr(struct vlapic *vlapic)
1004f8be175SNeel Natu {
1014f8be175SNeel Natu 	int apicid;
1024f8be175SNeel Natu 	uint32_t ldr;
1034f8be175SNeel Natu 
1044f8be175SNeel Natu 	apicid = vlapic_get_id(vlapic);
1054f8be175SNeel Natu 	ldr = 1 << (apicid & 0xf);
1064f8be175SNeel Natu 	ldr |= (apicid & 0xffff0) << 12;
1074f8be175SNeel Natu 	return (ldr);
1084f8be175SNeel Natu }
1094f8be175SNeel Natu 
1103f0ddc7cSNeel Natu void
1113f0ddc7cSNeel Natu vlapic_dfr_write_handler(struct vlapic *vlapic)
1124f8be175SNeel Natu {
1134f8be175SNeel Natu 	struct LAPIC *lapic;
1144f8be175SNeel Natu 
115de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
1164f8be175SNeel Natu 	if (x2apic(vlapic)) {
1173f0ddc7cSNeel Natu 		VM_CTR1(vlapic->vm, "ignoring write to DFR in x2apic mode: %#x",
1183f0ddc7cSNeel Natu 		    lapic->dfr);
1193f0ddc7cSNeel Natu 		lapic->dfr = 0;
1204f8be175SNeel Natu 		return;
1214f8be175SNeel Natu 	}
1224f8be175SNeel Natu 
1233f0ddc7cSNeel Natu 	lapic->dfr &= APIC_DFR_MODEL_MASK;
1243f0ddc7cSNeel Natu 	lapic->dfr |= APIC_DFR_RESERVED;
1253f0ddc7cSNeel Natu 
1263f0ddc7cSNeel Natu 	if ((lapic->dfr & APIC_DFR_MODEL_MASK) == APIC_DFR_MODEL_FLAT)
1274f8be175SNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic DFR in Flat Model");
1283f0ddc7cSNeel Natu 	else if ((lapic->dfr & APIC_DFR_MODEL_MASK) == APIC_DFR_MODEL_CLUSTER)
1294f8be175SNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic DFR in Cluster Model");
1304f8be175SNeel Natu 	else
1313f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "DFR in Unknown Model %#x", lapic->dfr);
1324f8be175SNeel Natu }
1334f8be175SNeel Natu 
1343f0ddc7cSNeel Natu void
1353f0ddc7cSNeel Natu vlapic_ldr_write_handler(struct vlapic *vlapic)
1364f8be175SNeel Natu {
1374f8be175SNeel Natu 	struct LAPIC *lapic;
1384f8be175SNeel Natu 
1393f0ddc7cSNeel Natu 	lapic = vlapic->apic_page;
1403f0ddc7cSNeel Natu 
1414f8be175SNeel Natu 	/* LDR is read-only in x2apic mode */
1424f8be175SNeel Natu 	if (x2apic(vlapic)) {
1433f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "ignoring write to LDR in x2apic mode: %#x",
1443f0ddc7cSNeel Natu 		    lapic->ldr);
1453f0ddc7cSNeel Natu 		lapic->ldr = x2apic_ldr(vlapic);
1463f0ddc7cSNeel Natu 	} else {
1473f0ddc7cSNeel Natu 		lapic->ldr &= ~APIC_LDR_RESERVED;
1483f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic LDR set to %#x", lapic->ldr);
1493f0ddc7cSNeel Natu 	}
1504f8be175SNeel Natu }
1514f8be175SNeel Natu 
1523f0ddc7cSNeel Natu void
1533f0ddc7cSNeel Natu vlapic_id_write_handler(struct vlapic *vlapic)
1543f0ddc7cSNeel Natu {
1553f0ddc7cSNeel Natu 	struct LAPIC *lapic;
1563f0ddc7cSNeel Natu 
1573f0ddc7cSNeel Natu 	/*
1583f0ddc7cSNeel Natu 	 * We don't allow the ID register to be modified so reset it back to
1593f0ddc7cSNeel Natu 	 * its default value.
1603f0ddc7cSNeel Natu 	 */
161de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
1623f0ddc7cSNeel Natu 	lapic->id = vlapic_get_id(vlapic);
1634f8be175SNeel Natu }
1644f8be175SNeel Natu 
1652e25737aSNeel Natu static int
1662e25737aSNeel Natu vlapic_timer_divisor(uint32_t dcr)
1672e25737aSNeel Natu {
1682e25737aSNeel Natu 	switch (dcr & 0xB) {
169117e8f37SPeter Grehan 	case APIC_TDCR_1:
170117e8f37SPeter Grehan 		return (1);
1712e25737aSNeel Natu 	case APIC_TDCR_2:
1722e25737aSNeel Natu 		return (2);
1732e25737aSNeel Natu 	case APIC_TDCR_4:
1742e25737aSNeel Natu 		return (4);
1752e25737aSNeel Natu 	case APIC_TDCR_8:
1762e25737aSNeel Natu 		return (8);
1772e25737aSNeel Natu 	case APIC_TDCR_16:
1782e25737aSNeel Natu 		return (16);
1792e25737aSNeel Natu 	case APIC_TDCR_32:
1802e25737aSNeel Natu 		return (32);
1812e25737aSNeel Natu 	case APIC_TDCR_64:
1822e25737aSNeel Natu 		return (64);
1832e25737aSNeel Natu 	case APIC_TDCR_128:
1842e25737aSNeel Natu 		return (128);
1852e25737aSNeel Natu 	default:
1862e25737aSNeel Natu 		panic("vlapic_timer_divisor: invalid dcr 0x%08x", dcr);
1872e25737aSNeel Natu 	}
1882e25737aSNeel Natu }
1892e25737aSNeel Natu 
190366f6083SPeter Grehan #if 0
191366f6083SPeter Grehan static inline void
192366f6083SPeter Grehan vlapic_dump_lvt(uint32_t offset, uint32_t *lvt)
193366f6083SPeter Grehan {
194366f6083SPeter Grehan 	printf("Offset %x: lvt %08x (V:%02x DS:%x M:%x)\n", offset,
195366f6083SPeter Grehan 	    *lvt, *lvt & APIC_LVTT_VECTOR, *lvt & APIC_LVTT_DS,
196366f6083SPeter Grehan 	    *lvt & APIC_LVTT_M);
197366f6083SPeter Grehan }
198366f6083SPeter Grehan #endif
199366f6083SPeter Grehan 
200fb03ca4eSNeel Natu static uint32_t
201366f6083SPeter Grehan vlapic_get_ccr(struct vlapic *vlapic)
202366f6083SPeter Grehan {
203fb03ca4eSNeel Natu 	struct bintime bt_now, bt_rem;
204fb03ca4eSNeel Natu 	struct LAPIC *lapic;
205fb03ca4eSNeel Natu 	uint32_t ccr;
206fb03ca4eSNeel Natu 
207fb03ca4eSNeel Natu 	ccr = 0;
208de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
209fb03ca4eSNeel Natu 
210fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
211fb03ca4eSNeel Natu 	if (callout_active(&vlapic->callout)) {
212fb03ca4eSNeel Natu 		/*
213fb03ca4eSNeel Natu 		 * If the timer is scheduled to expire in the future then
214fb03ca4eSNeel Natu 		 * compute the value of 'ccr' based on the remaining time.
215fb03ca4eSNeel Natu 		 */
216fb03ca4eSNeel Natu 		binuptime(&bt_now);
217fb03ca4eSNeel Natu 		if (bintime_cmp(&vlapic->timer_fire_bt, &bt_now, >)) {
218fb03ca4eSNeel Natu 			bt_rem = vlapic->timer_fire_bt;
219fb03ca4eSNeel Natu 			bintime_sub(&bt_rem, &bt_now);
220fb03ca4eSNeel Natu 			ccr += bt_rem.sec * BT2FREQ(&vlapic->timer_freq_bt);
221fb03ca4eSNeel Natu 			ccr += bt_rem.frac / vlapic->timer_freq_bt.frac;
222fb03ca4eSNeel Natu 		}
223fb03ca4eSNeel Natu 	}
224fb03ca4eSNeel Natu 	KASSERT(ccr <= lapic->icr_timer, ("vlapic_get_ccr: invalid ccr %#x, "
225fb03ca4eSNeel Natu 	    "icr_timer is %#x", ccr, lapic->icr_timer));
226fb03ca4eSNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic ccr_timer = %#x, icr_timer = %#x",
227fb03ca4eSNeel Natu 	    ccr, lapic->icr_timer);
228fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
229fb03ca4eSNeel Natu 	return (ccr);
230fb03ca4eSNeel Natu }
231fb03ca4eSNeel Natu 
232fafe8844SNeel Natu void
233fafe8844SNeel Natu vlapic_dcr_write_handler(struct vlapic *vlapic)
234fb03ca4eSNeel Natu {
235fb03ca4eSNeel Natu 	struct LAPIC *lapic;
236fb03ca4eSNeel Natu 	int divisor;
237fb03ca4eSNeel Natu 
238de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
239fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
240fb03ca4eSNeel Natu 
241fafe8844SNeel Natu 	divisor = vlapic_timer_divisor(lapic->dcr_timer);
242fafe8844SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic dcr_timer=%#x, divisor=%d",
243fafe8844SNeel Natu 	    lapic->dcr_timer, divisor);
244fb03ca4eSNeel Natu 
245fb03ca4eSNeel Natu 	/*
246fb03ca4eSNeel Natu 	 * Update the timer frequency and the timer period.
247fb03ca4eSNeel Natu 	 *
248fb03ca4eSNeel Natu 	 * XXX changes to the frequency divider will not take effect until
249fb03ca4eSNeel Natu 	 * the timer is reloaded.
250fb03ca4eSNeel Natu 	 */
251fb03ca4eSNeel Natu 	FREQ2BT(VLAPIC_BUS_FREQ / divisor, &vlapic->timer_freq_bt);
252fb03ca4eSNeel Natu 	vlapic->timer_period_bt = vlapic->timer_freq_bt;
253fb03ca4eSNeel Natu 	bintime_mul(&vlapic->timer_period_bt, lapic->icr_timer);
254fb03ca4eSNeel Natu 
255fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
256366f6083SPeter Grehan }
257366f6083SPeter Grehan 
258fafe8844SNeel Natu void
259fafe8844SNeel Natu vlapic_esr_write_handler(struct vlapic *vlapic)
260366f6083SPeter Grehan {
261de5ea6b6SNeel Natu 	struct LAPIC *lapic;
262de5ea6b6SNeel Natu 
263de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
264330baf58SJohn Baldwin 	lapic->esr = vlapic->esr_pending;
265330baf58SJohn Baldwin 	vlapic->esr_pending = 0;
266366f6083SPeter Grehan }
267366f6083SPeter Grehan 
2684d1e82a8SNeel Natu int
269b5b28fc9SNeel Natu vlapic_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
270366f6083SPeter Grehan {
2714d1e82a8SNeel Natu 	struct LAPIC *lapic;
272b5b28fc9SNeel Natu 	uint32_t *irrptr, *tmrptr, mask;
273366f6083SPeter Grehan 	int idx;
274366f6083SPeter Grehan 
2754d1e82a8SNeel Natu 	KASSERT(vector >= 0 && vector < 256, ("invalid vector %d", vector));
276366f6083SPeter Grehan 
2774d1e82a8SNeel Natu 	lapic = vlapic->apic_page;
2781c052192SNeel Natu 	if (!(lapic->svr & APIC_SVR_ENABLE)) {
2791c052192SNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic is software disabled, ignoring "
2801c052192SNeel Natu 		    "interrupt %d", vector);
2814d1e82a8SNeel Natu 		return (0);
2821c052192SNeel Natu 	}
2831c052192SNeel Natu 
284330baf58SJohn Baldwin 	if (vector < 16) {
2856a1e1c2cSJohn Baldwin 		vlapic_set_error(vlapic, APIC_ESR_RECEIVE_ILLEGAL_VECTOR,
2866a1e1c2cSJohn Baldwin 		    false);
2874d1e82a8SNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic ignoring interrupt to vector %d",
2884d1e82a8SNeel Natu 		    vector);
2894d1e82a8SNeel Natu 		return (1);
290330baf58SJohn Baldwin 	}
291330baf58SJohn Baldwin 
29288c4b8d1SNeel Natu 	if (vlapic->ops.set_intr_ready)
29388c4b8d1SNeel Natu 		return ((*vlapic->ops.set_intr_ready)(vlapic, vector, level));
29488c4b8d1SNeel Natu 
295366f6083SPeter Grehan 	idx = (vector / 32) * 4;
296b5b28fc9SNeel Natu 	mask = 1 << (vector % 32);
297b5b28fc9SNeel Natu 
298366f6083SPeter Grehan 	irrptr = &lapic->irr0;
299b5b28fc9SNeel Natu 	atomic_set_int(&irrptr[idx], mask);
300b5b28fc9SNeel Natu 
301b5b28fc9SNeel Natu 	/*
3025b8a8cd1SNeel Natu 	 * Verify that the trigger-mode of the interrupt matches with
3035b8a8cd1SNeel Natu 	 * the vlapic TMR registers.
304b5b28fc9SNeel Natu 	 */
305b5b28fc9SNeel Natu 	tmrptr = &lapic->tmr0;
306294d0d88SNeel Natu 	if ((tmrptr[idx] & mask) != (level ? mask : 0)) {
307294d0d88SNeel Natu 		VLAPIC_CTR3(vlapic, "vlapic TMR[%d] is 0x%08x but "
308294d0d88SNeel Natu 		    "interrupt is %s-triggered", idx / 4, tmrptr[idx],
309294d0d88SNeel Natu 		    level ? "level" : "edge");
310294d0d88SNeel Natu 	}
311b5b28fc9SNeel Natu 
312366f6083SPeter Grehan 	VLAPIC_CTR_IRR(vlapic, "vlapic_set_intr_ready");
3134d1e82a8SNeel Natu 	return (1);
314366f6083SPeter Grehan }
315366f6083SPeter Grehan 
316366f6083SPeter Grehan static __inline uint32_t *
317fb03ca4eSNeel Natu vlapic_get_lvtptr(struct vlapic *vlapic, uint32_t offset)
318366f6083SPeter Grehan {
319de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
320366f6083SPeter Grehan 	int 		 i;
321366f6083SPeter Grehan 
322330baf58SJohn Baldwin 	switch (offset) {
323330baf58SJohn Baldwin 	case APIC_OFFSET_CMCI_LVT:
324330baf58SJohn Baldwin 		return (&lapic->lvt_cmci);
325330baf58SJohn Baldwin 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
326366f6083SPeter Grehan 		i = (offset - APIC_OFFSET_TIMER_LVT) >> 2;
327ba084c18SEd Maste 		return ((&lapic->lvt_timer) + i);
328330baf58SJohn Baldwin 	default:
329330baf58SJohn Baldwin 		panic("vlapic_get_lvt: invalid LVT\n");
330330baf58SJohn Baldwin 	}
331366f6083SPeter Grehan }
332366f6083SPeter Grehan 
3337c05bc31SNeel Natu static __inline int
3347c05bc31SNeel Natu lvt_off_to_idx(uint32_t offset)
3357c05bc31SNeel Natu {
3367c05bc31SNeel Natu 	int index;
3377c05bc31SNeel Natu 
3387c05bc31SNeel Natu 	switch (offset) {
3397c05bc31SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
3407c05bc31SNeel Natu 		index = APIC_LVT_CMCI;
3417c05bc31SNeel Natu 		break;
3427c05bc31SNeel Natu 	case APIC_OFFSET_TIMER_LVT:
3437c05bc31SNeel Natu 		index = APIC_LVT_TIMER;
3447c05bc31SNeel Natu 		break;
3457c05bc31SNeel Natu 	case APIC_OFFSET_THERM_LVT:
3467c05bc31SNeel Natu 		index = APIC_LVT_THERMAL;
3477c05bc31SNeel Natu 		break;
3487c05bc31SNeel Natu 	case APIC_OFFSET_PERF_LVT:
3497c05bc31SNeel Natu 		index = APIC_LVT_PMC;
3507c05bc31SNeel Natu 		break;
3517c05bc31SNeel Natu 	case APIC_OFFSET_LINT0_LVT:
3527c05bc31SNeel Natu 		index = APIC_LVT_LINT0;
3537c05bc31SNeel Natu 		break;
3547c05bc31SNeel Natu 	case APIC_OFFSET_LINT1_LVT:
3557c05bc31SNeel Natu 		index = APIC_LVT_LINT1;
3567c05bc31SNeel Natu 		break;
3577c05bc31SNeel Natu 	case APIC_OFFSET_ERROR_LVT:
3587c05bc31SNeel Natu 		index = APIC_LVT_ERROR;
3597c05bc31SNeel Natu 		break;
3607c05bc31SNeel Natu 	default:
3617c05bc31SNeel Natu 		index = -1;
3627c05bc31SNeel Natu 		break;
3637c05bc31SNeel Natu 	}
3647c05bc31SNeel Natu 	KASSERT(index >= 0 && index <= VLAPIC_MAXLVT_INDEX, ("lvt_off_to_idx: "
3657c05bc31SNeel Natu 	    "invalid lvt index %d for offset %#x", index, offset));
3667c05bc31SNeel Natu 
3677c05bc31SNeel Natu 	return (index);
3687c05bc31SNeel Natu }
3697c05bc31SNeel Natu 
370fb03ca4eSNeel Natu static __inline uint32_t
371fb03ca4eSNeel Natu vlapic_get_lvt(struct vlapic *vlapic, uint32_t offset)
372fb03ca4eSNeel Natu {
3737c05bc31SNeel Natu 	int idx;
3747c05bc31SNeel Natu 	uint32_t val;
375fb03ca4eSNeel Natu 
3767c05bc31SNeel Natu 	idx = lvt_off_to_idx(offset);
3777c05bc31SNeel Natu 	val = atomic_load_acq_32(&vlapic->lvt_last[idx]);
3787c05bc31SNeel Natu 	return (val);
379fb03ca4eSNeel Natu }
380fb03ca4eSNeel Natu 
3817c05bc31SNeel Natu void
3827c05bc31SNeel Natu vlapic_lvt_write_handler(struct vlapic *vlapic, uint32_t offset)
383fb03ca4eSNeel Natu {
3847c05bc31SNeel Natu 	uint32_t *lvtptr, mask, val;
385fb03ca4eSNeel Natu 	struct LAPIC *lapic;
3867c05bc31SNeel Natu 	int idx;
387fb03ca4eSNeel Natu 
388de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
389fb03ca4eSNeel Natu 	lvtptr = vlapic_get_lvtptr(vlapic, offset);
3907c05bc31SNeel Natu 	val = *lvtptr;
3917c05bc31SNeel Natu 	idx = lvt_off_to_idx(offset);
392fb03ca4eSNeel Natu 
393fb03ca4eSNeel Natu 	if (!(lapic->svr & APIC_SVR_ENABLE))
394fb03ca4eSNeel Natu 		val |= APIC_LVT_M;
395330baf58SJohn Baldwin 	mask = APIC_LVT_M | APIC_LVT_DS | APIC_LVT_VECTOR;
396330baf58SJohn Baldwin 	switch (offset) {
397330baf58SJohn Baldwin 	case APIC_OFFSET_TIMER_LVT:
398330baf58SJohn Baldwin 		mask |= APIC_LVTT_TM;
399330baf58SJohn Baldwin 		break;
400330baf58SJohn Baldwin 	case APIC_OFFSET_ERROR_LVT:
401330baf58SJohn Baldwin 		break;
402330baf58SJohn Baldwin 	case APIC_OFFSET_LINT0_LVT:
403330baf58SJohn Baldwin 	case APIC_OFFSET_LINT1_LVT:
404330baf58SJohn Baldwin 		mask |= APIC_LVT_TM | APIC_LVT_RIRR | APIC_LVT_IIPP;
405330baf58SJohn Baldwin 		/* FALLTHROUGH */
406330baf58SJohn Baldwin 	default:
407330baf58SJohn Baldwin 		mask |= APIC_LVT_DM;
408330baf58SJohn Baldwin 		break;
409330baf58SJohn Baldwin 	}
4107c05bc31SNeel Natu 	val &= mask;
4117c05bc31SNeel Natu 	*lvtptr = val;
4127c05bc31SNeel Natu 	atomic_store_rel_32(&vlapic->lvt_last[idx], val);
4137c05bc31SNeel Natu }
414fb03ca4eSNeel Natu 
4157c05bc31SNeel Natu static void
4167c05bc31SNeel Natu vlapic_mask_lvts(struct vlapic *vlapic)
4177c05bc31SNeel Natu {
4187c05bc31SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
4197c05bc31SNeel Natu 
4207c05bc31SNeel Natu 	lapic->lvt_cmci |= APIC_LVT_M;
4217c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_CMCI_LVT);
4227c05bc31SNeel Natu 
4237c05bc31SNeel Natu 	lapic->lvt_timer |= APIC_LVT_M;
4247c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_TIMER_LVT);
4257c05bc31SNeel Natu 
4267c05bc31SNeel Natu 	lapic->lvt_thermal |= APIC_LVT_M;
4277c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_THERM_LVT);
4287c05bc31SNeel Natu 
4297c05bc31SNeel Natu 	lapic->lvt_pcint |= APIC_LVT_M;
4307c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_PERF_LVT);
4317c05bc31SNeel Natu 
4327c05bc31SNeel Natu 	lapic->lvt_lint0 |= APIC_LVT_M;
4337c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_LINT0_LVT);
4347c05bc31SNeel Natu 
4357c05bc31SNeel Natu 	lapic->lvt_lint1 |= APIC_LVT_M;
4367c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_LINT1_LVT);
4377c05bc31SNeel Natu 
4387c05bc31SNeel Natu 	lapic->lvt_error |= APIC_LVT_M;
4397c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_ERROR_LVT);
440fb03ca4eSNeel Natu }
441fb03ca4eSNeel Natu 
442330baf58SJohn Baldwin static int
4436a1e1c2cSJohn Baldwin vlapic_fire_lvt(struct vlapic *vlapic, u_int lvt)
444330baf58SJohn Baldwin {
4456a1e1c2cSJohn Baldwin 	uint32_t mode, reg, vec;
446330baf58SJohn Baldwin 
4476a1e1c2cSJohn Baldwin 	reg = atomic_load_acq_32(&vlapic->lvt_last[lvt]);
4486a1e1c2cSJohn Baldwin 
4496a1e1c2cSJohn Baldwin 	if (reg & APIC_LVT_M)
450330baf58SJohn Baldwin 		return (0);
4516a1e1c2cSJohn Baldwin 	vec = reg & APIC_LVT_VECTOR;
4526a1e1c2cSJohn Baldwin 	mode = reg & APIC_LVT_DM;
453330baf58SJohn Baldwin 
454330baf58SJohn Baldwin 	switch (mode) {
455330baf58SJohn Baldwin 	case APIC_LVT_DM_FIXED:
456330baf58SJohn Baldwin 		if (vec < 16) {
4576a1e1c2cSJohn Baldwin 			vlapic_set_error(vlapic, APIC_ESR_SEND_ILLEGAL_VECTOR,
4586a1e1c2cSJohn Baldwin 			    lvt == APIC_LVT_ERROR);
459330baf58SJohn Baldwin 			return (0);
460330baf58SJohn Baldwin 		}
4614d1e82a8SNeel Natu 		if (vlapic_set_intr_ready(vlapic, vec, false))
462de5ea6b6SNeel Natu 			vcpu_notify_event(vlapic->vm, vlapic->vcpuid, true);
463330baf58SJohn Baldwin 		break;
464330baf58SJohn Baldwin 	case APIC_LVT_DM_NMI:
465330baf58SJohn Baldwin 		vm_inject_nmi(vlapic->vm, vlapic->vcpuid);
466330baf58SJohn Baldwin 		break;
467762fd208STycho Nightingale 	case APIC_LVT_DM_EXTINT:
4680775fbb4STycho Nightingale 		vm_inject_extint(vlapic->vm, vlapic->vcpuid);
469762fd208STycho Nightingale 		break;
470330baf58SJohn Baldwin 	default:
471330baf58SJohn Baldwin 		// Other modes ignored
472330baf58SJohn Baldwin 		return (0);
473330baf58SJohn Baldwin 	}
474330baf58SJohn Baldwin 	return (1);
475330baf58SJohn Baldwin }
476330baf58SJohn Baldwin 
477366f6083SPeter Grehan #if 1
478366f6083SPeter Grehan static void
479366f6083SPeter Grehan dump_isrvec_stk(struct vlapic *vlapic)
480366f6083SPeter Grehan {
481366f6083SPeter Grehan 	int i;
482366f6083SPeter Grehan 	uint32_t *isrptr;
483366f6083SPeter Grehan 
484de5ea6b6SNeel Natu 	isrptr = &vlapic->apic_page->isr0;
485366f6083SPeter Grehan 	for (i = 0; i < 8; i++)
486366f6083SPeter Grehan 		printf("ISR%d 0x%08x\n", i, isrptr[i * 4]);
487366f6083SPeter Grehan 
488366f6083SPeter Grehan 	for (i = 0; i <= vlapic->isrvec_stk_top; i++)
489366f6083SPeter Grehan 		printf("isrvec_stk[%d] = %d\n", i, vlapic->isrvec_stk[i]);
490366f6083SPeter Grehan }
491366f6083SPeter Grehan #endif
492366f6083SPeter Grehan 
493366f6083SPeter Grehan /*
494366f6083SPeter Grehan  * Algorithm adopted from section "Interrupt, Task and Processor Priority"
495366f6083SPeter Grehan  * in Intel Architecture Manual Vol 3a.
496366f6083SPeter Grehan  */
497366f6083SPeter Grehan static void
498366f6083SPeter Grehan vlapic_update_ppr(struct vlapic *vlapic)
499366f6083SPeter Grehan {
500366f6083SPeter Grehan 	int isrvec, tpr, ppr;
501366f6083SPeter Grehan 
502366f6083SPeter Grehan 	/*
503366f6083SPeter Grehan 	 * Note that the value on the stack at index 0 is always 0.
504366f6083SPeter Grehan 	 *
505366f6083SPeter Grehan 	 * This is a placeholder for the value of ISRV when none of the
506366f6083SPeter Grehan 	 * bits is set in the ISRx registers.
507366f6083SPeter Grehan 	 */
508366f6083SPeter Grehan 	isrvec = vlapic->isrvec_stk[vlapic->isrvec_stk_top];
509de5ea6b6SNeel Natu 	tpr = vlapic->apic_page->tpr;
510366f6083SPeter Grehan 
511366f6083SPeter Grehan #if 1
512366f6083SPeter Grehan 	{
513366f6083SPeter Grehan 		int i, lastprio, curprio, vector, idx;
514366f6083SPeter Grehan 		uint32_t *isrptr;
515366f6083SPeter Grehan 
516366f6083SPeter Grehan 		if (vlapic->isrvec_stk_top == 0 && isrvec != 0)
517366f6083SPeter Grehan 			panic("isrvec_stk is corrupted: %d", isrvec);
518366f6083SPeter Grehan 
519366f6083SPeter Grehan 		/*
520366f6083SPeter Grehan 		 * Make sure that the priority of the nested interrupts is
521366f6083SPeter Grehan 		 * always increasing.
522366f6083SPeter Grehan 		 */
523366f6083SPeter Grehan 		lastprio = -1;
524366f6083SPeter Grehan 		for (i = 1; i <= vlapic->isrvec_stk_top; i++) {
525366f6083SPeter Grehan 			curprio = PRIO(vlapic->isrvec_stk[i]);
526366f6083SPeter Grehan 			if (curprio <= lastprio) {
527366f6083SPeter Grehan 				dump_isrvec_stk(vlapic);
528366f6083SPeter Grehan 				panic("isrvec_stk does not satisfy invariant");
529366f6083SPeter Grehan 			}
530366f6083SPeter Grehan 			lastprio = curprio;
531366f6083SPeter Grehan 		}
532366f6083SPeter Grehan 
533366f6083SPeter Grehan 		/*
534366f6083SPeter Grehan 		 * Make sure that each bit set in the ISRx registers has a
535366f6083SPeter Grehan 		 * corresponding entry on the isrvec stack.
536366f6083SPeter Grehan 		 */
537366f6083SPeter Grehan 		i = 1;
538de5ea6b6SNeel Natu 		isrptr = &vlapic->apic_page->isr0;
539366f6083SPeter Grehan 		for (vector = 0; vector < 256; vector++) {
540366f6083SPeter Grehan 			idx = (vector / 32) * 4;
541366f6083SPeter Grehan 			if (isrptr[idx] & (1 << (vector % 32))) {
542366f6083SPeter Grehan 				if (i > vlapic->isrvec_stk_top ||
543366f6083SPeter Grehan 				    vlapic->isrvec_stk[i] != vector) {
544366f6083SPeter Grehan 					dump_isrvec_stk(vlapic);
545366f6083SPeter Grehan 					panic("ISR and isrvec_stk out of sync");
546366f6083SPeter Grehan 				}
547366f6083SPeter Grehan 				i++;
548366f6083SPeter Grehan 			}
549366f6083SPeter Grehan 		}
550366f6083SPeter Grehan 	}
551366f6083SPeter Grehan #endif
552366f6083SPeter Grehan 
553366f6083SPeter Grehan 	if (PRIO(tpr) >= PRIO(isrvec))
554366f6083SPeter Grehan 		ppr = tpr;
555366f6083SPeter Grehan 	else
556366f6083SPeter Grehan 		ppr = isrvec & 0xf0;
557366f6083SPeter Grehan 
558de5ea6b6SNeel Natu 	vlapic->apic_page->ppr = ppr;
559366f6083SPeter Grehan 	VLAPIC_CTR1(vlapic, "vlapic_update_ppr 0x%02x", ppr);
560366f6083SPeter Grehan }
561366f6083SPeter Grehan 
5621bc51badSMichael Reifenberger void
5631bc51badSMichael Reifenberger vlapic_sync_tpr(struct vlapic *vlapic)
5641bc51badSMichael Reifenberger {
5651bc51badSMichael Reifenberger 	vlapic_update_ppr(vlapic);
5661bc51badSMichael Reifenberger }
5671bc51badSMichael Reifenberger 
56844e2f0feSNeel Natu static VMM_STAT(VLAPIC_GRATUITOUS_EOI, "EOI without any in-service interrupt");
56944e2f0feSNeel Natu 
570366f6083SPeter Grehan static void
571366f6083SPeter Grehan vlapic_process_eoi(struct vlapic *vlapic)
572366f6083SPeter Grehan {
573de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
574b5b28fc9SNeel Natu 	uint32_t	*isrptr, *tmrptr;
575b5b28fc9SNeel Natu 	int		i, idx, bitpos, vector;
576366f6083SPeter Grehan 
577366f6083SPeter Grehan 	isrptr = &lapic->isr0;
578b5b28fc9SNeel Natu 	tmrptr = &lapic->tmr0;
579366f6083SPeter Grehan 
58044e2f0feSNeel Natu 	for (i = 7; i >= 0; i--) {
581366f6083SPeter Grehan 		idx = i * 4;
582366f6083SPeter Grehan 		bitpos = fls(isrptr[idx]);
583b5b28fc9SNeel Natu 		if (bitpos-- != 0) {
584366f6083SPeter Grehan 			if (vlapic->isrvec_stk_top <= 0) {
585366f6083SPeter Grehan 				panic("invalid vlapic isrvec_stk_top %d",
586366f6083SPeter Grehan 				      vlapic->isrvec_stk_top);
587366f6083SPeter Grehan 			}
588b5b28fc9SNeel Natu 			isrptr[idx] &= ~(1 << bitpos);
58944e2f0feSNeel Natu 			vector = i * 32 + bitpos;
59044e2f0feSNeel Natu 			VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "EOI vector %d",
59144e2f0feSNeel Natu 			    vector);
592366f6083SPeter Grehan 			VLAPIC_CTR_ISR(vlapic, "vlapic_process_eoi");
593366f6083SPeter Grehan 			vlapic->isrvec_stk_top--;
594366f6083SPeter Grehan 			vlapic_update_ppr(vlapic);
595b5b28fc9SNeel Natu 			if ((tmrptr[idx] & (1 << bitpos)) != 0) {
596b5b28fc9SNeel Natu 				vioapic_process_eoi(vlapic->vm, vlapic->vcpuid,
597b5b28fc9SNeel Natu 				    vector);
598b5b28fc9SNeel Natu 			}
599366f6083SPeter Grehan 			return;
600366f6083SPeter Grehan 		}
601366f6083SPeter Grehan 	}
60244e2f0feSNeel Natu 	VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "Gratuitous EOI");
60344e2f0feSNeel Natu 	vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_GRATUITOUS_EOI, 1);
604366f6083SPeter Grehan }
605366f6083SPeter Grehan 
606366f6083SPeter Grehan static __inline int
607fb03ca4eSNeel Natu vlapic_get_lvt_field(uint32_t lvt, uint32_t mask)
608366f6083SPeter Grehan {
609fb03ca4eSNeel Natu 
610fb03ca4eSNeel Natu 	return (lvt & mask);
611366f6083SPeter Grehan }
612366f6083SPeter Grehan 
613366f6083SPeter Grehan static __inline int
614366f6083SPeter Grehan vlapic_periodic_timer(struct vlapic *vlapic)
615366f6083SPeter Grehan {
616fb03ca4eSNeel Natu 	uint32_t lvt;
617366f6083SPeter Grehan 
618366f6083SPeter Grehan 	lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_TIMER_LVT);
619366f6083SPeter Grehan 
620366f6083SPeter Grehan 	return (vlapic_get_lvt_field(lvt, APIC_LVTT_TM_PERIODIC));
621366f6083SPeter Grehan }
622366f6083SPeter Grehan 
623330baf58SJohn Baldwin static VMM_STAT(VLAPIC_INTR_ERROR, "error interrupts generated by vlapic");
624330baf58SJohn Baldwin 
6256a1e1c2cSJohn Baldwin static void
6266a1e1c2cSJohn Baldwin vlapic_set_error(struct vlapic *vlapic, uint32_t mask, bool lvt_error)
627330baf58SJohn Baldwin {
628330baf58SJohn Baldwin 
629330baf58SJohn Baldwin 	vlapic->esr_pending |= mask;
630330baf58SJohn Baldwin 
6316a1e1c2cSJohn Baldwin 	/*
6326a1e1c2cSJohn Baldwin 	 * Avoid infinite recursion if the error LVT itself is configured with
6336a1e1c2cSJohn Baldwin 	 * an illegal vector.
6346a1e1c2cSJohn Baldwin 	 */
6356a1e1c2cSJohn Baldwin 	if (lvt_error)
6366a1e1c2cSJohn Baldwin 		return;
6376a1e1c2cSJohn Baldwin 
6386a1e1c2cSJohn Baldwin 	if (vlapic_fire_lvt(vlapic, APIC_LVT_ERROR)) {
639330baf58SJohn Baldwin 		vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_ERROR, 1);
640330baf58SJohn Baldwin 	}
641330baf58SJohn Baldwin }
642330baf58SJohn Baldwin 
64377d8fd9bSNeel Natu static VMM_STAT(VLAPIC_INTR_TIMER, "timer interrupts generated by vlapic");
64477d8fd9bSNeel Natu 
645366f6083SPeter Grehan static void
646366f6083SPeter Grehan vlapic_fire_timer(struct vlapic *vlapic)
647366f6083SPeter Grehan {
648fb03ca4eSNeel Natu 
649fb03ca4eSNeel Natu 	KASSERT(VLAPIC_TIMER_LOCKED(vlapic), ("vlapic_fire_timer not locked"));
650366f6083SPeter Grehan 
6516a1e1c2cSJohn Baldwin 	if (vlapic_fire_lvt(vlapic, APIC_LVT_TIMER)) {
6529d8d8e3eSNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic timer fired");
65377d8fd9bSNeel Natu 		vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_TIMER, 1);
654366f6083SPeter Grehan 	}
655366f6083SPeter Grehan }
656366f6083SPeter Grehan 
657330baf58SJohn Baldwin static VMM_STAT(VLAPIC_INTR_CMC,
658330baf58SJohn Baldwin     "corrected machine check interrupts generated by vlapic");
659330baf58SJohn Baldwin 
660330baf58SJohn Baldwin void
661330baf58SJohn Baldwin vlapic_fire_cmci(struct vlapic *vlapic)
662330baf58SJohn Baldwin {
663330baf58SJohn Baldwin 
6646a1e1c2cSJohn Baldwin 	if (vlapic_fire_lvt(vlapic, APIC_LVT_CMCI)) {
665330baf58SJohn Baldwin 		vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_CMC, 1);
666330baf58SJohn Baldwin 	}
667330baf58SJohn Baldwin }
668330baf58SJohn Baldwin 
6697c05bc31SNeel Natu static VMM_STAT_ARRAY(LVTS_TRIGGERRED, VLAPIC_MAXLVT_INDEX + 1,
670330baf58SJohn Baldwin     "lvts triggered");
671330baf58SJohn Baldwin 
672330baf58SJohn Baldwin int
673330baf58SJohn Baldwin vlapic_trigger_lvt(struct vlapic *vlapic, int vector)
674330baf58SJohn Baldwin {
675330baf58SJohn Baldwin 
676762fd208STycho Nightingale 	if (vlapic_enabled(vlapic) == false) {
677762fd208STycho Nightingale 		/*
678762fd208STycho Nightingale 		 * When the local APIC is global/hardware disabled,
679762fd208STycho Nightingale 		 * LINT[1:0] pins are configured as INTR and NMI pins,
680762fd208STycho Nightingale 		 * respectively.
681762fd208STycho Nightingale 		*/
682762fd208STycho Nightingale 		switch (vector) {
683762fd208STycho Nightingale 			case APIC_LVT_LINT0:
6840775fbb4STycho Nightingale 				vm_inject_extint(vlapic->vm, vlapic->vcpuid);
685762fd208STycho Nightingale 				break;
686762fd208STycho Nightingale 			case APIC_LVT_LINT1:
687762fd208STycho Nightingale 				vm_inject_nmi(vlapic->vm, vlapic->vcpuid);
688762fd208STycho Nightingale 				break;
689762fd208STycho Nightingale 			default:
690762fd208STycho Nightingale 				break;
691762fd208STycho Nightingale 		}
692762fd208STycho Nightingale 		return (0);
693762fd208STycho Nightingale 	}
694762fd208STycho Nightingale 
695330baf58SJohn Baldwin 	switch (vector) {
696330baf58SJohn Baldwin 	case APIC_LVT_LINT0:
697330baf58SJohn Baldwin 	case APIC_LVT_LINT1:
698330baf58SJohn Baldwin 	case APIC_LVT_TIMER:
699330baf58SJohn Baldwin 	case APIC_LVT_ERROR:
700330baf58SJohn Baldwin 	case APIC_LVT_PMC:
701330baf58SJohn Baldwin 	case APIC_LVT_THERMAL:
702330baf58SJohn Baldwin 	case APIC_LVT_CMCI:
7036a1e1c2cSJohn Baldwin 		if (vlapic_fire_lvt(vlapic, vector)) {
7046a1e1c2cSJohn Baldwin 			vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid,
7056a1e1c2cSJohn Baldwin 			    LVTS_TRIGGERRED, vector, 1);
7066a1e1c2cSJohn Baldwin 		}
707330baf58SJohn Baldwin 		break;
708330baf58SJohn Baldwin 	default:
709330baf58SJohn Baldwin 		return (EINVAL);
710330baf58SJohn Baldwin 	}
711330baf58SJohn Baldwin 	return (0);
712330baf58SJohn Baldwin }
713330baf58SJohn Baldwin 
714fb03ca4eSNeel Natu static void
7154c812fe6SMark Johnston vlapic_callout_reset(struct vlapic *vlapic, sbintime_t t)
7164c812fe6SMark Johnston {
7174c812fe6SMark Johnston 	callout_reset_sbt_curcpu(&vlapic->callout, t, 0,
7184c812fe6SMark Johnston 	    vlapic_callout_handler, vlapic, 0);
7194c812fe6SMark Johnston }
7204c812fe6SMark Johnston 
7214c812fe6SMark Johnston static void
722fb03ca4eSNeel Natu vlapic_callout_handler(void *arg)
723fb03ca4eSNeel Natu {
724fb03ca4eSNeel Natu 	struct vlapic *vlapic;
725fb03ca4eSNeel Natu 	struct bintime bt, btnow;
726fb03ca4eSNeel Natu 	sbintime_t rem_sbt;
727fb03ca4eSNeel Natu 
728fb03ca4eSNeel Natu 	vlapic = arg;
729fb03ca4eSNeel Natu 
730fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
731fb03ca4eSNeel Natu 	if (callout_pending(&vlapic->callout))	/* callout was reset */
732fb03ca4eSNeel Natu 		goto done;
733fb03ca4eSNeel Natu 
734fb03ca4eSNeel Natu 	if (!callout_active(&vlapic->callout))	/* callout was stopped */
735fb03ca4eSNeel Natu 		goto done;
736fb03ca4eSNeel Natu 
737fb03ca4eSNeel Natu 	callout_deactivate(&vlapic->callout);
738fb03ca4eSNeel Natu 
739fb03ca4eSNeel Natu 	vlapic_fire_timer(vlapic);
740fb03ca4eSNeel Natu 
741fb03ca4eSNeel Natu 	if (vlapic_periodic_timer(vlapic)) {
742fb03ca4eSNeel Natu 		binuptime(&btnow);
743fb03ca4eSNeel Natu 		KASSERT(bintime_cmp(&btnow, &vlapic->timer_fire_bt, >=),
744fb03ca4eSNeel Natu 		    ("vlapic callout at %#lx.%#lx, expected at %#lx.#%lx",
745fb03ca4eSNeel Natu 		    btnow.sec, btnow.frac, vlapic->timer_fire_bt.sec,
746fb03ca4eSNeel Natu 		    vlapic->timer_fire_bt.frac));
747fb03ca4eSNeel Natu 
748fb03ca4eSNeel Natu 		/*
749fb03ca4eSNeel Natu 		 * Compute the delta between when the timer was supposed to
750fb03ca4eSNeel Natu 		 * fire and the present time.
751fb03ca4eSNeel Natu 		 */
752fb03ca4eSNeel Natu 		bt = btnow;
753fb03ca4eSNeel Natu 		bintime_sub(&bt, &vlapic->timer_fire_bt);
754fb03ca4eSNeel Natu 
755fb03ca4eSNeel Natu 		rem_sbt = bttosbt(vlapic->timer_period_bt);
756fb03ca4eSNeel Natu 		if (bintime_cmp(&bt, &vlapic->timer_period_bt, <)) {
757fb03ca4eSNeel Natu 			/*
758fb03ca4eSNeel Natu 			 * Adjust the time until the next countdown downward
759fb03ca4eSNeel Natu 			 * to account for the lost time.
760fb03ca4eSNeel Natu 			 */
761fb03ca4eSNeel Natu 			rem_sbt -= bttosbt(bt);
762fb03ca4eSNeel Natu 		} else {
763fb03ca4eSNeel Natu 			/*
764fb03ca4eSNeel Natu 			 * If the delta is greater than the timer period then
765fb03ca4eSNeel Natu 			 * just reset our time base instead of trying to catch
766fb03ca4eSNeel Natu 			 * up.
767fb03ca4eSNeel Natu 			 */
768fb03ca4eSNeel Natu 			vlapic->timer_fire_bt = btnow;
769fb03ca4eSNeel Natu 			VLAPIC_CTR2(vlapic, "vlapic timer lagging by %lu "
770fb03ca4eSNeel Natu 			    "usecs, period is %lu usecs - resetting time base",
771fb03ca4eSNeel Natu 			    bttosbt(bt) / SBT_1US,
772fb03ca4eSNeel Natu 			    bttosbt(vlapic->timer_period_bt) / SBT_1US);
773fb03ca4eSNeel Natu 		}
774fb03ca4eSNeel Natu 
775fb03ca4eSNeel Natu 		bintime_add(&vlapic->timer_fire_bt, &vlapic->timer_period_bt);
7764c812fe6SMark Johnston 		vlapic_callout_reset(vlapic, rem_sbt);
777fb03ca4eSNeel Natu 	}
778fb03ca4eSNeel Natu done:
779fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
780fb03ca4eSNeel Natu }
781fb03ca4eSNeel Natu 
782fafe8844SNeel Natu void
783fafe8844SNeel Natu vlapic_icrtmr_write_handler(struct vlapic *vlapic)
784fb03ca4eSNeel Natu {
785fb03ca4eSNeel Natu 	struct LAPIC *lapic;
786fb03ca4eSNeel Natu 	sbintime_t sbt;
787fafe8844SNeel Natu 	uint32_t icr_timer;
788fb03ca4eSNeel Natu 
789fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
790fb03ca4eSNeel Natu 
791de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
792fafe8844SNeel Natu 	icr_timer = lapic->icr_timer;
793fb03ca4eSNeel Natu 
794fb03ca4eSNeel Natu 	vlapic->timer_period_bt = vlapic->timer_freq_bt;
795fb03ca4eSNeel Natu 	bintime_mul(&vlapic->timer_period_bt, icr_timer);
796fb03ca4eSNeel Natu 
797fb03ca4eSNeel Natu 	if (icr_timer != 0) {
798fb03ca4eSNeel Natu 		binuptime(&vlapic->timer_fire_bt);
799fb03ca4eSNeel Natu 		bintime_add(&vlapic->timer_fire_bt, &vlapic->timer_period_bt);
800fb03ca4eSNeel Natu 
801fb03ca4eSNeel Natu 		sbt = bttosbt(vlapic->timer_period_bt);
8024c812fe6SMark Johnston 		vlapic_callout_reset(vlapic, sbt);
803fb03ca4eSNeel Natu 	} else
804fb03ca4eSNeel Natu 		callout_stop(&vlapic->callout);
805fb03ca4eSNeel Natu 
806fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
807fb03ca4eSNeel Natu }
808fb03ca4eSNeel Natu 
8094f8be175SNeel Natu /*
8104f8be175SNeel Natu  * This function populates 'dmask' with the set of vcpus that match the
8114f8be175SNeel Natu  * addressing specified by the (dest, phys, lowprio) tuple.
8124f8be175SNeel Natu  *
8134f8be175SNeel Natu  * 'x2apic_dest' specifies whether 'dest' is interpreted as x2APIC (32-bit)
8144f8be175SNeel Natu  * or xAPIC (8-bit) destination field.
8154f8be175SNeel Natu  */
8164f8be175SNeel Natu static void
8174f8be175SNeel Natu vlapic_calcdest(struct vm *vm, cpuset_t *dmask, uint32_t dest, bool phys,
8184f8be175SNeel Natu     bool lowprio, bool x2apic_dest)
8194f8be175SNeel Natu {
8204f8be175SNeel Natu 	struct vlapic *vlapic;
8214f8be175SNeel Natu 	uint32_t dfr, ldr, ldest, cluster;
8224f8be175SNeel Natu 	uint32_t mda_flat_ldest, mda_cluster_ldest, mda_ldest, mda_cluster_id;
8234f8be175SNeel Natu 	cpuset_t amask;
8244f8be175SNeel Natu 	int vcpuid;
8254f8be175SNeel Natu 
8264f8be175SNeel Natu 	if ((x2apic_dest && dest == 0xffffffff) ||
8274f8be175SNeel Natu 	    (!x2apic_dest && dest == 0xff)) {
8284f8be175SNeel Natu 		/*
8294f8be175SNeel Natu 		 * Broadcast in both logical and physical modes.
8304f8be175SNeel Natu 		 */
8314f8be175SNeel Natu 		*dmask = vm_active_cpus(vm);
8324f8be175SNeel Natu 		return;
8334f8be175SNeel Natu 	}
8344f8be175SNeel Natu 
8354f8be175SNeel Natu 	if (phys) {
8364f8be175SNeel Natu 		/*
8374f8be175SNeel Natu 		 * Physical mode: destination is APIC ID.
8384f8be175SNeel Natu 		 */
8394f8be175SNeel Natu 		CPU_ZERO(dmask);
8404f8be175SNeel Natu 		vcpuid = vm_apicid2vcpuid(vm, dest);
841e5506316SKonstantin Belousov 		amask = vm_active_cpus(vm);
842e5506316SKonstantin Belousov 		if (vcpuid < vm_get_maxcpus(vm) && CPU_ISSET(vcpuid, &amask))
8434f8be175SNeel Natu 			CPU_SET(vcpuid, dmask);
8444f8be175SNeel Natu 	} else {
8454f8be175SNeel Natu 		/*
8464f8be175SNeel Natu 		 * In the "Flat Model" the MDA is interpreted as an 8-bit wide
847500eb14aSPedro F. Giffuni 		 * bitmask. This model is only available in the xAPIC mode.
8484f8be175SNeel Natu 		 */
8494f8be175SNeel Natu 		mda_flat_ldest = dest & 0xff;
8504f8be175SNeel Natu 
8514f8be175SNeel Natu 		/*
8524f8be175SNeel Natu 		 * In the "Cluster Model" the MDA is used to identify a
8534f8be175SNeel Natu 		 * specific cluster and a set of APICs in that cluster.
8544f8be175SNeel Natu 		 */
8554f8be175SNeel Natu 		if (x2apic_dest) {
8564f8be175SNeel Natu 			mda_cluster_id = dest >> 16;
8574f8be175SNeel Natu 			mda_cluster_ldest = dest & 0xffff;
8584f8be175SNeel Natu 		} else {
8594f8be175SNeel Natu 			mda_cluster_id = (dest >> 4) & 0xf;
8604f8be175SNeel Natu 			mda_cluster_ldest = dest & 0xf;
8614f8be175SNeel Natu 		}
8624f8be175SNeel Natu 
8634f8be175SNeel Natu 		/*
8644f8be175SNeel Natu 		 * Logical mode: match each APIC that has a bit set
86528323addSBryan Drewery 		 * in its LDR that matches a bit in the ldest.
8664f8be175SNeel Natu 		 */
8674f8be175SNeel Natu 		CPU_ZERO(dmask);
8684f8be175SNeel Natu 		amask = vm_active_cpus(vm);
869de855429SMark Johnston 		CPU_FOREACH_ISSET(vcpuid, &amask) {
8704f8be175SNeel Natu 			vlapic = vm_lapic(vm, vcpuid);
8713f0ddc7cSNeel Natu 			dfr = vlapic->apic_page->dfr;
8723f0ddc7cSNeel Natu 			ldr = vlapic->apic_page->ldr;
8734f8be175SNeel Natu 
8744f8be175SNeel Natu 			if ((dfr & APIC_DFR_MODEL_MASK) ==
8754f8be175SNeel Natu 			    APIC_DFR_MODEL_FLAT) {
8764f8be175SNeel Natu 				ldest = ldr >> 24;
8774f8be175SNeel Natu 				mda_ldest = mda_flat_ldest;
8784f8be175SNeel Natu 			} else if ((dfr & APIC_DFR_MODEL_MASK) ==
8794f8be175SNeel Natu 			    APIC_DFR_MODEL_CLUSTER) {
8804f8be175SNeel Natu 				if (x2apic(vlapic)) {
8814f8be175SNeel Natu 					cluster = ldr >> 16;
8824f8be175SNeel Natu 					ldest = ldr & 0xffff;
8834f8be175SNeel Natu 				} else {
8844f8be175SNeel Natu 					cluster = ldr >> 28;
8854f8be175SNeel Natu 					ldest = (ldr >> 24) & 0xf;
8864f8be175SNeel Natu 				}
8874f8be175SNeel Natu 				if (cluster != mda_cluster_id)
8884f8be175SNeel Natu 					continue;
8894f8be175SNeel Natu 				mda_ldest = mda_cluster_ldest;
8904f8be175SNeel Natu 			} else {
8914f8be175SNeel Natu 				/*
8924f8be175SNeel Natu 				 * Guest has configured a bad logical
8934f8be175SNeel Natu 				 * model for this vcpu - skip it.
8944f8be175SNeel Natu 				 */
8954f8be175SNeel Natu 				VLAPIC_CTR1(vlapic, "vlapic has bad logical "
8964f8be175SNeel Natu 				    "model %x - cannot deliver interrupt", dfr);
8974f8be175SNeel Natu 				continue;
8984f8be175SNeel Natu 			}
8994f8be175SNeel Natu 
9004f8be175SNeel Natu 			if ((mda_ldest & ldest) != 0) {
9014f8be175SNeel Natu 				CPU_SET(vcpuid, dmask);
9024f8be175SNeel Natu 				if (lowprio)
9034f8be175SNeel Natu 					break;
9044f8be175SNeel Natu 			}
9054f8be175SNeel Natu 		}
9064f8be175SNeel Natu 	}
9074f8be175SNeel Natu }
9084f8be175SNeel Natu 
9090acb0d84SNeel Natu static VMM_STAT_ARRAY(IPIS_SENT, VM_MAXCPU, "ipis sent to vcpu");
9100acb0d84SNeel Natu 
911051f2bd1SNeel Natu static void
912051f2bd1SNeel Natu vlapic_set_tpr(struct vlapic *vlapic, uint8_t val)
913051f2bd1SNeel Natu {
914051f2bd1SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
915051f2bd1SNeel Natu 
91679ad53fbSNeel Natu 	if (lapic->tpr != val) {
91779ad53fbSNeel Natu 		VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vlapic TPR changed "
91879ad53fbSNeel Natu 		    "from %#x to %#x", lapic->tpr, val);
919051f2bd1SNeel Natu 		lapic->tpr = val;
920051f2bd1SNeel Natu 		vlapic_update_ppr(vlapic);
921051f2bd1SNeel Natu 	}
92279ad53fbSNeel Natu }
923051f2bd1SNeel Natu 
924051f2bd1SNeel Natu static uint8_t
925051f2bd1SNeel Natu vlapic_get_tpr(struct vlapic *vlapic)
926051f2bd1SNeel Natu {
927051f2bd1SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
928051f2bd1SNeel Natu 
929051f2bd1SNeel Natu 	return (lapic->tpr);
930051f2bd1SNeel Natu }
931051f2bd1SNeel Natu 
932051f2bd1SNeel Natu void
933051f2bd1SNeel Natu vlapic_set_cr8(struct vlapic *vlapic, uint64_t val)
934051f2bd1SNeel Natu {
935051f2bd1SNeel Natu 	uint8_t tpr;
936051f2bd1SNeel Natu 
937051f2bd1SNeel Natu 	if (val & ~0xf) {
938051f2bd1SNeel Natu 		vm_inject_gp(vlapic->vm, vlapic->vcpuid);
939051f2bd1SNeel Natu 		return;
940051f2bd1SNeel Natu 	}
941051f2bd1SNeel Natu 
942051f2bd1SNeel Natu 	tpr = val << 4;
943051f2bd1SNeel Natu 	vlapic_set_tpr(vlapic, tpr);
944051f2bd1SNeel Natu }
945051f2bd1SNeel Natu 
946051f2bd1SNeel Natu uint64_t
947051f2bd1SNeel Natu vlapic_get_cr8(struct vlapic *vlapic)
948051f2bd1SNeel Natu {
949051f2bd1SNeel Natu 	uint8_t tpr;
950051f2bd1SNeel Natu 
951051f2bd1SNeel Natu 	tpr = vlapic_get_tpr(vlapic);
952051f2bd1SNeel Natu 	return (tpr >> 4);
953051f2bd1SNeel Natu }
954051f2bd1SNeel Natu 
955fafe8844SNeel Natu int
956fafe8844SNeel Natu vlapic_icrlo_write_handler(struct vlapic *vlapic, bool *retu)
957366f6083SPeter Grehan {
958366f6083SPeter Grehan 	int i;
9594f8be175SNeel Natu 	bool phys;
960a5615c90SPeter Grehan 	cpuset_t dmask;
961fafe8844SNeel Natu 	uint64_t icrval;
962366f6083SPeter Grehan 	uint32_t dest, vec, mode;
963edf89256SNeel Natu 	struct vlapic *vlapic2;
964edf89256SNeel Natu 	struct vm_exit *vmexit;
965fafe8844SNeel Natu 	struct LAPIC *lapic;
966a488c9c9SRodney W. Grimes 	uint16_t maxcpus;
967fafe8844SNeel Natu 
968fafe8844SNeel Natu 	lapic = vlapic->apic_page;
969fafe8844SNeel Natu 	lapic->icr_lo &= ~APIC_DELSTAT_PEND;
970fafe8844SNeel Natu 	icrval = ((uint64_t)lapic->icr_hi << 32) | lapic->icr_lo;
971366f6083SPeter Grehan 
972a2da7af6SNeel Natu 	if (x2apic(vlapic))
973366f6083SPeter Grehan 		dest = icrval >> 32;
974a2da7af6SNeel Natu 	else
975a2da7af6SNeel Natu 		dest = icrval >> (32 + 24);
976366f6083SPeter Grehan 	vec = icrval & APIC_VECTOR_MASK;
977366f6083SPeter Grehan 	mode = icrval & APIC_DELMODE_MASK;
978366f6083SPeter Grehan 
979330baf58SJohn Baldwin 	if (mode == APIC_DELMODE_FIXED && vec < 16) {
9806a1e1c2cSJohn Baldwin 		vlapic_set_error(vlapic, APIC_ESR_SEND_ILLEGAL_VECTOR, false);
9814d1e82a8SNeel Natu 		VLAPIC_CTR1(vlapic, "Ignoring invalid IPI %d", vec);
982330baf58SJohn Baldwin 		return (0);
983330baf58SJohn Baldwin 	}
984330baf58SJohn Baldwin 
9854d1e82a8SNeel Natu 	VLAPIC_CTR2(vlapic, "icrlo 0x%016lx triggered ipi %d", icrval, vec);
9864d1e82a8SNeel Natu 
987366f6083SPeter Grehan 	if (mode == APIC_DELMODE_FIXED || mode == APIC_DELMODE_NMI) {
988366f6083SPeter Grehan 		switch (icrval & APIC_DEST_MASK) {
989366f6083SPeter Grehan 		case APIC_DEST_DESTFLD:
9904f8be175SNeel Natu 			phys = ((icrval & APIC_DESTMODE_LOG) == 0);
9914f8be175SNeel Natu 			vlapic_calcdest(vlapic->vm, &dmask, dest, phys, false,
9924f8be175SNeel Natu 			    x2apic(vlapic));
993366f6083SPeter Grehan 			break;
994366f6083SPeter Grehan 		case APIC_DEST_SELF:
995a5615c90SPeter Grehan 			CPU_SETOF(vlapic->vcpuid, &dmask);
996366f6083SPeter Grehan 			break;
997366f6083SPeter Grehan 		case APIC_DEST_ALLISELF:
998366f6083SPeter Grehan 			dmask = vm_active_cpus(vlapic->vm);
999366f6083SPeter Grehan 			break;
1000366f6083SPeter Grehan 		case APIC_DEST_ALLESELF:
1001a5615c90SPeter Grehan 			dmask = vm_active_cpus(vlapic->vm);
1002a5615c90SPeter Grehan 			CPU_CLR(vlapic->vcpuid, &dmask);
1003366f6083SPeter Grehan 			break;
10041e2751ddSSergey Kandaurov 		default:
10051e2751ddSSergey Kandaurov 			CPU_ZERO(&dmask);	/* satisfy gcc */
10061e2751ddSSergey Kandaurov 			break;
1007366f6083SPeter Grehan 		}
1008366f6083SPeter Grehan 
1009de855429SMark Johnston 		CPU_FOREACH_ISSET(i, &dmask) {
10100acb0d84SNeel Natu 			if (mode == APIC_DELMODE_FIXED) {
1011b5b28fc9SNeel Natu 				lapic_intr_edge(vlapic->vm, i, vec);
10120acb0d84SNeel Natu 				vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid,
10130acb0d84SNeel Natu 						    IPIS_SENT, i, 1);
10144d1e82a8SNeel Natu 				VLAPIC_CTR2(vlapic, "vlapic sending ipi %d "
10154d1e82a8SNeel Natu 				    "to vcpuid %d", vec, i);
10164d1e82a8SNeel Natu 			} else {
1017366f6083SPeter Grehan 				vm_inject_nmi(vlapic->vm, i);
10184d1e82a8SNeel Natu 				VLAPIC_CTR1(vlapic, "vlapic sending ipi nmi "
10194d1e82a8SNeel Natu 				    "to vcpuid %d", i);
10204d1e82a8SNeel Natu 			}
1021366f6083SPeter Grehan 		}
1022366f6083SPeter Grehan 
1023366f6083SPeter Grehan 		return (0);	/* handled completely in the kernel */
1024366f6083SPeter Grehan 	}
1025366f6083SPeter Grehan 
1026a488c9c9SRodney W. Grimes 	maxcpus = vm_get_maxcpus(vlapic->vm);
1027edf89256SNeel Natu 	if (mode == APIC_DELMODE_INIT) {
1028edf89256SNeel Natu 		if ((icrval & APIC_LEVEL_MASK) == APIC_LEVEL_DEASSERT)
1029edf89256SNeel Natu 			return (0);
1030edf89256SNeel Natu 
1031a488c9c9SRodney W. Grimes 		if (vlapic->vcpuid == 0 && dest != 0 && dest < maxcpus) {
1032edf89256SNeel Natu 			vlapic2 = vm_lapic(vlapic->vm, dest);
1033edf89256SNeel Natu 
1034edf89256SNeel Natu 			/* move from INIT to waiting-for-SIPI state */
1035edf89256SNeel Natu 			if (vlapic2->boot_state == BS_INIT) {
1036edf89256SNeel Natu 				vlapic2->boot_state = BS_SIPI;
1037edf89256SNeel Natu 			}
1038edf89256SNeel Natu 
1039edf89256SNeel Natu 			return (0);
1040edf89256SNeel Natu 		}
1041edf89256SNeel Natu 	}
1042edf89256SNeel Natu 
1043edf89256SNeel Natu 	if (mode == APIC_DELMODE_STARTUP) {
1044a488c9c9SRodney W. Grimes 		if (vlapic->vcpuid == 0 && dest != 0 && dest < maxcpus) {
1045edf89256SNeel Natu 			vlapic2 = vm_lapic(vlapic->vm, dest);
1046edf89256SNeel Natu 
1047edf89256SNeel Natu 			/*
1048edf89256SNeel Natu 			 * Ignore SIPIs in any state other than wait-for-SIPI
1049edf89256SNeel Natu 			 */
1050edf89256SNeel Natu 			if (vlapic2->boot_state != BS_SIPI)
1051edf89256SNeel Natu 				return (0);
1052edf89256SNeel Natu 
1053edf89256SNeel Natu 			vlapic2->boot_state = BS_RUNNING;
1054edf89256SNeel Natu 
1055becd9849SNeel Natu 			*retu = true;
1056becd9849SNeel Natu 			vmexit = vm_exitinfo(vlapic->vm, vlapic->vcpuid);
1057becd9849SNeel Natu 			vmexit->exitcode = VM_EXITCODE_SPINUP_AP;
1058becd9849SNeel Natu 			vmexit->u.spinup_ap.vcpu = dest;
1059becd9849SNeel Natu 			vmexit->u.spinup_ap.rip = vec << PAGE_SHIFT;
1060becd9849SNeel Natu 
1061edf89256SNeel Natu 			return (0);
1062edf89256SNeel Natu 		}
1063edf89256SNeel Natu 	}
1064366f6083SPeter Grehan 
1065366f6083SPeter Grehan 	/*
1066366f6083SPeter Grehan 	 * This will cause a return to userland.
1067366f6083SPeter Grehan 	 */
1068366f6083SPeter Grehan 	return (1);
1069366f6083SPeter Grehan }
1070366f6083SPeter Grehan 
1071159dd56fSNeel Natu void
1072294d0d88SNeel Natu vlapic_self_ipi_handler(struct vlapic *vlapic, uint64_t val)
1073294d0d88SNeel Natu {
1074294d0d88SNeel Natu 	int vec;
1075294d0d88SNeel Natu 
1076159dd56fSNeel Natu 	KASSERT(x2apic(vlapic), ("SELF_IPI does not exist in xAPIC mode"));
1077159dd56fSNeel Natu 
1078294d0d88SNeel Natu 	vec = val & 0xff;
1079294d0d88SNeel Natu 	lapic_intr_edge(vlapic->vm, vlapic->vcpuid, vec);
1080294d0d88SNeel Natu 	vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid, IPIS_SENT,
1081294d0d88SNeel Natu 	    vlapic->vcpuid, 1);
1082294d0d88SNeel Natu 	VLAPIC_CTR1(vlapic, "vlapic self-ipi %d", vec);
1083294d0d88SNeel Natu }
1084294d0d88SNeel Natu 
1085366f6083SPeter Grehan int
10864d1e82a8SNeel Natu vlapic_pending_intr(struct vlapic *vlapic, int *vecptr)
1087366f6083SPeter Grehan {
1088de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1089366f6083SPeter Grehan 	int	  	 idx, i, bitpos, vector;
1090366f6083SPeter Grehan 	uint32_t	*irrptr, val;
1091366f6083SPeter Grehan 
10921bc51badSMichael Reifenberger 	vlapic_update_ppr(vlapic);
10931bc51badSMichael Reifenberger 
109488c4b8d1SNeel Natu 	if (vlapic->ops.pending_intr)
109588c4b8d1SNeel Natu 		return ((*vlapic->ops.pending_intr)(vlapic, vecptr));
109688c4b8d1SNeel Natu 
1097366f6083SPeter Grehan 	irrptr = &lapic->irr0;
1098366f6083SPeter Grehan 
109944e2f0feSNeel Natu 	for (i = 7; i >= 0; i--) {
1100366f6083SPeter Grehan 		idx = i * 4;
1101366f6083SPeter Grehan 		val = atomic_load_acq_int(&irrptr[idx]);
1102366f6083SPeter Grehan 		bitpos = fls(val);
1103366f6083SPeter Grehan 		if (bitpos != 0) {
1104366f6083SPeter Grehan 			vector = i * 32 + (bitpos - 1);
1105366f6083SPeter Grehan 			if (PRIO(vector) > PRIO(lapic->ppr)) {
1106366f6083SPeter Grehan 				VLAPIC_CTR1(vlapic, "pending intr %d", vector);
11074d1e82a8SNeel Natu 				if (vecptr != NULL)
11084d1e82a8SNeel Natu 					*vecptr = vector;
11094d1e82a8SNeel Natu 				return (1);
1110366f6083SPeter Grehan 			} else
1111366f6083SPeter Grehan 				break;
1112366f6083SPeter Grehan 		}
1113366f6083SPeter Grehan 	}
11144d1e82a8SNeel Natu 	return (0);
1115366f6083SPeter Grehan }
1116366f6083SPeter Grehan 
1117366f6083SPeter Grehan void
1118366f6083SPeter Grehan vlapic_intr_accepted(struct vlapic *vlapic, int vector)
1119366f6083SPeter Grehan {
1120de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1121366f6083SPeter Grehan 	uint32_t	*irrptr, *isrptr;
1122366f6083SPeter Grehan 	int		idx, stk_top;
1123366f6083SPeter Grehan 
112488c4b8d1SNeel Natu 	if (vlapic->ops.intr_accepted)
112588c4b8d1SNeel Natu 		return ((*vlapic->ops.intr_accepted)(vlapic, vector));
112688c4b8d1SNeel Natu 
1127366f6083SPeter Grehan 	/*
1128366f6083SPeter Grehan 	 * clear the ready bit for vector being accepted in irr
1129366f6083SPeter Grehan 	 * and set the vector as in service in isr.
1130366f6083SPeter Grehan 	 */
1131366f6083SPeter Grehan 	idx = (vector / 32) * 4;
1132366f6083SPeter Grehan 
1133366f6083SPeter Grehan 	irrptr = &lapic->irr0;
1134366f6083SPeter Grehan 	atomic_clear_int(&irrptr[idx], 1 << (vector % 32));
1135366f6083SPeter Grehan 	VLAPIC_CTR_IRR(vlapic, "vlapic_intr_accepted");
1136366f6083SPeter Grehan 
1137366f6083SPeter Grehan 	isrptr = &lapic->isr0;
1138366f6083SPeter Grehan 	isrptr[idx] |= 1 << (vector % 32);
1139366f6083SPeter Grehan 	VLAPIC_CTR_ISR(vlapic, "vlapic_intr_accepted");
1140366f6083SPeter Grehan 
1141366f6083SPeter Grehan 	/*
1142366f6083SPeter Grehan 	 * Update the PPR
1143366f6083SPeter Grehan 	 */
1144366f6083SPeter Grehan 	vlapic->isrvec_stk_top++;
1145366f6083SPeter Grehan 
1146366f6083SPeter Grehan 	stk_top = vlapic->isrvec_stk_top;
1147366f6083SPeter Grehan 	if (stk_top >= ISRVEC_STK_SIZE)
1148366f6083SPeter Grehan 		panic("isrvec_stk_top overflow %d", stk_top);
1149366f6083SPeter Grehan 
1150366f6083SPeter Grehan 	vlapic->isrvec_stk[stk_top] = vector;
1151366f6083SPeter Grehan }
1152366f6083SPeter Grehan 
11532c52dcd9SNeel Natu void
11542c52dcd9SNeel Natu vlapic_svr_write_handler(struct vlapic *vlapic)
11551c052192SNeel Natu {
11561c052192SNeel Natu 	struct LAPIC *lapic;
11572c52dcd9SNeel Natu 	uint32_t old, new, changed;
11581c052192SNeel Natu 
1159de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
11602c52dcd9SNeel Natu 
11612c52dcd9SNeel Natu 	new = lapic->svr;
11622c52dcd9SNeel Natu 	old = vlapic->svr_last;
11632c52dcd9SNeel Natu 	vlapic->svr_last = new;
11642c52dcd9SNeel Natu 
11651c052192SNeel Natu 	changed = old ^ new;
11661c052192SNeel Natu 	if ((changed & APIC_SVR_ENABLE) != 0) {
11671c052192SNeel Natu 		if ((new & APIC_SVR_ENABLE) == 0) {
1168fb03ca4eSNeel Natu 			/*
11692c52dcd9SNeel Natu 			 * The apic is now disabled so stop the apic timer
11702c52dcd9SNeel Natu 			 * and mask all the LVT entries.
1171fb03ca4eSNeel Natu 			 */
11721c052192SNeel Natu 			VLAPIC_CTR0(vlapic, "vlapic is software-disabled");
1173fb03ca4eSNeel Natu 			VLAPIC_TIMER_LOCK(vlapic);
1174fb03ca4eSNeel Natu 			callout_stop(&vlapic->callout);
1175fb03ca4eSNeel Natu 			VLAPIC_TIMER_UNLOCK(vlapic);
11762c52dcd9SNeel Natu 			vlapic_mask_lvts(vlapic);
11771c052192SNeel Natu 		} else {
1178fb03ca4eSNeel Natu 			/*
1179fb03ca4eSNeel Natu 			 * The apic is now enabled so restart the apic timer
1180fb03ca4eSNeel Natu 			 * if it is configured in periodic mode.
1181fb03ca4eSNeel Natu 			 */
11821c052192SNeel Natu 			VLAPIC_CTR0(vlapic, "vlapic is software-enabled");
1183fb03ca4eSNeel Natu 			if (vlapic_periodic_timer(vlapic))
1184fafe8844SNeel Natu 				vlapic_icrtmr_write_handler(vlapic);
11851c052192SNeel Natu 		}
11861c052192SNeel Natu 	}
11871c052192SNeel Natu }
11881c052192SNeel Natu 
1189366f6083SPeter Grehan int
119052e5c8a2SNeel Natu vlapic_read(struct vlapic *vlapic, int mmio_access, uint64_t offset,
119152e5c8a2SNeel Natu     uint64_t *data, bool *retu)
1192366f6083SPeter Grehan {
1193de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1194366f6083SPeter Grehan 	uint32_t	*reg;
1195366f6083SPeter Grehan 	int		 i;
1196366f6083SPeter Grehan 
119752e5c8a2SNeel Natu 	/* Ignore MMIO accesses in x2APIC mode */
119852e5c8a2SNeel Natu 	if (x2apic(vlapic) && mmio_access) {
119952e5c8a2SNeel Natu 		VLAPIC_CTR1(vlapic, "MMIO read from offset %#lx in x2APIC mode",
120052e5c8a2SNeel Natu 		    offset);
120152e5c8a2SNeel Natu 		*data = 0;
120252e5c8a2SNeel Natu 		goto done;
120352e5c8a2SNeel Natu 	}
120452e5c8a2SNeel Natu 
120552e5c8a2SNeel Natu 	if (!x2apic(vlapic) && !mmio_access) {
120652e5c8a2SNeel Natu 		/*
120752e5c8a2SNeel Natu 		 * XXX Generate GP fault for MSR accesses in xAPIC mode
120852e5c8a2SNeel Natu 		 */
120952e5c8a2SNeel Natu 		VLAPIC_CTR1(vlapic, "x2APIC MSR read from offset %#lx in "
121052e5c8a2SNeel Natu 		    "xAPIC mode", offset);
121152e5c8a2SNeel Natu 		*data = 0;
121252e5c8a2SNeel Natu 		goto done;
121352e5c8a2SNeel Natu 	}
121452e5c8a2SNeel Natu 
1215366f6083SPeter Grehan 	if (offset > sizeof(*lapic)) {
1216366f6083SPeter Grehan 		*data = 0;
12171c052192SNeel Natu 		goto done;
1218366f6083SPeter Grehan 	}
1219366f6083SPeter Grehan 
1220366f6083SPeter Grehan 	offset &= ~3;
1221366f6083SPeter Grehan 	switch(offset)
1222366f6083SPeter Grehan 	{
1223366f6083SPeter Grehan 		case APIC_OFFSET_ID:
12243f0ddc7cSNeel Natu 			*data = lapic->id;
1225366f6083SPeter Grehan 			break;
1226366f6083SPeter Grehan 		case APIC_OFFSET_VER:
1227366f6083SPeter Grehan 			*data = lapic->version;
1228366f6083SPeter Grehan 			break;
1229366f6083SPeter Grehan 		case APIC_OFFSET_TPR:
1230594db002STycho Nightingale 			*data = vlapic_get_tpr(vlapic);
1231366f6083SPeter Grehan 			break;
1232366f6083SPeter Grehan 		case APIC_OFFSET_APR:
1233366f6083SPeter Grehan 			*data = lapic->apr;
1234366f6083SPeter Grehan 			break;
1235366f6083SPeter Grehan 		case APIC_OFFSET_PPR:
1236366f6083SPeter Grehan 			*data = lapic->ppr;
1237366f6083SPeter Grehan 			break;
1238366f6083SPeter Grehan 		case APIC_OFFSET_EOI:
1239366f6083SPeter Grehan 			*data = lapic->eoi;
1240366f6083SPeter Grehan 			break;
1241366f6083SPeter Grehan 		case APIC_OFFSET_LDR:
12423f0ddc7cSNeel Natu 			*data = lapic->ldr;
1243366f6083SPeter Grehan 			break;
1244366f6083SPeter Grehan 		case APIC_OFFSET_DFR:
12453f0ddc7cSNeel Natu 			*data = lapic->dfr;
1246366f6083SPeter Grehan 			break;
1247366f6083SPeter Grehan 		case APIC_OFFSET_SVR:
1248366f6083SPeter Grehan 			*data = lapic->svr;
1249366f6083SPeter Grehan 			break;
1250366f6083SPeter Grehan 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
1251366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_ISR0) >> 2;
1252366f6083SPeter Grehan 			reg = &lapic->isr0;
1253366f6083SPeter Grehan 			*data = *(reg + i);
1254366f6083SPeter Grehan 			break;
1255366f6083SPeter Grehan 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
1256366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_TMR0) >> 2;
1257366f6083SPeter Grehan 			reg = &lapic->tmr0;
1258366f6083SPeter Grehan 			*data = *(reg + i);
1259366f6083SPeter Grehan 			break;
1260366f6083SPeter Grehan 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
1261366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_IRR0) >> 2;
1262366f6083SPeter Grehan 			reg = &lapic->irr0;
1263366f6083SPeter Grehan 			*data = atomic_load_acq_int(reg + i);
1264366f6083SPeter Grehan 			break;
1265366f6083SPeter Grehan 		case APIC_OFFSET_ESR:
1266366f6083SPeter Grehan 			*data = lapic->esr;
1267366f6083SPeter Grehan 			break;
1268366f6083SPeter Grehan 		case APIC_OFFSET_ICR_LOW:
1269366f6083SPeter Grehan 			*data = lapic->icr_lo;
1270fafe8844SNeel Natu 			if (x2apic(vlapic))
1271fafe8844SNeel Natu 				*data |= (uint64_t)lapic->icr_hi << 32;
1272366f6083SPeter Grehan 			break;
1273366f6083SPeter Grehan 		case APIC_OFFSET_ICR_HI:
1274366f6083SPeter Grehan 			*data = lapic->icr_hi;
1275366f6083SPeter Grehan 			break;
1276330baf58SJohn Baldwin 		case APIC_OFFSET_CMCI_LVT:
1277366f6083SPeter Grehan 		case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
1278fb03ca4eSNeel Natu 			*data = vlapic_get_lvt(vlapic, offset);
12797c05bc31SNeel Natu #ifdef INVARIANTS
12807c05bc31SNeel Natu 			reg = vlapic_get_lvtptr(vlapic, offset);
12817c05bc31SNeel Natu 			KASSERT(*data == *reg, ("inconsistent lvt value at "
12827c05bc31SNeel Natu 			    "offset %#lx: %#lx/%#x", offset, *data, *reg));
12837c05bc31SNeel Natu #endif
1284366f6083SPeter Grehan 			break;
1285de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_ICR:
1286366f6083SPeter Grehan 			*data = lapic->icr_timer;
1287366f6083SPeter Grehan 			break;
1288de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
1289366f6083SPeter Grehan 			*data = vlapic_get_ccr(vlapic);
1290366f6083SPeter Grehan 			break;
1291de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_DCR:
1292366f6083SPeter Grehan 			*data = lapic->dcr_timer;
1293366f6083SPeter Grehan 			break;
1294294d0d88SNeel Natu 		case APIC_OFFSET_SELF_IPI:
1295294d0d88SNeel Natu 			/*
1296294d0d88SNeel Natu 			 * XXX generate a GP fault if vlapic is in x2apic mode
1297294d0d88SNeel Natu 			 */
1298294d0d88SNeel Natu 			*data = 0;
1299294d0d88SNeel Natu 			break;
1300366f6083SPeter Grehan 		case APIC_OFFSET_RRR:
1301366f6083SPeter Grehan 		default:
1302366f6083SPeter Grehan 			*data = 0;
1303366f6083SPeter Grehan 			break;
1304366f6083SPeter Grehan 	}
13051c052192SNeel Natu done:
13061c052192SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic read offset %#x, data %#lx", offset, *data);
1307366f6083SPeter Grehan 	return 0;
1308366f6083SPeter Grehan }
1309366f6083SPeter Grehan 
1310366f6083SPeter Grehan int
131152e5c8a2SNeel Natu vlapic_write(struct vlapic *vlapic, int mmio_access, uint64_t offset,
131252e5c8a2SNeel Natu     uint64_t data, bool *retu)
1313366f6083SPeter Grehan {
1314de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
13157c05bc31SNeel Natu 	uint32_t	*regptr;
1316366f6083SPeter Grehan 	int		retval;
1317366f6083SPeter Grehan 
13183f0ddc7cSNeel Natu 	KASSERT((offset & 0xf) == 0 && offset < PAGE_SIZE,
13193f0ddc7cSNeel Natu 	    ("vlapic_write: invalid offset %#lx", offset));
13203f0ddc7cSNeel Natu 
132152e5c8a2SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic write offset %#lx, data %#lx",
132252e5c8a2SNeel Natu 	    offset, data);
13231c052192SNeel Natu 
132452e5c8a2SNeel Natu 	if (offset > sizeof(*lapic))
132552e5c8a2SNeel Natu 		return (0);
132652e5c8a2SNeel Natu 
132752e5c8a2SNeel Natu 	/* Ignore MMIO accesses in x2APIC mode */
132852e5c8a2SNeel Natu 	if (x2apic(vlapic) && mmio_access) {
132952e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "MMIO write of %#lx to offset %#lx "
133052e5c8a2SNeel Natu 		    "in x2APIC mode", data, offset);
133152e5c8a2SNeel Natu 		return (0);
133252e5c8a2SNeel Natu 	}
133352e5c8a2SNeel Natu 
133452e5c8a2SNeel Natu 	/*
133552e5c8a2SNeel Natu 	 * XXX Generate GP fault for MSR accesses in xAPIC mode
133652e5c8a2SNeel Natu 	 */
133752e5c8a2SNeel Natu 	if (!x2apic(vlapic) && !mmio_access) {
133852e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "x2APIC MSR write of %#lx to offset %#lx "
133952e5c8a2SNeel Natu 		    "in xAPIC mode", data, offset);
134052e5c8a2SNeel Natu 		return (0);
1341366f6083SPeter Grehan 	}
1342366f6083SPeter Grehan 
1343366f6083SPeter Grehan 	retval = 0;
1344366f6083SPeter Grehan 	switch(offset)
1345366f6083SPeter Grehan 	{
1346366f6083SPeter Grehan 		case APIC_OFFSET_ID:
13473f0ddc7cSNeel Natu 			lapic->id = data;
13483f0ddc7cSNeel Natu 			vlapic_id_write_handler(vlapic);
1349366f6083SPeter Grehan 			break;
1350366f6083SPeter Grehan 		case APIC_OFFSET_TPR:
1351594db002STycho Nightingale 			vlapic_set_tpr(vlapic, data & 0xff);
1352366f6083SPeter Grehan 			break;
1353366f6083SPeter Grehan 		case APIC_OFFSET_EOI:
1354366f6083SPeter Grehan 			vlapic_process_eoi(vlapic);
1355366f6083SPeter Grehan 			break;
1356366f6083SPeter Grehan 		case APIC_OFFSET_LDR:
13573f0ddc7cSNeel Natu 			lapic->ldr = data;
13583f0ddc7cSNeel Natu 			vlapic_ldr_write_handler(vlapic);
1359366f6083SPeter Grehan 			break;
1360366f6083SPeter Grehan 		case APIC_OFFSET_DFR:
13613f0ddc7cSNeel Natu 			lapic->dfr = data;
13623f0ddc7cSNeel Natu 			vlapic_dfr_write_handler(vlapic);
1363366f6083SPeter Grehan 			break;
1364366f6083SPeter Grehan 		case APIC_OFFSET_SVR:
13652c52dcd9SNeel Natu 			lapic->svr = data;
13662c52dcd9SNeel Natu 			vlapic_svr_write_handler(vlapic);
1367366f6083SPeter Grehan 			break;
1368366f6083SPeter Grehan 		case APIC_OFFSET_ICR_LOW:
1369fafe8844SNeel Natu 			lapic->icr_lo = data;
1370fafe8844SNeel Natu 			if (x2apic(vlapic))
1371fafe8844SNeel Natu 				lapic->icr_hi = data >> 32;
1372fafe8844SNeel Natu 			retval = vlapic_icrlo_write_handler(vlapic, retu);
1373366f6083SPeter Grehan 			break;
1374a2da7af6SNeel Natu 		case APIC_OFFSET_ICR_HI:
1375a2da7af6SNeel Natu 			lapic->icr_hi = data;
1376a2da7af6SNeel Natu 			break;
1377330baf58SJohn Baldwin 		case APIC_OFFSET_CMCI_LVT:
1378366f6083SPeter Grehan 		case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
13797c05bc31SNeel Natu 			regptr = vlapic_get_lvtptr(vlapic, offset);
13807c05bc31SNeel Natu 			*regptr = data;
13817c05bc31SNeel Natu 			vlapic_lvt_write_handler(vlapic, offset);
1382366f6083SPeter Grehan 			break;
1383de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_ICR:
1384fafe8844SNeel Natu 			lapic->icr_timer = data;
1385fafe8844SNeel Natu 			vlapic_icrtmr_write_handler(vlapic);
1386366f6083SPeter Grehan 			break;
1387366f6083SPeter Grehan 
1388de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_DCR:
1389fafe8844SNeel Natu 			lapic->dcr_timer = data;
1390fafe8844SNeel Natu 			vlapic_dcr_write_handler(vlapic);
1391366f6083SPeter Grehan 			break;
1392366f6083SPeter Grehan 
1393366f6083SPeter Grehan 		case APIC_OFFSET_ESR:
1394fafe8844SNeel Natu 			vlapic_esr_write_handler(vlapic);
1395366f6083SPeter Grehan 			break;
1396294d0d88SNeel Natu 
1397294d0d88SNeel Natu 		case APIC_OFFSET_SELF_IPI:
1398294d0d88SNeel Natu 			if (x2apic(vlapic))
1399294d0d88SNeel Natu 				vlapic_self_ipi_handler(vlapic, data);
1400294d0d88SNeel Natu 			break;
1401294d0d88SNeel Natu 
1402366f6083SPeter Grehan 		case APIC_OFFSET_VER:
1403366f6083SPeter Grehan 		case APIC_OFFSET_APR:
1404366f6083SPeter Grehan 		case APIC_OFFSET_PPR:
1405366f6083SPeter Grehan 		case APIC_OFFSET_RRR:
1406366f6083SPeter Grehan 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
1407366f6083SPeter Grehan 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
1408366f6083SPeter Grehan 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
1409de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
1410366f6083SPeter Grehan 		default:
1411366f6083SPeter Grehan 			// Read only.
1412366f6083SPeter Grehan 			break;
1413366f6083SPeter Grehan 	}
1414366f6083SPeter Grehan 
1415366f6083SPeter Grehan 	return (retval);
1416366f6083SPeter Grehan }
1417366f6083SPeter Grehan 
14187c05bc31SNeel Natu static void
14197c05bc31SNeel Natu vlapic_reset(struct vlapic *vlapic)
14207c05bc31SNeel Natu {
14217c05bc31SNeel Natu 	struct LAPIC *lapic;
14227c05bc31SNeel Natu 
14237c05bc31SNeel Natu 	lapic = vlapic->apic_page;
14247c05bc31SNeel Natu 	bzero(lapic, sizeof(struct LAPIC));
14257c05bc31SNeel Natu 
14267c05bc31SNeel Natu 	lapic->id = vlapic_get_id(vlapic);
14277c05bc31SNeel Natu 	lapic->version = VLAPIC_VERSION;
14287c05bc31SNeel Natu 	lapic->version |= (VLAPIC_MAXLVT_INDEX << MAXLVTSHIFT);
14297c05bc31SNeel Natu 	lapic->dfr = 0xffffffff;
14307c05bc31SNeel Natu 	lapic->svr = APIC_SVR_VECTOR;
14317c05bc31SNeel Natu 	vlapic_mask_lvts(vlapic);
143230b94db8SNeel Natu 	vlapic_reset_tmr(vlapic);
14337c05bc31SNeel Natu 
14347c05bc31SNeel Natu 	lapic->dcr_timer = 0;
14357c05bc31SNeel Natu 	vlapic_dcr_write_handler(vlapic);
14367c05bc31SNeel Natu 
14377c05bc31SNeel Natu 	if (vlapic->vcpuid == 0)
14387c05bc31SNeel Natu 		vlapic->boot_state = BS_RUNNING;	/* BSP */
14397c05bc31SNeel Natu 	else
14407c05bc31SNeel Natu 		vlapic->boot_state = BS_INIT;		/* AP */
14417c05bc31SNeel Natu 
14427c05bc31SNeel Natu 	vlapic->svr_last = lapic->svr;
14437c05bc31SNeel Natu }
14447c05bc31SNeel Natu 
1445de5ea6b6SNeel Natu void
1446de5ea6b6SNeel Natu vlapic_init(struct vlapic *vlapic)
1447366f6083SPeter Grehan {
1448de5ea6b6SNeel Natu 	KASSERT(vlapic->vm != NULL, ("vlapic_init: vm is not initialized"));
1449a488c9c9SRodney W. Grimes 	KASSERT(vlapic->vcpuid >= 0 &&
1450a488c9c9SRodney W. Grimes 	    vlapic->vcpuid < vm_get_maxcpus(vlapic->vm),
1451de5ea6b6SNeel Natu 	    ("vlapic_init: vcpuid is not initialized"));
1452de5ea6b6SNeel Natu 	KASSERT(vlapic->apic_page != NULL, ("vlapic_init: apic_page is not "
1453de5ea6b6SNeel Natu 	    "initialized"));
14542d3a73edSNeel Natu 
1455becd9849SNeel Natu 	/*
1456becd9849SNeel Natu 	 * If the vlapic is configured in x2apic mode then it will be
1457becd9849SNeel Natu 	 * accessed in the critical section via the MSR emulation code.
1458becd9849SNeel Natu 	 *
1459becd9849SNeel Natu 	 * Therefore the timer mutex must be a spinlock because blockable
1460becd9849SNeel Natu 	 * mutexes cannot be acquired in a critical section.
1461becd9849SNeel Natu 	 */
1462becd9849SNeel Natu 	mtx_init(&vlapic->timer_mtx, "vlapic timer mtx", NULL, MTX_SPIN);
1463fb03ca4eSNeel Natu 	callout_init(&vlapic->callout, 1);
1464fb03ca4eSNeel Natu 
1465a2da7af6SNeel Natu 	vlapic->msr_apicbase = DEFAULT_APIC_BASE | APICBASE_ENABLED;
14662d3a73edSNeel Natu 
1467de5ea6b6SNeel Natu 	if (vlapic->vcpuid == 0)
14682d3a73edSNeel Natu 		vlapic->msr_apicbase |= APICBASE_BSP;
14692d3a73edSNeel Natu 
147003cd0501SNeel Natu 	vlapic_reset(vlapic);
1471366f6083SPeter Grehan }
1472366f6083SPeter Grehan 
1473366f6083SPeter Grehan void
1474366f6083SPeter Grehan vlapic_cleanup(struct vlapic *vlapic)
1475366f6083SPeter Grehan {
147603cd0501SNeel Natu 
1477fb03ca4eSNeel Natu 	callout_drain(&vlapic->callout);
1478366f6083SPeter Grehan }
14792d3a73edSNeel Natu 
14802d3a73edSNeel Natu uint64_t
14812d3a73edSNeel Natu vlapic_get_apicbase(struct vlapic *vlapic)
14822d3a73edSNeel Natu {
14832d3a73edSNeel Natu 
14842d3a73edSNeel Natu 	return (vlapic->msr_apicbase);
14852d3a73edSNeel Natu }
14862d3a73edSNeel Natu 
148752e5c8a2SNeel Natu int
14883f0ddc7cSNeel Natu vlapic_set_apicbase(struct vlapic *vlapic, uint64_t new)
14892d3a73edSNeel Natu {
1490a2da7af6SNeel Natu 
149152e5c8a2SNeel Natu 	if (vlapic->msr_apicbase != new) {
149252e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "Changing APIC_BASE MSR from %#lx to %#lx "
149352e5c8a2SNeel Natu 		    "not supported", vlapic->msr_apicbase, new);
149452e5c8a2SNeel Natu 		return (-1);
149552e5c8a2SNeel Natu 	}
149652e5c8a2SNeel Natu 
149752e5c8a2SNeel Natu 	return (0);
149852e5c8a2SNeel Natu }
149952e5c8a2SNeel Natu 
150052e5c8a2SNeel Natu void
150152e5c8a2SNeel Natu vlapic_set_x2apic_state(struct vm *vm, int vcpuid, enum x2apic_state state)
150252e5c8a2SNeel Natu {
150352e5c8a2SNeel Natu 	struct vlapic *vlapic;
150452e5c8a2SNeel Natu 	struct LAPIC *lapic;
150552e5c8a2SNeel Natu 
150652e5c8a2SNeel Natu 	vlapic = vm_lapic(vm, vcpuid);
1507a2da7af6SNeel Natu 
1508a2da7af6SNeel Natu 	if (state == X2APIC_DISABLED)
150952e5c8a2SNeel Natu 		vlapic->msr_apicbase &= ~APICBASE_X2APIC;
151052e5c8a2SNeel Natu 	else
151152e5c8a2SNeel Natu 		vlapic->msr_apicbase |= APICBASE_X2APIC;
15123f0ddc7cSNeel Natu 
15133f0ddc7cSNeel Natu 	/*
151452e5c8a2SNeel Natu 	 * Reset the local APIC registers whose values are mode-dependent.
151552e5c8a2SNeel Natu 	 *
151652e5c8a2SNeel Natu 	 * XXX this works because the APIC mode can be changed only at vcpu
151752e5c8a2SNeel Natu 	 * initialization time.
15183f0ddc7cSNeel Natu 	 */
15193f0ddc7cSNeel Natu 	lapic = vlapic->apic_page;
15203f0ddc7cSNeel Natu 	lapic->id = vlapic_get_id(vlapic);
15213f0ddc7cSNeel Natu 	if (x2apic(vlapic)) {
15223f0ddc7cSNeel Natu 		lapic->ldr = x2apic_ldr(vlapic);
15233f0ddc7cSNeel Natu 		lapic->dfr = 0;
15243f0ddc7cSNeel Natu 	} else {
15253f0ddc7cSNeel Natu 		lapic->ldr = 0;
15263f0ddc7cSNeel Natu 		lapic->dfr = 0xffffffff;
15273f0ddc7cSNeel Natu 	}
1528159dd56fSNeel Natu 
1529159dd56fSNeel Natu 	if (state == X2APIC_ENABLED) {
1530159dd56fSNeel Natu 		if (vlapic->ops.enable_x2apic_mode)
1531159dd56fSNeel Natu 			(*vlapic->ops.enable_x2apic_mode)(vlapic);
1532159dd56fSNeel Natu 	}
15333f0ddc7cSNeel Natu }
15341c052192SNeel Natu 
15354f8be175SNeel Natu void
15364f8be175SNeel Natu vlapic_deliver_intr(struct vm *vm, bool level, uint32_t dest, bool phys,
15374f8be175SNeel Natu     int delmode, int vec)
15384f8be175SNeel Natu {
15394f8be175SNeel Natu 	bool lowprio;
15404f8be175SNeel Natu 	int vcpuid;
15414f8be175SNeel Natu 	cpuset_t dmask;
15424f8be175SNeel Natu 
1543762fd208STycho Nightingale 	if (delmode != IOART_DELFIXED &&
1544762fd208STycho Nightingale 	    delmode != IOART_DELLOPRI &&
1545762fd208STycho Nightingale 	    delmode != IOART_DELEXINT) {
15464f8be175SNeel Natu 		VM_CTR1(vm, "vlapic intr invalid delmode %#x", delmode);
15474f8be175SNeel Natu 		return;
15484f8be175SNeel Natu 	}
1549762fd208STycho Nightingale 	lowprio = (delmode == IOART_DELLOPRI);
15504f8be175SNeel Natu 
15514f8be175SNeel Natu 	/*
15524f8be175SNeel Natu 	 * We don't provide any virtual interrupt redirection hardware so
15534f8be175SNeel Natu 	 * all interrupts originating from the ioapic or MSI specify the
15544f8be175SNeel Natu 	 * 'dest' in the legacy xAPIC format.
15554f8be175SNeel Natu 	 */
15564f8be175SNeel Natu 	vlapic_calcdest(vm, &dmask, dest, phys, lowprio, false);
15574f8be175SNeel Natu 
1558de855429SMark Johnston 	CPU_FOREACH_ISSET(vcpuid, &dmask) {
1559762fd208STycho Nightingale 		if (delmode == IOART_DELEXINT) {
15600775fbb4STycho Nightingale 			vm_inject_extint(vm, vcpuid);
1561762fd208STycho Nightingale 		} else {
15624f8be175SNeel Natu 			lapic_set_intr(vm, vcpuid, vec, level);
15634f8be175SNeel Natu 		}
15644f8be175SNeel Natu 	}
1565762fd208STycho Nightingale }
15664f8be175SNeel Natu 
1567de5ea6b6SNeel Natu void
1568add611fdSNeel Natu vlapic_post_intr(struct vlapic *vlapic, int hostcpu, int ipinum)
1569de5ea6b6SNeel Natu {
1570de5ea6b6SNeel Natu 	/*
1571de5ea6b6SNeel Natu 	 * Post an interrupt to the vcpu currently running on 'hostcpu'.
1572de5ea6b6SNeel Natu 	 *
1573de5ea6b6SNeel Natu 	 * This is done by leveraging features like Posted Interrupts (Intel)
1574de5ea6b6SNeel Natu 	 * Doorbell MSR (AMD AVIC) that avoid a VM exit.
1575de5ea6b6SNeel Natu 	 *
1576de5ea6b6SNeel Natu 	 * If neither of these features are available then fallback to
1577de5ea6b6SNeel Natu 	 * sending an IPI to 'hostcpu'.
1578de5ea6b6SNeel Natu 	 */
157988c4b8d1SNeel Natu 	if (vlapic->ops.post_intr)
158088c4b8d1SNeel Natu 		(*vlapic->ops.post_intr)(vlapic, hostcpu);
158188c4b8d1SNeel Natu 	else
1582add611fdSNeel Natu 		ipi_cpu(hostcpu, ipinum);
1583de5ea6b6SNeel Natu }
1584de5ea6b6SNeel Natu 
15851c052192SNeel Natu bool
15861c052192SNeel Natu vlapic_enabled(struct vlapic *vlapic)
15871c052192SNeel Natu {
1588de5ea6b6SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
15891c052192SNeel Natu 
15901c052192SNeel Natu 	if ((vlapic->msr_apicbase & APICBASE_ENABLED) != 0 &&
15911c052192SNeel Natu 	    (lapic->svr & APIC_SVR_ENABLE) != 0)
15921c052192SNeel Natu 		return (true);
15931c052192SNeel Natu 	else
15941c052192SNeel Natu 		return (false);
15951c052192SNeel Natu }
15965b8a8cd1SNeel Natu 
159730b94db8SNeel Natu static void
159830b94db8SNeel Natu vlapic_set_tmr(struct vlapic *vlapic, int vector, bool level)
159930b94db8SNeel Natu {
160030b94db8SNeel Natu 	struct LAPIC *lapic;
160130b94db8SNeel Natu 	uint32_t *tmrptr, mask;
160230b94db8SNeel Natu 	int idx;
160330b94db8SNeel Natu 
160430b94db8SNeel Natu 	lapic = vlapic->apic_page;
160530b94db8SNeel Natu 	tmrptr = &lapic->tmr0;
160630b94db8SNeel Natu 	idx = (vector / 32) * 4;
160730b94db8SNeel Natu 	mask = 1 << (vector % 32);
160830b94db8SNeel Natu 	if (level)
160930b94db8SNeel Natu 		tmrptr[idx] |= mask;
161030b94db8SNeel Natu 	else
161130b94db8SNeel Natu 		tmrptr[idx] &= ~mask;
161230b94db8SNeel Natu 
161330b94db8SNeel Natu 	if (vlapic->ops.set_tmr != NULL)
161430b94db8SNeel Natu 		(*vlapic->ops.set_tmr)(vlapic, vector, level);
161530b94db8SNeel Natu }
161630b94db8SNeel Natu 
16175b8a8cd1SNeel Natu void
16185b8a8cd1SNeel Natu vlapic_reset_tmr(struct vlapic *vlapic)
16195b8a8cd1SNeel Natu {
162030b94db8SNeel Natu 	int vector;
16215b8a8cd1SNeel Natu 
16225b8a8cd1SNeel Natu 	VLAPIC_CTR0(vlapic, "vlapic resetting all vectors to edge-triggered");
16235b8a8cd1SNeel Natu 
162430b94db8SNeel Natu 	for (vector = 0; vector <= 255; vector++)
162530b94db8SNeel Natu 		vlapic_set_tmr(vlapic, vector, false);
16265b8a8cd1SNeel Natu }
16275b8a8cd1SNeel Natu 
16285b8a8cd1SNeel Natu void
16295b8a8cd1SNeel Natu vlapic_set_tmr_level(struct vlapic *vlapic, uint32_t dest, bool phys,
16305b8a8cd1SNeel Natu     int delmode, int vector)
16315b8a8cd1SNeel Natu {
16325b8a8cd1SNeel Natu 	cpuset_t dmask;
16335b8a8cd1SNeel Natu 	bool lowprio;
16345b8a8cd1SNeel Natu 
16355b8a8cd1SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
16365b8a8cd1SNeel Natu 
16375b8a8cd1SNeel Natu 	/*
16385b8a8cd1SNeel Natu 	 * A level trigger is valid only for fixed and lowprio delivery modes.
16395b8a8cd1SNeel Natu 	 */
16405b8a8cd1SNeel Natu 	if (delmode != APIC_DELMODE_FIXED && delmode != APIC_DELMODE_LOWPRIO) {
16415b8a8cd1SNeel Natu 		VLAPIC_CTR1(vlapic, "Ignoring level trigger-mode for "
16425b8a8cd1SNeel Natu 		    "delivery-mode %d", delmode);
16435b8a8cd1SNeel Natu 		return;
16445b8a8cd1SNeel Natu 	}
16455b8a8cd1SNeel Natu 
16465b8a8cd1SNeel Natu 	lowprio = (delmode == APIC_DELMODE_LOWPRIO);
16475b8a8cd1SNeel Natu 	vlapic_calcdest(vlapic->vm, &dmask, dest, phys, lowprio, false);
16485b8a8cd1SNeel Natu 
16495b8a8cd1SNeel Natu 	if (!CPU_ISSET(vlapic->vcpuid, &dmask))
16505b8a8cd1SNeel Natu 		return;
16515b8a8cd1SNeel Natu 
16525b8a8cd1SNeel Natu 	VLAPIC_CTR1(vlapic, "vector %d set to level-triggered", vector);
165330b94db8SNeel Natu 	vlapic_set_tmr(vlapic, vector, true);
16545b8a8cd1SNeel Natu }
1655483d953aSJohn Baldwin 
1656483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
1657483d953aSJohn Baldwin static void
1658483d953aSJohn Baldwin vlapic_reset_callout(struct vlapic *vlapic, uint32_t ccr)
1659483d953aSJohn Baldwin {
1660483d953aSJohn Baldwin 	/* The implementation is similar to the one in the
1661483d953aSJohn Baldwin 	 * `vlapic_icrtmr_write_handler` function
1662483d953aSJohn Baldwin 	 */
1663483d953aSJohn Baldwin 	sbintime_t sbt;
1664483d953aSJohn Baldwin 	struct bintime bt;
1665483d953aSJohn Baldwin 
1666483d953aSJohn Baldwin 	VLAPIC_TIMER_LOCK(vlapic);
1667483d953aSJohn Baldwin 
1668483d953aSJohn Baldwin 	bt = vlapic->timer_freq_bt;
1669483d953aSJohn Baldwin 	bintime_mul(&bt, ccr);
1670483d953aSJohn Baldwin 
1671483d953aSJohn Baldwin 	if (ccr != 0) {
1672483d953aSJohn Baldwin 		binuptime(&vlapic->timer_fire_bt);
1673483d953aSJohn Baldwin 		bintime_add(&vlapic->timer_fire_bt, &bt);
1674483d953aSJohn Baldwin 
1675483d953aSJohn Baldwin 		sbt = bttosbt(bt);
16764c812fe6SMark Johnston 		vlapic_callout_reset(vlapic, sbt);
1677483d953aSJohn Baldwin 	} else {
1678483d953aSJohn Baldwin 		/* even if the CCR was 0, periodic timers should be reset */
1679483d953aSJohn Baldwin 		if (vlapic_periodic_timer(vlapic)) {
1680483d953aSJohn Baldwin 			binuptime(&vlapic->timer_fire_bt);
1681483d953aSJohn Baldwin 			bintime_add(&vlapic->timer_fire_bt,
1682483d953aSJohn Baldwin 				    &vlapic->timer_period_bt);
1683483d953aSJohn Baldwin 			sbt = bttosbt(vlapic->timer_period_bt);
1684483d953aSJohn Baldwin 
1685483d953aSJohn Baldwin 			callout_stop(&vlapic->callout);
16864c812fe6SMark Johnston 			vlapic_callout_reset(vlapic, sbt);
1687483d953aSJohn Baldwin 		}
1688483d953aSJohn Baldwin 	}
1689483d953aSJohn Baldwin 
1690483d953aSJohn Baldwin 	VLAPIC_TIMER_UNLOCK(vlapic);
1691483d953aSJohn Baldwin }
1692483d953aSJohn Baldwin 
1693483d953aSJohn Baldwin int
1694483d953aSJohn Baldwin vlapic_snapshot(struct vm *vm, struct vm_snapshot_meta *meta)
1695483d953aSJohn Baldwin {
1696483d953aSJohn Baldwin 	int i, ret;
1697483d953aSJohn Baldwin 	struct vlapic *vlapic;
1698483d953aSJohn Baldwin 	struct LAPIC *lapic;
1699483d953aSJohn Baldwin 	uint32_t ccr;
1700483d953aSJohn Baldwin 
1701483d953aSJohn Baldwin 	KASSERT(vm != NULL, ("%s: arg was NULL", __func__));
1702483d953aSJohn Baldwin 
1703483d953aSJohn Baldwin 	ret = 0;
1704483d953aSJohn Baldwin 
1705483d953aSJohn Baldwin 	for (i = 0; i < VM_MAXCPU; i++) {
1706483d953aSJohn Baldwin 		vlapic = vm_lapic(vm, i);
1707483d953aSJohn Baldwin 
1708483d953aSJohn Baldwin 		/* snapshot the page first; timer period depends on icr_timer */
1709483d953aSJohn Baldwin 		lapic = vlapic->apic_page;
1710483d953aSJohn Baldwin 		SNAPSHOT_BUF_OR_LEAVE(lapic, PAGE_SIZE, meta, ret, done);
1711483d953aSJohn Baldwin 
1712483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->esr_pending, meta, ret, done);
1713483d953aSJohn Baldwin 
1714483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->timer_freq_bt.sec,
1715483d953aSJohn Baldwin 				      meta, ret, done);
1716483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->timer_freq_bt.frac,
1717483d953aSJohn Baldwin 				      meta, ret, done);
1718483d953aSJohn Baldwin 
1719483d953aSJohn Baldwin 		/*
1720483d953aSJohn Baldwin 		 * Timer period is equal to 'icr_timer' ticks at a frequency of
1721483d953aSJohn Baldwin 		 * 'timer_freq_bt'.
1722483d953aSJohn Baldwin 		 */
1723483d953aSJohn Baldwin 		if (meta->op == VM_SNAPSHOT_RESTORE) {
1724483d953aSJohn Baldwin 			vlapic->timer_period_bt = vlapic->timer_freq_bt;
1725483d953aSJohn Baldwin 			bintime_mul(&vlapic->timer_period_bt, lapic->icr_timer);
1726483d953aSJohn Baldwin 		}
1727483d953aSJohn Baldwin 
1728483d953aSJohn Baldwin 		SNAPSHOT_BUF_OR_LEAVE(vlapic->isrvec_stk,
1729483d953aSJohn Baldwin 				      sizeof(vlapic->isrvec_stk),
1730483d953aSJohn Baldwin 				      meta, ret, done);
1731483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->isrvec_stk_top, meta, ret, done);
1732483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->boot_state, meta, ret, done);
1733483d953aSJohn Baldwin 
1734483d953aSJohn Baldwin 		SNAPSHOT_BUF_OR_LEAVE(vlapic->lvt_last,
1735483d953aSJohn Baldwin 				      sizeof(vlapic->lvt_last),
1736483d953aSJohn Baldwin 				      meta, ret, done);
1737483d953aSJohn Baldwin 
1738483d953aSJohn Baldwin 		if (meta->op == VM_SNAPSHOT_SAVE)
1739483d953aSJohn Baldwin 			ccr = vlapic_get_ccr(vlapic);
1740483d953aSJohn Baldwin 
1741483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(ccr, meta, ret, done);
1742483d953aSJohn Baldwin 
1743*c72e914cSVitaliy Gusev 		if (meta->op == VM_SNAPSHOT_RESTORE &&
1744*c72e914cSVitaliy Gusev 		    vlapic_enabled(vlapic) && lapic->icr_timer != 0) {
1745483d953aSJohn Baldwin 			/* Reset the value of the 'timer_fire_bt' and the vlapic
1746483d953aSJohn Baldwin 			 * callout based on the value of the current count
1747*c72e914cSVitaliy Gusev 			 * register saved when the VM snapshot was created.
1748*c72e914cSVitaliy Gusev 			 * If initial count register is 0, timer is not used.
1749*c72e914cSVitaliy Gusev 			 * Look at "10.5.4 APIC Timer" in Software Developer Manual.
1750483d953aSJohn Baldwin 			 */
1751483d953aSJohn Baldwin 			vlapic_reset_callout(vlapic, ccr);
1752483d953aSJohn Baldwin 		}
1753483d953aSJohn Baldwin 	}
1754483d953aSJohn Baldwin 
1755483d953aSJohn Baldwin done:
1756483d953aSJohn Baldwin 	return (ret);
1757483d953aSJohn Baldwin }
1758483d953aSJohn Baldwin #endif
1759