1366f6083SPeter Grehan /*- 2c49761ddSPedro F. Giffuni * SPDX-License-Identifier: BSD-2-Clause-FreeBSD 3c49761ddSPedro F. Giffuni * 4366f6083SPeter Grehan * Copyright (c) 2011 NetApp, Inc. 5366f6083SPeter Grehan * All rights reserved. 6366f6083SPeter Grehan * 7366f6083SPeter Grehan * Redistribution and use in source and binary forms, with or without 8366f6083SPeter Grehan * modification, are permitted provided that the following conditions 9366f6083SPeter Grehan * are met: 10366f6083SPeter Grehan * 1. Redistributions of source code must retain the above copyright 11366f6083SPeter Grehan * notice, this list of conditions and the following disclaimer. 12366f6083SPeter Grehan * 2. Redistributions in binary form must reproduce the above copyright 13366f6083SPeter Grehan * notice, this list of conditions and the following disclaimer in the 14366f6083SPeter Grehan * documentation and/or other materials provided with the distribution. 15366f6083SPeter Grehan * 16366f6083SPeter Grehan * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND 17366f6083SPeter Grehan * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18366f6083SPeter Grehan * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19366f6083SPeter Grehan * ARE DISCLAIMED. IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE 20366f6083SPeter Grehan * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21366f6083SPeter Grehan * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22366f6083SPeter Grehan * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23366f6083SPeter Grehan * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24366f6083SPeter Grehan * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25366f6083SPeter Grehan * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26366f6083SPeter Grehan * SUCH DAMAGE. 27366f6083SPeter Grehan * 28366f6083SPeter Grehan * $FreeBSD$ 29366f6083SPeter Grehan */ 30366f6083SPeter Grehan 31366f6083SPeter Grehan #include <sys/cdefs.h> 32366f6083SPeter Grehan __FBSDID("$FreeBSD$"); 33366f6083SPeter Grehan 34366f6083SPeter Grehan #include <sys/param.h> 35fb03ca4eSNeel Natu #include <sys/lock.h> 36366f6083SPeter Grehan #include <sys/kernel.h> 37366f6083SPeter Grehan #include <sys/malloc.h> 38fb03ca4eSNeel Natu #include <sys/mutex.h> 39366f6083SPeter Grehan #include <sys/systm.h> 40a5615c90SPeter Grehan #include <sys/smp.h> 41366f6083SPeter Grehan 422d3a73edSNeel Natu #include <x86/specialreg.h> 4334a6b2d6SJohn Baldwin #include <x86/apicreg.h> 44366f6083SPeter Grehan 45de5ea6b6SNeel Natu #include <machine/clock.h> 46de5ea6b6SNeel Natu #include <machine/smp.h> 47de5ea6b6SNeel Natu 48366f6083SPeter Grehan #include <machine/vmm.h> 49366f6083SPeter Grehan 50366f6083SPeter Grehan #include "vmm_lapic.h" 51366f6083SPeter Grehan #include "vmm_ktr.h" 52de5ea6b6SNeel Natu #include "vmm_stat.h" 53de5ea6b6SNeel Natu 54366f6083SPeter Grehan #include "vlapic.h" 55de5ea6b6SNeel Natu #include "vlapic_priv.h" 56b5b28fc9SNeel Natu #include "vioapic.h" 57366f6083SPeter Grehan 58366f6083SPeter Grehan #define PRIO(x) ((x) >> 4) 59366f6083SPeter Grehan 60366f6083SPeter Grehan #define VLAPIC_VERSION (16) 61366f6083SPeter Grehan 62a2da7af6SNeel Natu #define x2apic(vlapic) (((vlapic)->msr_apicbase & APICBASE_X2APIC) ? 1 : 0) 632d3a73edSNeel Natu 64fb03ca4eSNeel Natu /* 65fb03ca4eSNeel Natu * The 'vlapic->timer_mtx' is used to provide mutual exclusion between the 66fafe8844SNeel Natu * vlapic_callout_handler() and vcpu accesses to: 67fafe8844SNeel Natu * - timer_freq_bt, timer_period_bt, timer_fire_bt 68fb03ca4eSNeel Natu * - timer LVT register 69fb03ca4eSNeel Natu */ 70becd9849SNeel Natu #define VLAPIC_TIMER_LOCK(vlapic) mtx_lock_spin(&((vlapic)->timer_mtx)) 71becd9849SNeel Natu #define VLAPIC_TIMER_UNLOCK(vlapic) mtx_unlock_spin(&((vlapic)->timer_mtx)) 72fb03ca4eSNeel Natu #define VLAPIC_TIMER_LOCKED(vlapic) mtx_owned(&((vlapic)->timer_mtx)) 73fb03ca4eSNeel Natu 74c5d216b7SNeel Natu /* 75c5d216b7SNeel Natu * APIC timer frequency: 76c5d216b7SNeel Natu * - arbitrary but chosen to be in the ballpark of contemporary hardware. 77c5d216b7SNeel Natu * - power-of-two to avoid loss of precision when converted to a bintime. 78c5d216b7SNeel Natu */ 79c5d216b7SNeel Natu #define VLAPIC_BUS_FREQ (128 * 1024 * 1024) 802e25737aSNeel Natu 814f8be175SNeel Natu static __inline uint32_t 824f8be175SNeel Natu vlapic_get_id(struct vlapic *vlapic) 834f8be175SNeel Natu { 844f8be175SNeel Natu 854f8be175SNeel Natu if (x2apic(vlapic)) 864f8be175SNeel Natu return (vlapic->vcpuid); 874f8be175SNeel Natu else 884f8be175SNeel Natu return (vlapic->vcpuid << 24); 894f8be175SNeel Natu } 904f8be175SNeel Natu 913f0ddc7cSNeel Natu static uint32_t 923f0ddc7cSNeel Natu x2apic_ldr(struct vlapic *vlapic) 934f8be175SNeel Natu { 944f8be175SNeel Natu int apicid; 954f8be175SNeel Natu uint32_t ldr; 964f8be175SNeel Natu 974f8be175SNeel Natu apicid = vlapic_get_id(vlapic); 984f8be175SNeel Natu ldr = 1 << (apicid & 0xf); 994f8be175SNeel Natu ldr |= (apicid & 0xffff0) << 12; 1004f8be175SNeel Natu return (ldr); 1014f8be175SNeel Natu } 1024f8be175SNeel Natu 1033f0ddc7cSNeel Natu void 1043f0ddc7cSNeel Natu vlapic_dfr_write_handler(struct vlapic *vlapic) 1054f8be175SNeel Natu { 1064f8be175SNeel Natu struct LAPIC *lapic; 1074f8be175SNeel Natu 108de5ea6b6SNeel Natu lapic = vlapic->apic_page; 1094f8be175SNeel Natu if (x2apic(vlapic)) { 1103f0ddc7cSNeel Natu VM_CTR1(vlapic->vm, "ignoring write to DFR in x2apic mode: %#x", 1113f0ddc7cSNeel Natu lapic->dfr); 1123f0ddc7cSNeel Natu lapic->dfr = 0; 1134f8be175SNeel Natu return; 1144f8be175SNeel Natu } 1154f8be175SNeel Natu 1163f0ddc7cSNeel Natu lapic->dfr &= APIC_DFR_MODEL_MASK; 1173f0ddc7cSNeel Natu lapic->dfr |= APIC_DFR_RESERVED; 1183f0ddc7cSNeel Natu 1193f0ddc7cSNeel Natu if ((lapic->dfr & APIC_DFR_MODEL_MASK) == APIC_DFR_MODEL_FLAT) 1204f8be175SNeel Natu VLAPIC_CTR0(vlapic, "vlapic DFR in Flat Model"); 1213f0ddc7cSNeel Natu else if ((lapic->dfr & APIC_DFR_MODEL_MASK) == APIC_DFR_MODEL_CLUSTER) 1224f8be175SNeel Natu VLAPIC_CTR0(vlapic, "vlapic DFR in Cluster Model"); 1234f8be175SNeel Natu else 1243f0ddc7cSNeel Natu VLAPIC_CTR1(vlapic, "DFR in Unknown Model %#x", lapic->dfr); 1254f8be175SNeel Natu } 1264f8be175SNeel Natu 1273f0ddc7cSNeel Natu void 1283f0ddc7cSNeel Natu vlapic_ldr_write_handler(struct vlapic *vlapic) 1294f8be175SNeel Natu { 1304f8be175SNeel Natu struct LAPIC *lapic; 1314f8be175SNeel Natu 1323f0ddc7cSNeel Natu lapic = vlapic->apic_page; 1333f0ddc7cSNeel Natu 1344f8be175SNeel Natu /* LDR is read-only in x2apic mode */ 1354f8be175SNeel Natu if (x2apic(vlapic)) { 1363f0ddc7cSNeel Natu VLAPIC_CTR1(vlapic, "ignoring write to LDR in x2apic mode: %#x", 1373f0ddc7cSNeel Natu lapic->ldr); 1383f0ddc7cSNeel Natu lapic->ldr = x2apic_ldr(vlapic); 1393f0ddc7cSNeel Natu } else { 1403f0ddc7cSNeel Natu lapic->ldr &= ~APIC_LDR_RESERVED; 1413f0ddc7cSNeel Natu VLAPIC_CTR1(vlapic, "vlapic LDR set to %#x", lapic->ldr); 1423f0ddc7cSNeel Natu } 1434f8be175SNeel Natu } 1444f8be175SNeel Natu 1453f0ddc7cSNeel Natu void 1463f0ddc7cSNeel Natu vlapic_id_write_handler(struct vlapic *vlapic) 1473f0ddc7cSNeel Natu { 1483f0ddc7cSNeel Natu struct LAPIC *lapic; 1493f0ddc7cSNeel Natu 1503f0ddc7cSNeel Natu /* 1513f0ddc7cSNeel Natu * We don't allow the ID register to be modified so reset it back to 1523f0ddc7cSNeel Natu * its default value. 1533f0ddc7cSNeel Natu */ 154de5ea6b6SNeel Natu lapic = vlapic->apic_page; 1553f0ddc7cSNeel Natu lapic->id = vlapic_get_id(vlapic); 1564f8be175SNeel Natu } 1574f8be175SNeel Natu 1582e25737aSNeel Natu static int 1592e25737aSNeel Natu vlapic_timer_divisor(uint32_t dcr) 1602e25737aSNeel Natu { 1612e25737aSNeel Natu switch (dcr & 0xB) { 162117e8f37SPeter Grehan case APIC_TDCR_1: 163117e8f37SPeter Grehan return (1); 1642e25737aSNeel Natu case APIC_TDCR_2: 1652e25737aSNeel Natu return (2); 1662e25737aSNeel Natu case APIC_TDCR_4: 1672e25737aSNeel Natu return (4); 1682e25737aSNeel Natu case APIC_TDCR_8: 1692e25737aSNeel Natu return (8); 1702e25737aSNeel Natu case APIC_TDCR_16: 1712e25737aSNeel Natu return (16); 1722e25737aSNeel Natu case APIC_TDCR_32: 1732e25737aSNeel Natu return (32); 1742e25737aSNeel Natu case APIC_TDCR_64: 1752e25737aSNeel Natu return (64); 1762e25737aSNeel Natu case APIC_TDCR_128: 1772e25737aSNeel Natu return (128); 1782e25737aSNeel Natu default: 1792e25737aSNeel Natu panic("vlapic_timer_divisor: invalid dcr 0x%08x", dcr); 1802e25737aSNeel Natu } 1812e25737aSNeel Natu } 1822e25737aSNeel Natu 183366f6083SPeter Grehan #if 0 184366f6083SPeter Grehan static inline void 185366f6083SPeter Grehan vlapic_dump_lvt(uint32_t offset, uint32_t *lvt) 186366f6083SPeter Grehan { 187366f6083SPeter Grehan printf("Offset %x: lvt %08x (V:%02x DS:%x M:%x)\n", offset, 188366f6083SPeter Grehan *lvt, *lvt & APIC_LVTT_VECTOR, *lvt & APIC_LVTT_DS, 189366f6083SPeter Grehan *lvt & APIC_LVTT_M); 190366f6083SPeter Grehan } 191366f6083SPeter Grehan #endif 192366f6083SPeter Grehan 193fb03ca4eSNeel Natu static uint32_t 194366f6083SPeter Grehan vlapic_get_ccr(struct vlapic *vlapic) 195366f6083SPeter Grehan { 196fb03ca4eSNeel Natu struct bintime bt_now, bt_rem; 197fb03ca4eSNeel Natu struct LAPIC *lapic; 198fb03ca4eSNeel Natu uint32_t ccr; 199fb03ca4eSNeel Natu 200fb03ca4eSNeel Natu ccr = 0; 201de5ea6b6SNeel Natu lapic = vlapic->apic_page; 202fb03ca4eSNeel Natu 203fb03ca4eSNeel Natu VLAPIC_TIMER_LOCK(vlapic); 204fb03ca4eSNeel Natu if (callout_active(&vlapic->callout)) { 205fb03ca4eSNeel Natu /* 206fb03ca4eSNeel Natu * If the timer is scheduled to expire in the future then 207fb03ca4eSNeel Natu * compute the value of 'ccr' based on the remaining time. 208fb03ca4eSNeel Natu */ 209fb03ca4eSNeel Natu binuptime(&bt_now); 210fb03ca4eSNeel Natu if (bintime_cmp(&vlapic->timer_fire_bt, &bt_now, >)) { 211fb03ca4eSNeel Natu bt_rem = vlapic->timer_fire_bt; 212fb03ca4eSNeel Natu bintime_sub(&bt_rem, &bt_now); 213fb03ca4eSNeel Natu ccr += bt_rem.sec * BT2FREQ(&vlapic->timer_freq_bt); 214fb03ca4eSNeel Natu ccr += bt_rem.frac / vlapic->timer_freq_bt.frac; 215fb03ca4eSNeel Natu } 216fb03ca4eSNeel Natu } 217fb03ca4eSNeel Natu KASSERT(ccr <= lapic->icr_timer, ("vlapic_get_ccr: invalid ccr %#x, " 218fb03ca4eSNeel Natu "icr_timer is %#x", ccr, lapic->icr_timer)); 219fb03ca4eSNeel Natu VLAPIC_CTR2(vlapic, "vlapic ccr_timer = %#x, icr_timer = %#x", 220fb03ca4eSNeel Natu ccr, lapic->icr_timer); 221fb03ca4eSNeel Natu VLAPIC_TIMER_UNLOCK(vlapic); 222fb03ca4eSNeel Natu return (ccr); 223fb03ca4eSNeel Natu } 224fb03ca4eSNeel Natu 225fafe8844SNeel Natu void 226fafe8844SNeel Natu vlapic_dcr_write_handler(struct vlapic *vlapic) 227fb03ca4eSNeel Natu { 228fb03ca4eSNeel Natu struct LAPIC *lapic; 229fb03ca4eSNeel Natu int divisor; 230fb03ca4eSNeel Natu 231de5ea6b6SNeel Natu lapic = vlapic->apic_page; 232fb03ca4eSNeel Natu VLAPIC_TIMER_LOCK(vlapic); 233fb03ca4eSNeel Natu 234fafe8844SNeel Natu divisor = vlapic_timer_divisor(lapic->dcr_timer); 235fafe8844SNeel Natu VLAPIC_CTR2(vlapic, "vlapic dcr_timer=%#x, divisor=%d", 236fafe8844SNeel Natu lapic->dcr_timer, divisor); 237fb03ca4eSNeel Natu 238fb03ca4eSNeel Natu /* 239fb03ca4eSNeel Natu * Update the timer frequency and the timer period. 240fb03ca4eSNeel Natu * 241fb03ca4eSNeel Natu * XXX changes to the frequency divider will not take effect until 242fb03ca4eSNeel Natu * the timer is reloaded. 243fb03ca4eSNeel Natu */ 244fb03ca4eSNeel Natu FREQ2BT(VLAPIC_BUS_FREQ / divisor, &vlapic->timer_freq_bt); 245fb03ca4eSNeel Natu vlapic->timer_period_bt = vlapic->timer_freq_bt; 246fb03ca4eSNeel Natu bintime_mul(&vlapic->timer_period_bt, lapic->icr_timer); 247fb03ca4eSNeel Natu 248fb03ca4eSNeel Natu VLAPIC_TIMER_UNLOCK(vlapic); 249366f6083SPeter Grehan } 250366f6083SPeter Grehan 251fafe8844SNeel Natu void 252fafe8844SNeel Natu vlapic_esr_write_handler(struct vlapic *vlapic) 253366f6083SPeter Grehan { 254de5ea6b6SNeel Natu struct LAPIC *lapic; 255de5ea6b6SNeel Natu 256de5ea6b6SNeel Natu lapic = vlapic->apic_page; 257330baf58SJohn Baldwin lapic->esr = vlapic->esr_pending; 258330baf58SJohn Baldwin vlapic->esr_pending = 0; 259366f6083SPeter Grehan } 260366f6083SPeter Grehan 2614d1e82a8SNeel Natu int 262b5b28fc9SNeel Natu vlapic_set_intr_ready(struct vlapic *vlapic, int vector, bool level) 263366f6083SPeter Grehan { 2644d1e82a8SNeel Natu struct LAPIC *lapic; 265b5b28fc9SNeel Natu uint32_t *irrptr, *tmrptr, mask; 266366f6083SPeter Grehan int idx; 267366f6083SPeter Grehan 2684d1e82a8SNeel Natu KASSERT(vector >= 0 && vector < 256, ("invalid vector %d", vector)); 269366f6083SPeter Grehan 2704d1e82a8SNeel Natu lapic = vlapic->apic_page; 2711c052192SNeel Natu if (!(lapic->svr & APIC_SVR_ENABLE)) { 2721c052192SNeel Natu VLAPIC_CTR1(vlapic, "vlapic is software disabled, ignoring " 2731c052192SNeel Natu "interrupt %d", vector); 2744d1e82a8SNeel Natu return (0); 2751c052192SNeel Natu } 2761c052192SNeel Natu 277330baf58SJohn Baldwin if (vector < 16) { 278330baf58SJohn Baldwin vlapic_set_error(vlapic, APIC_ESR_RECEIVE_ILLEGAL_VECTOR); 2794d1e82a8SNeel Natu VLAPIC_CTR1(vlapic, "vlapic ignoring interrupt to vector %d", 2804d1e82a8SNeel Natu vector); 2814d1e82a8SNeel Natu return (1); 282330baf58SJohn Baldwin } 283330baf58SJohn Baldwin 28488c4b8d1SNeel Natu if (vlapic->ops.set_intr_ready) 28588c4b8d1SNeel Natu return ((*vlapic->ops.set_intr_ready)(vlapic, vector, level)); 28688c4b8d1SNeel Natu 287366f6083SPeter Grehan idx = (vector / 32) * 4; 288b5b28fc9SNeel Natu mask = 1 << (vector % 32); 289b5b28fc9SNeel Natu 290366f6083SPeter Grehan irrptr = &lapic->irr0; 291b5b28fc9SNeel Natu atomic_set_int(&irrptr[idx], mask); 292b5b28fc9SNeel Natu 293b5b28fc9SNeel Natu /* 2945b8a8cd1SNeel Natu * Verify that the trigger-mode of the interrupt matches with 2955b8a8cd1SNeel Natu * the vlapic TMR registers. 296b5b28fc9SNeel Natu */ 297b5b28fc9SNeel Natu tmrptr = &lapic->tmr0; 298294d0d88SNeel Natu if ((tmrptr[idx] & mask) != (level ? mask : 0)) { 299294d0d88SNeel Natu VLAPIC_CTR3(vlapic, "vlapic TMR[%d] is 0x%08x but " 300294d0d88SNeel Natu "interrupt is %s-triggered", idx / 4, tmrptr[idx], 301294d0d88SNeel Natu level ? "level" : "edge"); 302294d0d88SNeel Natu } 303b5b28fc9SNeel Natu 304366f6083SPeter Grehan VLAPIC_CTR_IRR(vlapic, "vlapic_set_intr_ready"); 3054d1e82a8SNeel Natu return (1); 306366f6083SPeter Grehan } 307366f6083SPeter Grehan 308366f6083SPeter Grehan static __inline uint32_t * 309fb03ca4eSNeel Natu vlapic_get_lvtptr(struct vlapic *vlapic, uint32_t offset) 310366f6083SPeter Grehan { 311de5ea6b6SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 312366f6083SPeter Grehan int i; 313366f6083SPeter Grehan 314330baf58SJohn Baldwin switch (offset) { 315330baf58SJohn Baldwin case APIC_OFFSET_CMCI_LVT: 316330baf58SJohn Baldwin return (&lapic->lvt_cmci); 317330baf58SJohn Baldwin case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT: 318366f6083SPeter Grehan i = (offset - APIC_OFFSET_TIMER_LVT) >> 2; 319366f6083SPeter Grehan return ((&lapic->lvt_timer) + i);; 320330baf58SJohn Baldwin default: 321330baf58SJohn Baldwin panic("vlapic_get_lvt: invalid LVT\n"); 322330baf58SJohn Baldwin } 323366f6083SPeter Grehan } 324366f6083SPeter Grehan 3257c05bc31SNeel Natu static __inline int 3267c05bc31SNeel Natu lvt_off_to_idx(uint32_t offset) 3277c05bc31SNeel Natu { 3287c05bc31SNeel Natu int index; 3297c05bc31SNeel Natu 3307c05bc31SNeel Natu switch (offset) { 3317c05bc31SNeel Natu case APIC_OFFSET_CMCI_LVT: 3327c05bc31SNeel Natu index = APIC_LVT_CMCI; 3337c05bc31SNeel Natu break; 3347c05bc31SNeel Natu case APIC_OFFSET_TIMER_LVT: 3357c05bc31SNeel Natu index = APIC_LVT_TIMER; 3367c05bc31SNeel Natu break; 3377c05bc31SNeel Natu case APIC_OFFSET_THERM_LVT: 3387c05bc31SNeel Natu index = APIC_LVT_THERMAL; 3397c05bc31SNeel Natu break; 3407c05bc31SNeel Natu case APIC_OFFSET_PERF_LVT: 3417c05bc31SNeel Natu index = APIC_LVT_PMC; 3427c05bc31SNeel Natu break; 3437c05bc31SNeel Natu case APIC_OFFSET_LINT0_LVT: 3447c05bc31SNeel Natu index = APIC_LVT_LINT0; 3457c05bc31SNeel Natu break; 3467c05bc31SNeel Natu case APIC_OFFSET_LINT1_LVT: 3477c05bc31SNeel Natu index = APIC_LVT_LINT1; 3487c05bc31SNeel Natu break; 3497c05bc31SNeel Natu case APIC_OFFSET_ERROR_LVT: 3507c05bc31SNeel Natu index = APIC_LVT_ERROR; 3517c05bc31SNeel Natu break; 3527c05bc31SNeel Natu default: 3537c05bc31SNeel Natu index = -1; 3547c05bc31SNeel Natu break; 3557c05bc31SNeel Natu } 3567c05bc31SNeel Natu KASSERT(index >= 0 && index <= VLAPIC_MAXLVT_INDEX, ("lvt_off_to_idx: " 3577c05bc31SNeel Natu "invalid lvt index %d for offset %#x", index, offset)); 3587c05bc31SNeel Natu 3597c05bc31SNeel Natu return (index); 3607c05bc31SNeel Natu } 3617c05bc31SNeel Natu 362fb03ca4eSNeel Natu static __inline uint32_t 363fb03ca4eSNeel Natu vlapic_get_lvt(struct vlapic *vlapic, uint32_t offset) 364fb03ca4eSNeel Natu { 3657c05bc31SNeel Natu int idx; 3667c05bc31SNeel Natu uint32_t val; 367fb03ca4eSNeel Natu 3687c05bc31SNeel Natu idx = lvt_off_to_idx(offset); 3697c05bc31SNeel Natu val = atomic_load_acq_32(&vlapic->lvt_last[idx]); 3707c05bc31SNeel Natu return (val); 371fb03ca4eSNeel Natu } 372fb03ca4eSNeel Natu 3737c05bc31SNeel Natu void 3747c05bc31SNeel Natu vlapic_lvt_write_handler(struct vlapic *vlapic, uint32_t offset) 375fb03ca4eSNeel Natu { 3767c05bc31SNeel Natu uint32_t *lvtptr, mask, val; 377fb03ca4eSNeel Natu struct LAPIC *lapic; 3787c05bc31SNeel Natu int idx; 379fb03ca4eSNeel Natu 380de5ea6b6SNeel Natu lapic = vlapic->apic_page; 381fb03ca4eSNeel Natu lvtptr = vlapic_get_lvtptr(vlapic, offset); 3827c05bc31SNeel Natu val = *lvtptr; 3837c05bc31SNeel Natu idx = lvt_off_to_idx(offset); 384fb03ca4eSNeel Natu 385fb03ca4eSNeel Natu if (!(lapic->svr & APIC_SVR_ENABLE)) 386fb03ca4eSNeel Natu val |= APIC_LVT_M; 387330baf58SJohn Baldwin mask = APIC_LVT_M | APIC_LVT_DS | APIC_LVT_VECTOR; 388330baf58SJohn Baldwin switch (offset) { 389330baf58SJohn Baldwin case APIC_OFFSET_TIMER_LVT: 390330baf58SJohn Baldwin mask |= APIC_LVTT_TM; 391330baf58SJohn Baldwin break; 392330baf58SJohn Baldwin case APIC_OFFSET_ERROR_LVT: 393330baf58SJohn Baldwin break; 394330baf58SJohn Baldwin case APIC_OFFSET_LINT0_LVT: 395330baf58SJohn Baldwin case APIC_OFFSET_LINT1_LVT: 396330baf58SJohn Baldwin mask |= APIC_LVT_TM | APIC_LVT_RIRR | APIC_LVT_IIPP; 397330baf58SJohn Baldwin /* FALLTHROUGH */ 398330baf58SJohn Baldwin default: 399330baf58SJohn Baldwin mask |= APIC_LVT_DM; 400330baf58SJohn Baldwin break; 401330baf58SJohn Baldwin } 4027c05bc31SNeel Natu val &= mask; 4037c05bc31SNeel Natu *lvtptr = val; 4047c05bc31SNeel Natu atomic_store_rel_32(&vlapic->lvt_last[idx], val); 4057c05bc31SNeel Natu } 406fb03ca4eSNeel Natu 4077c05bc31SNeel Natu static void 4087c05bc31SNeel Natu vlapic_mask_lvts(struct vlapic *vlapic) 4097c05bc31SNeel Natu { 4107c05bc31SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 4117c05bc31SNeel Natu 4127c05bc31SNeel Natu lapic->lvt_cmci |= APIC_LVT_M; 4137c05bc31SNeel Natu vlapic_lvt_write_handler(vlapic, APIC_OFFSET_CMCI_LVT); 4147c05bc31SNeel Natu 4157c05bc31SNeel Natu lapic->lvt_timer |= APIC_LVT_M; 4167c05bc31SNeel Natu vlapic_lvt_write_handler(vlapic, APIC_OFFSET_TIMER_LVT); 4177c05bc31SNeel Natu 4187c05bc31SNeel Natu lapic->lvt_thermal |= APIC_LVT_M; 4197c05bc31SNeel Natu vlapic_lvt_write_handler(vlapic, APIC_OFFSET_THERM_LVT); 4207c05bc31SNeel Natu 4217c05bc31SNeel Natu lapic->lvt_pcint |= APIC_LVT_M; 4227c05bc31SNeel Natu vlapic_lvt_write_handler(vlapic, APIC_OFFSET_PERF_LVT); 4237c05bc31SNeel Natu 4247c05bc31SNeel Natu lapic->lvt_lint0 |= APIC_LVT_M; 4257c05bc31SNeel Natu vlapic_lvt_write_handler(vlapic, APIC_OFFSET_LINT0_LVT); 4267c05bc31SNeel Natu 4277c05bc31SNeel Natu lapic->lvt_lint1 |= APIC_LVT_M; 4287c05bc31SNeel Natu vlapic_lvt_write_handler(vlapic, APIC_OFFSET_LINT1_LVT); 4297c05bc31SNeel Natu 4307c05bc31SNeel Natu lapic->lvt_error |= APIC_LVT_M; 4317c05bc31SNeel Natu vlapic_lvt_write_handler(vlapic, APIC_OFFSET_ERROR_LVT); 432fb03ca4eSNeel Natu } 433fb03ca4eSNeel Natu 434330baf58SJohn Baldwin static int 435330baf58SJohn Baldwin vlapic_fire_lvt(struct vlapic *vlapic, uint32_t lvt) 436330baf58SJohn Baldwin { 437330baf58SJohn Baldwin uint32_t vec, mode; 438330baf58SJohn Baldwin 439330baf58SJohn Baldwin if (lvt & APIC_LVT_M) 440330baf58SJohn Baldwin return (0); 441330baf58SJohn Baldwin 442330baf58SJohn Baldwin vec = lvt & APIC_LVT_VECTOR; 443330baf58SJohn Baldwin mode = lvt & APIC_LVT_DM; 444330baf58SJohn Baldwin 445330baf58SJohn Baldwin switch (mode) { 446330baf58SJohn Baldwin case APIC_LVT_DM_FIXED: 447330baf58SJohn Baldwin if (vec < 16) { 448330baf58SJohn Baldwin vlapic_set_error(vlapic, APIC_ESR_SEND_ILLEGAL_VECTOR); 449330baf58SJohn Baldwin return (0); 450330baf58SJohn Baldwin } 4514d1e82a8SNeel Natu if (vlapic_set_intr_ready(vlapic, vec, false)) 452de5ea6b6SNeel Natu vcpu_notify_event(vlapic->vm, vlapic->vcpuid, true); 453330baf58SJohn Baldwin break; 454330baf58SJohn Baldwin case APIC_LVT_DM_NMI: 455330baf58SJohn Baldwin vm_inject_nmi(vlapic->vm, vlapic->vcpuid); 456330baf58SJohn Baldwin break; 457762fd208STycho Nightingale case APIC_LVT_DM_EXTINT: 4580775fbb4STycho Nightingale vm_inject_extint(vlapic->vm, vlapic->vcpuid); 459762fd208STycho Nightingale break; 460330baf58SJohn Baldwin default: 461330baf58SJohn Baldwin // Other modes ignored 462330baf58SJohn Baldwin return (0); 463330baf58SJohn Baldwin } 464330baf58SJohn Baldwin return (1); 465330baf58SJohn Baldwin } 466330baf58SJohn Baldwin 467366f6083SPeter Grehan #if 1 468366f6083SPeter Grehan static void 469366f6083SPeter Grehan dump_isrvec_stk(struct vlapic *vlapic) 470366f6083SPeter Grehan { 471366f6083SPeter Grehan int i; 472366f6083SPeter Grehan uint32_t *isrptr; 473366f6083SPeter Grehan 474de5ea6b6SNeel Natu isrptr = &vlapic->apic_page->isr0; 475366f6083SPeter Grehan for (i = 0; i < 8; i++) 476366f6083SPeter Grehan printf("ISR%d 0x%08x\n", i, isrptr[i * 4]); 477366f6083SPeter Grehan 478366f6083SPeter Grehan for (i = 0; i <= vlapic->isrvec_stk_top; i++) 479366f6083SPeter Grehan printf("isrvec_stk[%d] = %d\n", i, vlapic->isrvec_stk[i]); 480366f6083SPeter Grehan } 481366f6083SPeter Grehan #endif 482366f6083SPeter Grehan 483366f6083SPeter Grehan /* 484366f6083SPeter Grehan * Algorithm adopted from section "Interrupt, Task and Processor Priority" 485366f6083SPeter Grehan * in Intel Architecture Manual Vol 3a. 486366f6083SPeter Grehan */ 487366f6083SPeter Grehan static void 488366f6083SPeter Grehan vlapic_update_ppr(struct vlapic *vlapic) 489366f6083SPeter Grehan { 490366f6083SPeter Grehan int isrvec, tpr, ppr; 491366f6083SPeter Grehan 492366f6083SPeter Grehan /* 493366f6083SPeter Grehan * Note that the value on the stack at index 0 is always 0. 494366f6083SPeter Grehan * 495366f6083SPeter Grehan * This is a placeholder for the value of ISRV when none of the 496366f6083SPeter Grehan * bits is set in the ISRx registers. 497366f6083SPeter Grehan */ 498366f6083SPeter Grehan isrvec = vlapic->isrvec_stk[vlapic->isrvec_stk_top]; 499de5ea6b6SNeel Natu tpr = vlapic->apic_page->tpr; 500366f6083SPeter Grehan 501366f6083SPeter Grehan #if 1 502366f6083SPeter Grehan { 503366f6083SPeter Grehan int i, lastprio, curprio, vector, idx; 504366f6083SPeter Grehan uint32_t *isrptr; 505366f6083SPeter Grehan 506366f6083SPeter Grehan if (vlapic->isrvec_stk_top == 0 && isrvec != 0) 507366f6083SPeter Grehan panic("isrvec_stk is corrupted: %d", isrvec); 508366f6083SPeter Grehan 509366f6083SPeter Grehan /* 510366f6083SPeter Grehan * Make sure that the priority of the nested interrupts is 511366f6083SPeter Grehan * always increasing. 512366f6083SPeter Grehan */ 513366f6083SPeter Grehan lastprio = -1; 514366f6083SPeter Grehan for (i = 1; i <= vlapic->isrvec_stk_top; i++) { 515366f6083SPeter Grehan curprio = PRIO(vlapic->isrvec_stk[i]); 516366f6083SPeter Grehan if (curprio <= lastprio) { 517366f6083SPeter Grehan dump_isrvec_stk(vlapic); 518366f6083SPeter Grehan panic("isrvec_stk does not satisfy invariant"); 519366f6083SPeter Grehan } 520366f6083SPeter Grehan lastprio = curprio; 521366f6083SPeter Grehan } 522366f6083SPeter Grehan 523366f6083SPeter Grehan /* 524366f6083SPeter Grehan * Make sure that each bit set in the ISRx registers has a 525366f6083SPeter Grehan * corresponding entry on the isrvec stack. 526366f6083SPeter Grehan */ 527366f6083SPeter Grehan i = 1; 528de5ea6b6SNeel Natu isrptr = &vlapic->apic_page->isr0; 529366f6083SPeter Grehan for (vector = 0; vector < 256; vector++) { 530366f6083SPeter Grehan idx = (vector / 32) * 4; 531366f6083SPeter Grehan if (isrptr[idx] & (1 << (vector % 32))) { 532366f6083SPeter Grehan if (i > vlapic->isrvec_stk_top || 533366f6083SPeter Grehan vlapic->isrvec_stk[i] != vector) { 534366f6083SPeter Grehan dump_isrvec_stk(vlapic); 535366f6083SPeter Grehan panic("ISR and isrvec_stk out of sync"); 536366f6083SPeter Grehan } 537366f6083SPeter Grehan i++; 538366f6083SPeter Grehan } 539366f6083SPeter Grehan } 540366f6083SPeter Grehan } 541366f6083SPeter Grehan #endif 542366f6083SPeter Grehan 543366f6083SPeter Grehan if (PRIO(tpr) >= PRIO(isrvec)) 544366f6083SPeter Grehan ppr = tpr; 545366f6083SPeter Grehan else 546366f6083SPeter Grehan ppr = isrvec & 0xf0; 547366f6083SPeter Grehan 548de5ea6b6SNeel Natu vlapic->apic_page->ppr = ppr; 549366f6083SPeter Grehan VLAPIC_CTR1(vlapic, "vlapic_update_ppr 0x%02x", ppr); 550366f6083SPeter Grehan } 551366f6083SPeter Grehan 55244e2f0feSNeel Natu static VMM_STAT(VLAPIC_GRATUITOUS_EOI, "EOI without any in-service interrupt"); 55344e2f0feSNeel Natu 554366f6083SPeter Grehan static void 555366f6083SPeter Grehan vlapic_process_eoi(struct vlapic *vlapic) 556366f6083SPeter Grehan { 557de5ea6b6SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 558b5b28fc9SNeel Natu uint32_t *isrptr, *tmrptr; 559b5b28fc9SNeel Natu int i, idx, bitpos, vector; 560366f6083SPeter Grehan 561366f6083SPeter Grehan isrptr = &lapic->isr0; 562b5b28fc9SNeel Natu tmrptr = &lapic->tmr0; 563366f6083SPeter Grehan 56444e2f0feSNeel Natu for (i = 7; i >= 0; i--) { 565366f6083SPeter Grehan idx = i * 4; 566366f6083SPeter Grehan bitpos = fls(isrptr[idx]); 567b5b28fc9SNeel Natu if (bitpos-- != 0) { 568366f6083SPeter Grehan if (vlapic->isrvec_stk_top <= 0) { 569366f6083SPeter Grehan panic("invalid vlapic isrvec_stk_top %d", 570366f6083SPeter Grehan vlapic->isrvec_stk_top); 571366f6083SPeter Grehan } 572b5b28fc9SNeel Natu isrptr[idx] &= ~(1 << bitpos); 57344e2f0feSNeel Natu vector = i * 32 + bitpos; 57444e2f0feSNeel Natu VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "EOI vector %d", 57544e2f0feSNeel Natu vector); 576366f6083SPeter Grehan VLAPIC_CTR_ISR(vlapic, "vlapic_process_eoi"); 577366f6083SPeter Grehan vlapic->isrvec_stk_top--; 578366f6083SPeter Grehan vlapic_update_ppr(vlapic); 579b5b28fc9SNeel Natu if ((tmrptr[idx] & (1 << bitpos)) != 0) { 580b5b28fc9SNeel Natu vioapic_process_eoi(vlapic->vm, vlapic->vcpuid, 581b5b28fc9SNeel Natu vector); 582b5b28fc9SNeel Natu } 583366f6083SPeter Grehan return; 584366f6083SPeter Grehan } 585366f6083SPeter Grehan } 58644e2f0feSNeel Natu VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "Gratuitous EOI"); 58744e2f0feSNeel Natu vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_GRATUITOUS_EOI, 1); 588366f6083SPeter Grehan } 589366f6083SPeter Grehan 590366f6083SPeter Grehan static __inline int 591fb03ca4eSNeel Natu vlapic_get_lvt_field(uint32_t lvt, uint32_t mask) 592366f6083SPeter Grehan { 593fb03ca4eSNeel Natu 594fb03ca4eSNeel Natu return (lvt & mask); 595366f6083SPeter Grehan } 596366f6083SPeter Grehan 597366f6083SPeter Grehan static __inline int 598366f6083SPeter Grehan vlapic_periodic_timer(struct vlapic *vlapic) 599366f6083SPeter Grehan { 600fb03ca4eSNeel Natu uint32_t lvt; 601366f6083SPeter Grehan 602366f6083SPeter Grehan lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_TIMER_LVT); 603366f6083SPeter Grehan 604366f6083SPeter Grehan return (vlapic_get_lvt_field(lvt, APIC_LVTT_TM_PERIODIC)); 605366f6083SPeter Grehan } 606366f6083SPeter Grehan 607330baf58SJohn Baldwin static VMM_STAT(VLAPIC_INTR_ERROR, "error interrupts generated by vlapic"); 608330baf58SJohn Baldwin 609330baf58SJohn Baldwin void 610330baf58SJohn Baldwin vlapic_set_error(struct vlapic *vlapic, uint32_t mask) 611330baf58SJohn Baldwin { 612330baf58SJohn Baldwin uint32_t lvt; 613330baf58SJohn Baldwin 614330baf58SJohn Baldwin vlapic->esr_pending |= mask; 615330baf58SJohn Baldwin if (vlapic->esr_firing) 616330baf58SJohn Baldwin return; 617330baf58SJohn Baldwin vlapic->esr_firing = 1; 618330baf58SJohn Baldwin 619330baf58SJohn Baldwin // The error LVT always uses the fixed delivery mode. 620330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_ERROR_LVT); 621330baf58SJohn Baldwin if (vlapic_fire_lvt(vlapic, lvt | APIC_LVT_DM_FIXED)) { 622330baf58SJohn Baldwin vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_ERROR, 1); 623330baf58SJohn Baldwin } 624330baf58SJohn Baldwin vlapic->esr_firing = 0; 625330baf58SJohn Baldwin } 626330baf58SJohn Baldwin 62777d8fd9bSNeel Natu static VMM_STAT(VLAPIC_INTR_TIMER, "timer interrupts generated by vlapic"); 62877d8fd9bSNeel Natu 629366f6083SPeter Grehan static void 630366f6083SPeter Grehan vlapic_fire_timer(struct vlapic *vlapic) 631366f6083SPeter Grehan { 632fb03ca4eSNeel Natu uint32_t lvt; 633fb03ca4eSNeel Natu 634fb03ca4eSNeel Natu KASSERT(VLAPIC_TIMER_LOCKED(vlapic), ("vlapic_fire_timer not locked")); 635366f6083SPeter Grehan 636330baf58SJohn Baldwin // The timer LVT always uses the fixed delivery mode. 637366f6083SPeter Grehan lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_TIMER_LVT); 638330baf58SJohn Baldwin if (vlapic_fire_lvt(vlapic, lvt | APIC_LVT_DM_FIXED)) { 6399d8d8e3eSNeel Natu VLAPIC_CTR0(vlapic, "vlapic timer fired"); 64077d8fd9bSNeel Natu vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_TIMER, 1); 641366f6083SPeter Grehan } 642366f6083SPeter Grehan } 643366f6083SPeter Grehan 644330baf58SJohn Baldwin static VMM_STAT(VLAPIC_INTR_CMC, 645330baf58SJohn Baldwin "corrected machine check interrupts generated by vlapic"); 646330baf58SJohn Baldwin 647330baf58SJohn Baldwin void 648330baf58SJohn Baldwin vlapic_fire_cmci(struct vlapic *vlapic) 649330baf58SJohn Baldwin { 650330baf58SJohn Baldwin uint32_t lvt; 651330baf58SJohn Baldwin 652330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_CMCI_LVT); 653330baf58SJohn Baldwin if (vlapic_fire_lvt(vlapic, lvt)) { 654330baf58SJohn Baldwin vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_CMC, 1); 655330baf58SJohn Baldwin } 656330baf58SJohn Baldwin } 657330baf58SJohn Baldwin 6587c05bc31SNeel Natu static VMM_STAT_ARRAY(LVTS_TRIGGERRED, VLAPIC_MAXLVT_INDEX + 1, 659330baf58SJohn Baldwin "lvts triggered"); 660330baf58SJohn Baldwin 661330baf58SJohn Baldwin int 662330baf58SJohn Baldwin vlapic_trigger_lvt(struct vlapic *vlapic, int vector) 663330baf58SJohn Baldwin { 664330baf58SJohn Baldwin uint32_t lvt; 665330baf58SJohn Baldwin 666762fd208STycho Nightingale if (vlapic_enabled(vlapic) == false) { 667762fd208STycho Nightingale /* 668762fd208STycho Nightingale * When the local APIC is global/hardware disabled, 669762fd208STycho Nightingale * LINT[1:0] pins are configured as INTR and NMI pins, 670762fd208STycho Nightingale * respectively. 671762fd208STycho Nightingale */ 672762fd208STycho Nightingale switch (vector) { 673762fd208STycho Nightingale case APIC_LVT_LINT0: 6740775fbb4STycho Nightingale vm_inject_extint(vlapic->vm, vlapic->vcpuid); 675762fd208STycho Nightingale break; 676762fd208STycho Nightingale case APIC_LVT_LINT1: 677762fd208STycho Nightingale vm_inject_nmi(vlapic->vm, vlapic->vcpuid); 678762fd208STycho Nightingale break; 679762fd208STycho Nightingale default: 680762fd208STycho Nightingale break; 681762fd208STycho Nightingale } 682762fd208STycho Nightingale return (0); 683762fd208STycho Nightingale } 684762fd208STycho Nightingale 685330baf58SJohn Baldwin switch (vector) { 686330baf58SJohn Baldwin case APIC_LVT_LINT0: 687330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_LINT0_LVT); 688330baf58SJohn Baldwin break; 689330baf58SJohn Baldwin case APIC_LVT_LINT1: 690330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_LINT1_LVT); 691330baf58SJohn Baldwin break; 692330baf58SJohn Baldwin case APIC_LVT_TIMER: 693330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_TIMER_LVT); 694330baf58SJohn Baldwin lvt |= APIC_LVT_DM_FIXED; 695330baf58SJohn Baldwin break; 696330baf58SJohn Baldwin case APIC_LVT_ERROR: 697330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_ERROR_LVT); 698330baf58SJohn Baldwin lvt |= APIC_LVT_DM_FIXED; 699330baf58SJohn Baldwin break; 700330baf58SJohn Baldwin case APIC_LVT_PMC: 701330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_PERF_LVT); 702330baf58SJohn Baldwin break; 703330baf58SJohn Baldwin case APIC_LVT_THERMAL: 704330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_THERM_LVT); 705330baf58SJohn Baldwin break; 706330baf58SJohn Baldwin case APIC_LVT_CMCI: 707330baf58SJohn Baldwin lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_CMCI_LVT); 708330baf58SJohn Baldwin break; 709330baf58SJohn Baldwin default: 710330baf58SJohn Baldwin return (EINVAL); 711330baf58SJohn Baldwin } 712330baf58SJohn Baldwin if (vlapic_fire_lvt(vlapic, lvt)) { 713330baf58SJohn Baldwin vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid, 714330baf58SJohn Baldwin LVTS_TRIGGERRED, vector, 1); 715330baf58SJohn Baldwin } 716330baf58SJohn Baldwin return (0); 717330baf58SJohn Baldwin } 718330baf58SJohn Baldwin 719fb03ca4eSNeel Natu static void 720fb03ca4eSNeel Natu vlapic_callout_handler(void *arg) 721fb03ca4eSNeel Natu { 722fb03ca4eSNeel Natu struct vlapic *vlapic; 723fb03ca4eSNeel Natu struct bintime bt, btnow; 724fb03ca4eSNeel Natu sbintime_t rem_sbt; 725fb03ca4eSNeel Natu 726fb03ca4eSNeel Natu vlapic = arg; 727fb03ca4eSNeel Natu 728fb03ca4eSNeel Natu VLAPIC_TIMER_LOCK(vlapic); 729fb03ca4eSNeel Natu if (callout_pending(&vlapic->callout)) /* callout was reset */ 730fb03ca4eSNeel Natu goto done; 731fb03ca4eSNeel Natu 732fb03ca4eSNeel Natu if (!callout_active(&vlapic->callout)) /* callout was stopped */ 733fb03ca4eSNeel Natu goto done; 734fb03ca4eSNeel Natu 735fb03ca4eSNeel Natu callout_deactivate(&vlapic->callout); 736fb03ca4eSNeel Natu 737fb03ca4eSNeel Natu vlapic_fire_timer(vlapic); 738fb03ca4eSNeel Natu 739fb03ca4eSNeel Natu if (vlapic_periodic_timer(vlapic)) { 740fb03ca4eSNeel Natu binuptime(&btnow); 741fb03ca4eSNeel Natu KASSERT(bintime_cmp(&btnow, &vlapic->timer_fire_bt, >=), 742fb03ca4eSNeel Natu ("vlapic callout at %#lx.%#lx, expected at %#lx.#%lx", 743fb03ca4eSNeel Natu btnow.sec, btnow.frac, vlapic->timer_fire_bt.sec, 744fb03ca4eSNeel Natu vlapic->timer_fire_bt.frac)); 745fb03ca4eSNeel Natu 746fb03ca4eSNeel Natu /* 747fb03ca4eSNeel Natu * Compute the delta between when the timer was supposed to 748fb03ca4eSNeel Natu * fire and the present time. 749fb03ca4eSNeel Natu */ 750fb03ca4eSNeel Natu bt = btnow; 751fb03ca4eSNeel Natu bintime_sub(&bt, &vlapic->timer_fire_bt); 752fb03ca4eSNeel Natu 753fb03ca4eSNeel Natu rem_sbt = bttosbt(vlapic->timer_period_bt); 754fb03ca4eSNeel Natu if (bintime_cmp(&bt, &vlapic->timer_period_bt, <)) { 755fb03ca4eSNeel Natu /* 756fb03ca4eSNeel Natu * Adjust the time until the next countdown downward 757fb03ca4eSNeel Natu * to account for the lost time. 758fb03ca4eSNeel Natu */ 759fb03ca4eSNeel Natu rem_sbt -= bttosbt(bt); 760fb03ca4eSNeel Natu } else { 761fb03ca4eSNeel Natu /* 762fb03ca4eSNeel Natu * If the delta is greater than the timer period then 763fb03ca4eSNeel Natu * just reset our time base instead of trying to catch 764fb03ca4eSNeel Natu * up. 765fb03ca4eSNeel Natu */ 766fb03ca4eSNeel Natu vlapic->timer_fire_bt = btnow; 767fb03ca4eSNeel Natu VLAPIC_CTR2(vlapic, "vlapic timer lagging by %lu " 768fb03ca4eSNeel Natu "usecs, period is %lu usecs - resetting time base", 769fb03ca4eSNeel Natu bttosbt(bt) / SBT_1US, 770fb03ca4eSNeel Natu bttosbt(vlapic->timer_period_bt) / SBT_1US); 771fb03ca4eSNeel Natu } 772fb03ca4eSNeel Natu 773fb03ca4eSNeel Natu bintime_add(&vlapic->timer_fire_bt, &vlapic->timer_period_bt); 774fb03ca4eSNeel Natu callout_reset_sbt(&vlapic->callout, rem_sbt, 0, 775fb03ca4eSNeel Natu vlapic_callout_handler, vlapic, 0); 776fb03ca4eSNeel Natu } 777fb03ca4eSNeel Natu done: 778fb03ca4eSNeel Natu VLAPIC_TIMER_UNLOCK(vlapic); 779fb03ca4eSNeel Natu } 780fb03ca4eSNeel Natu 781fafe8844SNeel Natu void 782fafe8844SNeel Natu vlapic_icrtmr_write_handler(struct vlapic *vlapic) 783fb03ca4eSNeel Natu { 784fb03ca4eSNeel Natu struct LAPIC *lapic; 785fb03ca4eSNeel Natu sbintime_t sbt; 786fafe8844SNeel Natu uint32_t icr_timer; 787fb03ca4eSNeel Natu 788fb03ca4eSNeel Natu VLAPIC_TIMER_LOCK(vlapic); 789fb03ca4eSNeel Natu 790de5ea6b6SNeel Natu lapic = vlapic->apic_page; 791fafe8844SNeel Natu icr_timer = lapic->icr_timer; 792fb03ca4eSNeel Natu 793fb03ca4eSNeel Natu vlapic->timer_period_bt = vlapic->timer_freq_bt; 794fb03ca4eSNeel Natu bintime_mul(&vlapic->timer_period_bt, icr_timer); 795fb03ca4eSNeel Natu 796fb03ca4eSNeel Natu if (icr_timer != 0) { 797fb03ca4eSNeel Natu binuptime(&vlapic->timer_fire_bt); 798fb03ca4eSNeel Natu bintime_add(&vlapic->timer_fire_bt, &vlapic->timer_period_bt); 799fb03ca4eSNeel Natu 800fb03ca4eSNeel Natu sbt = bttosbt(vlapic->timer_period_bt); 801fb03ca4eSNeel Natu callout_reset_sbt(&vlapic->callout, sbt, 0, 802fb03ca4eSNeel Natu vlapic_callout_handler, vlapic, 0); 803fb03ca4eSNeel Natu } else 804fb03ca4eSNeel Natu callout_stop(&vlapic->callout); 805fb03ca4eSNeel Natu 806fb03ca4eSNeel Natu VLAPIC_TIMER_UNLOCK(vlapic); 807fb03ca4eSNeel Natu } 808fb03ca4eSNeel Natu 8094f8be175SNeel Natu /* 8104f8be175SNeel Natu * This function populates 'dmask' with the set of vcpus that match the 8114f8be175SNeel Natu * addressing specified by the (dest, phys, lowprio) tuple. 8124f8be175SNeel Natu * 8134f8be175SNeel Natu * 'x2apic_dest' specifies whether 'dest' is interpreted as x2APIC (32-bit) 8144f8be175SNeel Natu * or xAPIC (8-bit) destination field. 8154f8be175SNeel Natu */ 8164f8be175SNeel Natu static void 8174f8be175SNeel Natu vlapic_calcdest(struct vm *vm, cpuset_t *dmask, uint32_t dest, bool phys, 8184f8be175SNeel Natu bool lowprio, bool x2apic_dest) 8194f8be175SNeel Natu { 8204f8be175SNeel Natu struct vlapic *vlapic; 8214f8be175SNeel Natu uint32_t dfr, ldr, ldest, cluster; 8224f8be175SNeel Natu uint32_t mda_flat_ldest, mda_cluster_ldest, mda_ldest, mda_cluster_id; 8234f8be175SNeel Natu cpuset_t amask; 8244f8be175SNeel Natu int vcpuid; 8254f8be175SNeel Natu 8264f8be175SNeel Natu if ((x2apic_dest && dest == 0xffffffff) || 8274f8be175SNeel Natu (!x2apic_dest && dest == 0xff)) { 8284f8be175SNeel Natu /* 8294f8be175SNeel Natu * Broadcast in both logical and physical modes. 8304f8be175SNeel Natu */ 8314f8be175SNeel Natu *dmask = vm_active_cpus(vm); 8324f8be175SNeel Natu return; 8334f8be175SNeel Natu } 8344f8be175SNeel Natu 8354f8be175SNeel Natu if (phys) { 8364f8be175SNeel Natu /* 8374f8be175SNeel Natu * Physical mode: destination is APIC ID. 8384f8be175SNeel Natu */ 8394f8be175SNeel Natu CPU_ZERO(dmask); 8404f8be175SNeel Natu vcpuid = vm_apicid2vcpuid(vm, dest); 841*a488c9c9SRodney W. Grimes if (vcpuid < vm_get_maxcpus(vm)) 8424f8be175SNeel Natu CPU_SET(vcpuid, dmask); 8434f8be175SNeel Natu } else { 8444f8be175SNeel Natu /* 8454f8be175SNeel Natu * In the "Flat Model" the MDA is interpreted as an 8-bit wide 846500eb14aSPedro F. Giffuni * bitmask. This model is only available in the xAPIC mode. 8474f8be175SNeel Natu */ 8484f8be175SNeel Natu mda_flat_ldest = dest & 0xff; 8494f8be175SNeel Natu 8504f8be175SNeel Natu /* 8514f8be175SNeel Natu * In the "Cluster Model" the MDA is used to identify a 8524f8be175SNeel Natu * specific cluster and a set of APICs in that cluster. 8534f8be175SNeel Natu */ 8544f8be175SNeel Natu if (x2apic_dest) { 8554f8be175SNeel Natu mda_cluster_id = dest >> 16; 8564f8be175SNeel Natu mda_cluster_ldest = dest & 0xffff; 8574f8be175SNeel Natu } else { 8584f8be175SNeel Natu mda_cluster_id = (dest >> 4) & 0xf; 8594f8be175SNeel Natu mda_cluster_ldest = dest & 0xf; 8604f8be175SNeel Natu } 8614f8be175SNeel Natu 8624f8be175SNeel Natu /* 8634f8be175SNeel Natu * Logical mode: match each APIC that has a bit set 86428323addSBryan Drewery * in its LDR that matches a bit in the ldest. 8654f8be175SNeel Natu */ 8664f8be175SNeel Natu CPU_ZERO(dmask); 8674f8be175SNeel Natu amask = vm_active_cpus(vm); 8684f8be175SNeel Natu while ((vcpuid = CPU_FFS(&amask)) != 0) { 8694f8be175SNeel Natu vcpuid--; 8704f8be175SNeel Natu CPU_CLR(vcpuid, &amask); 8714f8be175SNeel Natu 8724f8be175SNeel Natu vlapic = vm_lapic(vm, vcpuid); 8733f0ddc7cSNeel Natu dfr = vlapic->apic_page->dfr; 8743f0ddc7cSNeel Natu ldr = vlapic->apic_page->ldr; 8754f8be175SNeel Natu 8764f8be175SNeel Natu if ((dfr & APIC_DFR_MODEL_MASK) == 8774f8be175SNeel Natu APIC_DFR_MODEL_FLAT) { 8784f8be175SNeel Natu ldest = ldr >> 24; 8794f8be175SNeel Natu mda_ldest = mda_flat_ldest; 8804f8be175SNeel Natu } else if ((dfr & APIC_DFR_MODEL_MASK) == 8814f8be175SNeel Natu APIC_DFR_MODEL_CLUSTER) { 8824f8be175SNeel Natu if (x2apic(vlapic)) { 8834f8be175SNeel Natu cluster = ldr >> 16; 8844f8be175SNeel Natu ldest = ldr & 0xffff; 8854f8be175SNeel Natu } else { 8864f8be175SNeel Natu cluster = ldr >> 28; 8874f8be175SNeel Natu ldest = (ldr >> 24) & 0xf; 8884f8be175SNeel Natu } 8894f8be175SNeel Natu if (cluster != mda_cluster_id) 8904f8be175SNeel Natu continue; 8914f8be175SNeel Natu mda_ldest = mda_cluster_ldest; 8924f8be175SNeel Natu } else { 8934f8be175SNeel Natu /* 8944f8be175SNeel Natu * Guest has configured a bad logical 8954f8be175SNeel Natu * model for this vcpu - skip it. 8964f8be175SNeel Natu */ 8974f8be175SNeel Natu VLAPIC_CTR1(vlapic, "vlapic has bad logical " 8984f8be175SNeel Natu "model %x - cannot deliver interrupt", dfr); 8994f8be175SNeel Natu continue; 9004f8be175SNeel Natu } 9014f8be175SNeel Natu 9024f8be175SNeel Natu if ((mda_ldest & ldest) != 0) { 9034f8be175SNeel Natu CPU_SET(vcpuid, dmask); 9044f8be175SNeel Natu if (lowprio) 9054f8be175SNeel Natu break; 9064f8be175SNeel Natu } 9074f8be175SNeel Natu } 9084f8be175SNeel Natu } 9094f8be175SNeel Natu } 9104f8be175SNeel Natu 9110acb0d84SNeel Natu static VMM_STAT_ARRAY(IPIS_SENT, VM_MAXCPU, "ipis sent to vcpu"); 9120acb0d84SNeel Natu 913051f2bd1SNeel Natu static void 914051f2bd1SNeel Natu vlapic_set_tpr(struct vlapic *vlapic, uint8_t val) 915051f2bd1SNeel Natu { 916051f2bd1SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 917051f2bd1SNeel Natu 91879ad53fbSNeel Natu if (lapic->tpr != val) { 91979ad53fbSNeel Natu VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vlapic TPR changed " 92079ad53fbSNeel Natu "from %#x to %#x", lapic->tpr, val); 921051f2bd1SNeel Natu lapic->tpr = val; 922051f2bd1SNeel Natu vlapic_update_ppr(vlapic); 923051f2bd1SNeel Natu } 92479ad53fbSNeel Natu } 925051f2bd1SNeel Natu 926051f2bd1SNeel Natu static uint8_t 927051f2bd1SNeel Natu vlapic_get_tpr(struct vlapic *vlapic) 928051f2bd1SNeel Natu { 929051f2bd1SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 930051f2bd1SNeel Natu 931051f2bd1SNeel Natu return (lapic->tpr); 932051f2bd1SNeel Natu } 933051f2bd1SNeel Natu 934051f2bd1SNeel Natu void 935051f2bd1SNeel Natu vlapic_set_cr8(struct vlapic *vlapic, uint64_t val) 936051f2bd1SNeel Natu { 937051f2bd1SNeel Natu uint8_t tpr; 938051f2bd1SNeel Natu 939051f2bd1SNeel Natu if (val & ~0xf) { 940051f2bd1SNeel Natu vm_inject_gp(vlapic->vm, vlapic->vcpuid); 941051f2bd1SNeel Natu return; 942051f2bd1SNeel Natu } 943051f2bd1SNeel Natu 944051f2bd1SNeel Natu tpr = val << 4; 945051f2bd1SNeel Natu vlapic_set_tpr(vlapic, tpr); 946051f2bd1SNeel Natu } 947051f2bd1SNeel Natu 948051f2bd1SNeel Natu uint64_t 949051f2bd1SNeel Natu vlapic_get_cr8(struct vlapic *vlapic) 950051f2bd1SNeel Natu { 951051f2bd1SNeel Natu uint8_t tpr; 952051f2bd1SNeel Natu 953051f2bd1SNeel Natu tpr = vlapic_get_tpr(vlapic); 954051f2bd1SNeel Natu return (tpr >> 4); 955051f2bd1SNeel Natu } 956051f2bd1SNeel Natu 957fafe8844SNeel Natu int 958fafe8844SNeel Natu vlapic_icrlo_write_handler(struct vlapic *vlapic, bool *retu) 959366f6083SPeter Grehan { 960366f6083SPeter Grehan int i; 9614f8be175SNeel Natu bool phys; 962a5615c90SPeter Grehan cpuset_t dmask; 963fafe8844SNeel Natu uint64_t icrval; 964366f6083SPeter Grehan uint32_t dest, vec, mode; 965edf89256SNeel Natu struct vlapic *vlapic2; 966edf89256SNeel Natu struct vm_exit *vmexit; 967fafe8844SNeel Natu struct LAPIC *lapic; 968*a488c9c9SRodney W. Grimes uint16_t maxcpus; 969fafe8844SNeel Natu 970fafe8844SNeel Natu lapic = vlapic->apic_page; 971fafe8844SNeel Natu lapic->icr_lo &= ~APIC_DELSTAT_PEND; 972fafe8844SNeel Natu icrval = ((uint64_t)lapic->icr_hi << 32) | lapic->icr_lo; 973366f6083SPeter Grehan 974a2da7af6SNeel Natu if (x2apic(vlapic)) 975366f6083SPeter Grehan dest = icrval >> 32; 976a2da7af6SNeel Natu else 977a2da7af6SNeel Natu dest = icrval >> (32 + 24); 978366f6083SPeter Grehan vec = icrval & APIC_VECTOR_MASK; 979366f6083SPeter Grehan mode = icrval & APIC_DELMODE_MASK; 980366f6083SPeter Grehan 981330baf58SJohn Baldwin if (mode == APIC_DELMODE_FIXED && vec < 16) { 982330baf58SJohn Baldwin vlapic_set_error(vlapic, APIC_ESR_SEND_ILLEGAL_VECTOR); 9834d1e82a8SNeel Natu VLAPIC_CTR1(vlapic, "Ignoring invalid IPI %d", vec); 984330baf58SJohn Baldwin return (0); 985330baf58SJohn Baldwin } 986330baf58SJohn Baldwin 9874d1e82a8SNeel Natu VLAPIC_CTR2(vlapic, "icrlo 0x%016lx triggered ipi %d", icrval, vec); 9884d1e82a8SNeel Natu 989366f6083SPeter Grehan if (mode == APIC_DELMODE_FIXED || mode == APIC_DELMODE_NMI) { 990366f6083SPeter Grehan switch (icrval & APIC_DEST_MASK) { 991366f6083SPeter Grehan case APIC_DEST_DESTFLD: 9924f8be175SNeel Natu phys = ((icrval & APIC_DESTMODE_LOG) == 0); 9934f8be175SNeel Natu vlapic_calcdest(vlapic->vm, &dmask, dest, phys, false, 9944f8be175SNeel Natu x2apic(vlapic)); 995366f6083SPeter Grehan break; 996366f6083SPeter Grehan case APIC_DEST_SELF: 997a5615c90SPeter Grehan CPU_SETOF(vlapic->vcpuid, &dmask); 998366f6083SPeter Grehan break; 999366f6083SPeter Grehan case APIC_DEST_ALLISELF: 1000366f6083SPeter Grehan dmask = vm_active_cpus(vlapic->vm); 1001366f6083SPeter Grehan break; 1002366f6083SPeter Grehan case APIC_DEST_ALLESELF: 1003a5615c90SPeter Grehan dmask = vm_active_cpus(vlapic->vm); 1004a5615c90SPeter Grehan CPU_CLR(vlapic->vcpuid, &dmask); 1005366f6083SPeter Grehan break; 10061e2751ddSSergey Kandaurov default: 10071e2751ddSSergey Kandaurov CPU_ZERO(&dmask); /* satisfy gcc */ 10081e2751ddSSergey Kandaurov break; 1009366f6083SPeter Grehan } 1010366f6083SPeter Grehan 101182f2974aSSergey Kandaurov while ((i = CPU_FFS(&dmask)) != 0) { 1012a5615c90SPeter Grehan i--; 1013a5615c90SPeter Grehan CPU_CLR(i, &dmask); 10140acb0d84SNeel Natu if (mode == APIC_DELMODE_FIXED) { 1015b5b28fc9SNeel Natu lapic_intr_edge(vlapic->vm, i, vec); 10160acb0d84SNeel Natu vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid, 10170acb0d84SNeel Natu IPIS_SENT, i, 1); 10184d1e82a8SNeel Natu VLAPIC_CTR2(vlapic, "vlapic sending ipi %d " 10194d1e82a8SNeel Natu "to vcpuid %d", vec, i); 10204d1e82a8SNeel Natu } else { 1021366f6083SPeter Grehan vm_inject_nmi(vlapic->vm, i); 10224d1e82a8SNeel Natu VLAPIC_CTR1(vlapic, "vlapic sending ipi nmi " 10234d1e82a8SNeel Natu "to vcpuid %d", i); 10244d1e82a8SNeel Natu } 1025366f6083SPeter Grehan } 1026366f6083SPeter Grehan 1027366f6083SPeter Grehan return (0); /* handled completely in the kernel */ 1028366f6083SPeter Grehan } 1029366f6083SPeter Grehan 1030*a488c9c9SRodney W. Grimes maxcpus = vm_get_maxcpus(vlapic->vm); 1031edf89256SNeel Natu if (mode == APIC_DELMODE_INIT) { 1032edf89256SNeel Natu if ((icrval & APIC_LEVEL_MASK) == APIC_LEVEL_DEASSERT) 1033edf89256SNeel Natu return (0); 1034edf89256SNeel Natu 1035*a488c9c9SRodney W. Grimes if (vlapic->vcpuid == 0 && dest != 0 && dest < maxcpus) { 1036edf89256SNeel Natu vlapic2 = vm_lapic(vlapic->vm, dest); 1037edf89256SNeel Natu 1038edf89256SNeel Natu /* move from INIT to waiting-for-SIPI state */ 1039edf89256SNeel Natu if (vlapic2->boot_state == BS_INIT) { 1040edf89256SNeel Natu vlapic2->boot_state = BS_SIPI; 1041edf89256SNeel Natu } 1042edf89256SNeel Natu 1043edf89256SNeel Natu return (0); 1044edf89256SNeel Natu } 1045edf89256SNeel Natu } 1046edf89256SNeel Natu 1047edf89256SNeel Natu if (mode == APIC_DELMODE_STARTUP) { 1048*a488c9c9SRodney W. Grimes if (vlapic->vcpuid == 0 && dest != 0 && dest < maxcpus) { 1049edf89256SNeel Natu vlapic2 = vm_lapic(vlapic->vm, dest); 1050edf89256SNeel Natu 1051edf89256SNeel Natu /* 1052edf89256SNeel Natu * Ignore SIPIs in any state other than wait-for-SIPI 1053edf89256SNeel Natu */ 1054edf89256SNeel Natu if (vlapic2->boot_state != BS_SIPI) 1055edf89256SNeel Natu return (0); 1056edf89256SNeel Natu 1057edf89256SNeel Natu vlapic2->boot_state = BS_RUNNING; 1058edf89256SNeel Natu 1059becd9849SNeel Natu *retu = true; 1060becd9849SNeel Natu vmexit = vm_exitinfo(vlapic->vm, vlapic->vcpuid); 1061becd9849SNeel Natu vmexit->exitcode = VM_EXITCODE_SPINUP_AP; 1062becd9849SNeel Natu vmexit->u.spinup_ap.vcpu = dest; 1063becd9849SNeel Natu vmexit->u.spinup_ap.rip = vec << PAGE_SHIFT; 1064becd9849SNeel Natu 1065edf89256SNeel Natu return (0); 1066edf89256SNeel Natu } 1067edf89256SNeel Natu } 1068366f6083SPeter Grehan 1069366f6083SPeter Grehan /* 1070366f6083SPeter Grehan * This will cause a return to userland. 1071366f6083SPeter Grehan */ 1072366f6083SPeter Grehan return (1); 1073366f6083SPeter Grehan } 1074366f6083SPeter Grehan 1075159dd56fSNeel Natu void 1076294d0d88SNeel Natu vlapic_self_ipi_handler(struct vlapic *vlapic, uint64_t val) 1077294d0d88SNeel Natu { 1078294d0d88SNeel Natu int vec; 1079294d0d88SNeel Natu 1080159dd56fSNeel Natu KASSERT(x2apic(vlapic), ("SELF_IPI does not exist in xAPIC mode")); 1081159dd56fSNeel Natu 1082294d0d88SNeel Natu vec = val & 0xff; 1083294d0d88SNeel Natu lapic_intr_edge(vlapic->vm, vlapic->vcpuid, vec); 1084294d0d88SNeel Natu vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid, IPIS_SENT, 1085294d0d88SNeel Natu vlapic->vcpuid, 1); 1086294d0d88SNeel Natu VLAPIC_CTR1(vlapic, "vlapic self-ipi %d", vec); 1087294d0d88SNeel Natu } 1088294d0d88SNeel Natu 1089366f6083SPeter Grehan int 10904d1e82a8SNeel Natu vlapic_pending_intr(struct vlapic *vlapic, int *vecptr) 1091366f6083SPeter Grehan { 1092de5ea6b6SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 1093366f6083SPeter Grehan int idx, i, bitpos, vector; 1094366f6083SPeter Grehan uint32_t *irrptr, val; 1095366f6083SPeter Grehan 109688c4b8d1SNeel Natu if (vlapic->ops.pending_intr) 109788c4b8d1SNeel Natu return ((*vlapic->ops.pending_intr)(vlapic, vecptr)); 109888c4b8d1SNeel Natu 1099366f6083SPeter Grehan irrptr = &lapic->irr0; 1100366f6083SPeter Grehan 110144e2f0feSNeel Natu for (i = 7; i >= 0; i--) { 1102366f6083SPeter Grehan idx = i * 4; 1103366f6083SPeter Grehan val = atomic_load_acq_int(&irrptr[idx]); 1104366f6083SPeter Grehan bitpos = fls(val); 1105366f6083SPeter Grehan if (bitpos != 0) { 1106366f6083SPeter Grehan vector = i * 32 + (bitpos - 1); 1107366f6083SPeter Grehan if (PRIO(vector) > PRIO(lapic->ppr)) { 1108366f6083SPeter Grehan VLAPIC_CTR1(vlapic, "pending intr %d", vector); 11094d1e82a8SNeel Natu if (vecptr != NULL) 11104d1e82a8SNeel Natu *vecptr = vector; 11114d1e82a8SNeel Natu return (1); 1112366f6083SPeter Grehan } else 1113366f6083SPeter Grehan break; 1114366f6083SPeter Grehan } 1115366f6083SPeter Grehan } 11164d1e82a8SNeel Natu return (0); 1117366f6083SPeter Grehan } 1118366f6083SPeter Grehan 1119366f6083SPeter Grehan void 1120366f6083SPeter Grehan vlapic_intr_accepted(struct vlapic *vlapic, int vector) 1121366f6083SPeter Grehan { 1122de5ea6b6SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 1123366f6083SPeter Grehan uint32_t *irrptr, *isrptr; 1124366f6083SPeter Grehan int idx, stk_top; 1125366f6083SPeter Grehan 112688c4b8d1SNeel Natu if (vlapic->ops.intr_accepted) 112788c4b8d1SNeel Natu return ((*vlapic->ops.intr_accepted)(vlapic, vector)); 112888c4b8d1SNeel Natu 1129366f6083SPeter Grehan /* 1130366f6083SPeter Grehan * clear the ready bit for vector being accepted in irr 1131366f6083SPeter Grehan * and set the vector as in service in isr. 1132366f6083SPeter Grehan */ 1133366f6083SPeter Grehan idx = (vector / 32) * 4; 1134366f6083SPeter Grehan 1135366f6083SPeter Grehan irrptr = &lapic->irr0; 1136366f6083SPeter Grehan atomic_clear_int(&irrptr[idx], 1 << (vector % 32)); 1137366f6083SPeter Grehan VLAPIC_CTR_IRR(vlapic, "vlapic_intr_accepted"); 1138366f6083SPeter Grehan 1139366f6083SPeter Grehan isrptr = &lapic->isr0; 1140366f6083SPeter Grehan isrptr[idx] |= 1 << (vector % 32); 1141366f6083SPeter Grehan VLAPIC_CTR_ISR(vlapic, "vlapic_intr_accepted"); 1142366f6083SPeter Grehan 1143366f6083SPeter Grehan /* 1144366f6083SPeter Grehan * Update the PPR 1145366f6083SPeter Grehan */ 1146366f6083SPeter Grehan vlapic->isrvec_stk_top++; 1147366f6083SPeter Grehan 1148366f6083SPeter Grehan stk_top = vlapic->isrvec_stk_top; 1149366f6083SPeter Grehan if (stk_top >= ISRVEC_STK_SIZE) 1150366f6083SPeter Grehan panic("isrvec_stk_top overflow %d", stk_top); 1151366f6083SPeter Grehan 1152366f6083SPeter Grehan vlapic->isrvec_stk[stk_top] = vector; 1153366f6083SPeter Grehan vlapic_update_ppr(vlapic); 1154366f6083SPeter Grehan } 1155366f6083SPeter Grehan 11562c52dcd9SNeel Natu void 11572c52dcd9SNeel Natu vlapic_svr_write_handler(struct vlapic *vlapic) 11581c052192SNeel Natu { 11591c052192SNeel Natu struct LAPIC *lapic; 11602c52dcd9SNeel Natu uint32_t old, new, changed; 11611c052192SNeel Natu 1162de5ea6b6SNeel Natu lapic = vlapic->apic_page; 11632c52dcd9SNeel Natu 11642c52dcd9SNeel Natu new = lapic->svr; 11652c52dcd9SNeel Natu old = vlapic->svr_last; 11662c52dcd9SNeel Natu vlapic->svr_last = new; 11672c52dcd9SNeel Natu 11681c052192SNeel Natu changed = old ^ new; 11691c052192SNeel Natu if ((changed & APIC_SVR_ENABLE) != 0) { 11701c052192SNeel Natu if ((new & APIC_SVR_ENABLE) == 0) { 1171fb03ca4eSNeel Natu /* 11722c52dcd9SNeel Natu * The apic is now disabled so stop the apic timer 11732c52dcd9SNeel Natu * and mask all the LVT entries. 1174fb03ca4eSNeel Natu */ 11751c052192SNeel Natu VLAPIC_CTR0(vlapic, "vlapic is software-disabled"); 1176fb03ca4eSNeel Natu VLAPIC_TIMER_LOCK(vlapic); 1177fb03ca4eSNeel Natu callout_stop(&vlapic->callout); 1178fb03ca4eSNeel Natu VLAPIC_TIMER_UNLOCK(vlapic); 11792c52dcd9SNeel Natu vlapic_mask_lvts(vlapic); 11801c052192SNeel Natu } else { 1181fb03ca4eSNeel Natu /* 1182fb03ca4eSNeel Natu * The apic is now enabled so restart the apic timer 1183fb03ca4eSNeel Natu * if it is configured in periodic mode. 1184fb03ca4eSNeel Natu */ 11851c052192SNeel Natu VLAPIC_CTR0(vlapic, "vlapic is software-enabled"); 1186fb03ca4eSNeel Natu if (vlapic_periodic_timer(vlapic)) 1187fafe8844SNeel Natu vlapic_icrtmr_write_handler(vlapic); 11881c052192SNeel Natu } 11891c052192SNeel Natu } 11901c052192SNeel Natu } 11911c052192SNeel Natu 1192366f6083SPeter Grehan int 119352e5c8a2SNeel Natu vlapic_read(struct vlapic *vlapic, int mmio_access, uint64_t offset, 119452e5c8a2SNeel Natu uint64_t *data, bool *retu) 1195366f6083SPeter Grehan { 1196de5ea6b6SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 1197366f6083SPeter Grehan uint32_t *reg; 1198366f6083SPeter Grehan int i; 1199366f6083SPeter Grehan 120052e5c8a2SNeel Natu /* Ignore MMIO accesses in x2APIC mode */ 120152e5c8a2SNeel Natu if (x2apic(vlapic) && mmio_access) { 120252e5c8a2SNeel Natu VLAPIC_CTR1(vlapic, "MMIO read from offset %#lx in x2APIC mode", 120352e5c8a2SNeel Natu offset); 120452e5c8a2SNeel Natu *data = 0; 120552e5c8a2SNeel Natu goto done; 120652e5c8a2SNeel Natu } 120752e5c8a2SNeel Natu 120852e5c8a2SNeel Natu if (!x2apic(vlapic) && !mmio_access) { 120952e5c8a2SNeel Natu /* 121052e5c8a2SNeel Natu * XXX Generate GP fault for MSR accesses in xAPIC mode 121152e5c8a2SNeel Natu */ 121252e5c8a2SNeel Natu VLAPIC_CTR1(vlapic, "x2APIC MSR read from offset %#lx in " 121352e5c8a2SNeel Natu "xAPIC mode", offset); 121452e5c8a2SNeel Natu *data = 0; 121552e5c8a2SNeel Natu goto done; 121652e5c8a2SNeel Natu } 121752e5c8a2SNeel Natu 1218366f6083SPeter Grehan if (offset > sizeof(*lapic)) { 1219366f6083SPeter Grehan *data = 0; 12201c052192SNeel Natu goto done; 1221366f6083SPeter Grehan } 1222366f6083SPeter Grehan 1223366f6083SPeter Grehan offset &= ~3; 1224366f6083SPeter Grehan switch(offset) 1225366f6083SPeter Grehan { 1226366f6083SPeter Grehan case APIC_OFFSET_ID: 12273f0ddc7cSNeel Natu *data = lapic->id; 1228366f6083SPeter Grehan break; 1229366f6083SPeter Grehan case APIC_OFFSET_VER: 1230366f6083SPeter Grehan *data = lapic->version; 1231366f6083SPeter Grehan break; 1232366f6083SPeter Grehan case APIC_OFFSET_TPR: 1233594db002STycho Nightingale *data = vlapic_get_tpr(vlapic); 1234366f6083SPeter Grehan break; 1235366f6083SPeter Grehan case APIC_OFFSET_APR: 1236366f6083SPeter Grehan *data = lapic->apr; 1237366f6083SPeter Grehan break; 1238366f6083SPeter Grehan case APIC_OFFSET_PPR: 1239366f6083SPeter Grehan *data = lapic->ppr; 1240366f6083SPeter Grehan break; 1241366f6083SPeter Grehan case APIC_OFFSET_EOI: 1242366f6083SPeter Grehan *data = lapic->eoi; 1243366f6083SPeter Grehan break; 1244366f6083SPeter Grehan case APIC_OFFSET_LDR: 12453f0ddc7cSNeel Natu *data = lapic->ldr; 1246366f6083SPeter Grehan break; 1247366f6083SPeter Grehan case APIC_OFFSET_DFR: 12483f0ddc7cSNeel Natu *data = lapic->dfr; 1249366f6083SPeter Grehan break; 1250366f6083SPeter Grehan case APIC_OFFSET_SVR: 1251366f6083SPeter Grehan *data = lapic->svr; 1252366f6083SPeter Grehan break; 1253366f6083SPeter Grehan case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7: 1254366f6083SPeter Grehan i = (offset - APIC_OFFSET_ISR0) >> 2; 1255366f6083SPeter Grehan reg = &lapic->isr0; 1256366f6083SPeter Grehan *data = *(reg + i); 1257366f6083SPeter Grehan break; 1258366f6083SPeter Grehan case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7: 1259366f6083SPeter Grehan i = (offset - APIC_OFFSET_TMR0) >> 2; 1260366f6083SPeter Grehan reg = &lapic->tmr0; 1261366f6083SPeter Grehan *data = *(reg + i); 1262366f6083SPeter Grehan break; 1263366f6083SPeter Grehan case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7: 1264366f6083SPeter Grehan i = (offset - APIC_OFFSET_IRR0) >> 2; 1265366f6083SPeter Grehan reg = &lapic->irr0; 1266366f6083SPeter Grehan *data = atomic_load_acq_int(reg + i); 1267366f6083SPeter Grehan break; 1268366f6083SPeter Grehan case APIC_OFFSET_ESR: 1269366f6083SPeter Grehan *data = lapic->esr; 1270366f6083SPeter Grehan break; 1271366f6083SPeter Grehan case APIC_OFFSET_ICR_LOW: 1272366f6083SPeter Grehan *data = lapic->icr_lo; 1273fafe8844SNeel Natu if (x2apic(vlapic)) 1274fafe8844SNeel Natu *data |= (uint64_t)lapic->icr_hi << 32; 1275366f6083SPeter Grehan break; 1276366f6083SPeter Grehan case APIC_OFFSET_ICR_HI: 1277366f6083SPeter Grehan *data = lapic->icr_hi; 1278366f6083SPeter Grehan break; 1279330baf58SJohn Baldwin case APIC_OFFSET_CMCI_LVT: 1280366f6083SPeter Grehan case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT: 1281fb03ca4eSNeel Natu *data = vlapic_get_lvt(vlapic, offset); 12827c05bc31SNeel Natu #ifdef INVARIANTS 12837c05bc31SNeel Natu reg = vlapic_get_lvtptr(vlapic, offset); 12847c05bc31SNeel Natu KASSERT(*data == *reg, ("inconsistent lvt value at " 12857c05bc31SNeel Natu "offset %#lx: %#lx/%#x", offset, *data, *reg)); 12867c05bc31SNeel Natu #endif 1287366f6083SPeter Grehan break; 1288de5ea6b6SNeel Natu case APIC_OFFSET_TIMER_ICR: 1289366f6083SPeter Grehan *data = lapic->icr_timer; 1290366f6083SPeter Grehan break; 1291de5ea6b6SNeel Natu case APIC_OFFSET_TIMER_CCR: 1292366f6083SPeter Grehan *data = vlapic_get_ccr(vlapic); 1293366f6083SPeter Grehan break; 1294de5ea6b6SNeel Natu case APIC_OFFSET_TIMER_DCR: 1295366f6083SPeter Grehan *data = lapic->dcr_timer; 1296366f6083SPeter Grehan break; 1297294d0d88SNeel Natu case APIC_OFFSET_SELF_IPI: 1298294d0d88SNeel Natu /* 1299294d0d88SNeel Natu * XXX generate a GP fault if vlapic is in x2apic mode 1300294d0d88SNeel Natu */ 1301294d0d88SNeel Natu *data = 0; 1302294d0d88SNeel Natu break; 1303366f6083SPeter Grehan case APIC_OFFSET_RRR: 1304366f6083SPeter Grehan default: 1305366f6083SPeter Grehan *data = 0; 1306366f6083SPeter Grehan break; 1307366f6083SPeter Grehan } 13081c052192SNeel Natu done: 13091c052192SNeel Natu VLAPIC_CTR2(vlapic, "vlapic read offset %#x, data %#lx", offset, *data); 1310366f6083SPeter Grehan return 0; 1311366f6083SPeter Grehan } 1312366f6083SPeter Grehan 1313366f6083SPeter Grehan int 131452e5c8a2SNeel Natu vlapic_write(struct vlapic *vlapic, int mmio_access, uint64_t offset, 131552e5c8a2SNeel Natu uint64_t data, bool *retu) 1316366f6083SPeter Grehan { 1317de5ea6b6SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 13187c05bc31SNeel Natu uint32_t *regptr; 1319366f6083SPeter Grehan int retval; 1320366f6083SPeter Grehan 13213f0ddc7cSNeel Natu KASSERT((offset & 0xf) == 0 && offset < PAGE_SIZE, 13223f0ddc7cSNeel Natu ("vlapic_write: invalid offset %#lx", offset)); 13233f0ddc7cSNeel Natu 132452e5c8a2SNeel Natu VLAPIC_CTR2(vlapic, "vlapic write offset %#lx, data %#lx", 132552e5c8a2SNeel Natu offset, data); 13261c052192SNeel Natu 132752e5c8a2SNeel Natu if (offset > sizeof(*lapic)) 132852e5c8a2SNeel Natu return (0); 132952e5c8a2SNeel Natu 133052e5c8a2SNeel Natu /* Ignore MMIO accesses in x2APIC mode */ 133152e5c8a2SNeel Natu if (x2apic(vlapic) && mmio_access) { 133252e5c8a2SNeel Natu VLAPIC_CTR2(vlapic, "MMIO write of %#lx to offset %#lx " 133352e5c8a2SNeel Natu "in x2APIC mode", data, offset); 133452e5c8a2SNeel Natu return (0); 133552e5c8a2SNeel Natu } 133652e5c8a2SNeel Natu 133752e5c8a2SNeel Natu /* 133852e5c8a2SNeel Natu * XXX Generate GP fault for MSR accesses in xAPIC mode 133952e5c8a2SNeel Natu */ 134052e5c8a2SNeel Natu if (!x2apic(vlapic) && !mmio_access) { 134152e5c8a2SNeel Natu VLAPIC_CTR2(vlapic, "x2APIC MSR write of %#lx to offset %#lx " 134252e5c8a2SNeel Natu "in xAPIC mode", data, offset); 134352e5c8a2SNeel Natu return (0); 1344366f6083SPeter Grehan } 1345366f6083SPeter Grehan 1346366f6083SPeter Grehan retval = 0; 1347366f6083SPeter Grehan switch(offset) 1348366f6083SPeter Grehan { 1349366f6083SPeter Grehan case APIC_OFFSET_ID: 13503f0ddc7cSNeel Natu lapic->id = data; 13513f0ddc7cSNeel Natu vlapic_id_write_handler(vlapic); 1352366f6083SPeter Grehan break; 1353366f6083SPeter Grehan case APIC_OFFSET_TPR: 1354594db002STycho Nightingale vlapic_set_tpr(vlapic, data & 0xff); 1355366f6083SPeter Grehan break; 1356366f6083SPeter Grehan case APIC_OFFSET_EOI: 1357366f6083SPeter Grehan vlapic_process_eoi(vlapic); 1358366f6083SPeter Grehan break; 1359366f6083SPeter Grehan case APIC_OFFSET_LDR: 13603f0ddc7cSNeel Natu lapic->ldr = data; 13613f0ddc7cSNeel Natu vlapic_ldr_write_handler(vlapic); 1362366f6083SPeter Grehan break; 1363366f6083SPeter Grehan case APIC_OFFSET_DFR: 13643f0ddc7cSNeel Natu lapic->dfr = data; 13653f0ddc7cSNeel Natu vlapic_dfr_write_handler(vlapic); 1366366f6083SPeter Grehan break; 1367366f6083SPeter Grehan case APIC_OFFSET_SVR: 13682c52dcd9SNeel Natu lapic->svr = data; 13692c52dcd9SNeel Natu vlapic_svr_write_handler(vlapic); 1370366f6083SPeter Grehan break; 1371366f6083SPeter Grehan case APIC_OFFSET_ICR_LOW: 1372fafe8844SNeel Natu lapic->icr_lo = data; 1373fafe8844SNeel Natu if (x2apic(vlapic)) 1374fafe8844SNeel Natu lapic->icr_hi = data >> 32; 1375fafe8844SNeel Natu retval = vlapic_icrlo_write_handler(vlapic, retu); 1376366f6083SPeter Grehan break; 1377a2da7af6SNeel Natu case APIC_OFFSET_ICR_HI: 1378a2da7af6SNeel Natu lapic->icr_hi = data; 1379a2da7af6SNeel Natu break; 1380330baf58SJohn Baldwin case APIC_OFFSET_CMCI_LVT: 1381366f6083SPeter Grehan case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT: 13827c05bc31SNeel Natu regptr = vlapic_get_lvtptr(vlapic, offset); 13837c05bc31SNeel Natu *regptr = data; 13847c05bc31SNeel Natu vlapic_lvt_write_handler(vlapic, offset); 1385366f6083SPeter Grehan break; 1386de5ea6b6SNeel Natu case APIC_OFFSET_TIMER_ICR: 1387fafe8844SNeel Natu lapic->icr_timer = data; 1388fafe8844SNeel Natu vlapic_icrtmr_write_handler(vlapic); 1389366f6083SPeter Grehan break; 1390366f6083SPeter Grehan 1391de5ea6b6SNeel Natu case APIC_OFFSET_TIMER_DCR: 1392fafe8844SNeel Natu lapic->dcr_timer = data; 1393fafe8844SNeel Natu vlapic_dcr_write_handler(vlapic); 1394366f6083SPeter Grehan break; 1395366f6083SPeter Grehan 1396366f6083SPeter Grehan case APIC_OFFSET_ESR: 1397fafe8844SNeel Natu vlapic_esr_write_handler(vlapic); 1398366f6083SPeter Grehan break; 1399294d0d88SNeel Natu 1400294d0d88SNeel Natu case APIC_OFFSET_SELF_IPI: 1401294d0d88SNeel Natu if (x2apic(vlapic)) 1402294d0d88SNeel Natu vlapic_self_ipi_handler(vlapic, data); 1403294d0d88SNeel Natu break; 1404294d0d88SNeel Natu 1405366f6083SPeter Grehan case APIC_OFFSET_VER: 1406366f6083SPeter Grehan case APIC_OFFSET_APR: 1407366f6083SPeter Grehan case APIC_OFFSET_PPR: 1408366f6083SPeter Grehan case APIC_OFFSET_RRR: 1409366f6083SPeter Grehan case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7: 1410366f6083SPeter Grehan case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7: 1411366f6083SPeter Grehan case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7: 1412de5ea6b6SNeel Natu case APIC_OFFSET_TIMER_CCR: 1413366f6083SPeter Grehan default: 1414366f6083SPeter Grehan // Read only. 1415366f6083SPeter Grehan break; 1416366f6083SPeter Grehan } 1417366f6083SPeter Grehan 1418366f6083SPeter Grehan return (retval); 1419366f6083SPeter Grehan } 1420366f6083SPeter Grehan 14217c05bc31SNeel Natu static void 14227c05bc31SNeel Natu vlapic_reset(struct vlapic *vlapic) 14237c05bc31SNeel Natu { 14247c05bc31SNeel Natu struct LAPIC *lapic; 14257c05bc31SNeel Natu 14267c05bc31SNeel Natu lapic = vlapic->apic_page; 14277c05bc31SNeel Natu bzero(lapic, sizeof(struct LAPIC)); 14287c05bc31SNeel Natu 14297c05bc31SNeel Natu lapic->id = vlapic_get_id(vlapic); 14307c05bc31SNeel Natu lapic->version = VLAPIC_VERSION; 14317c05bc31SNeel Natu lapic->version |= (VLAPIC_MAXLVT_INDEX << MAXLVTSHIFT); 14327c05bc31SNeel Natu lapic->dfr = 0xffffffff; 14337c05bc31SNeel Natu lapic->svr = APIC_SVR_VECTOR; 14347c05bc31SNeel Natu vlapic_mask_lvts(vlapic); 143530b94db8SNeel Natu vlapic_reset_tmr(vlapic); 14367c05bc31SNeel Natu 14377c05bc31SNeel Natu lapic->dcr_timer = 0; 14387c05bc31SNeel Natu vlapic_dcr_write_handler(vlapic); 14397c05bc31SNeel Natu 14407c05bc31SNeel Natu if (vlapic->vcpuid == 0) 14417c05bc31SNeel Natu vlapic->boot_state = BS_RUNNING; /* BSP */ 14427c05bc31SNeel Natu else 14437c05bc31SNeel Natu vlapic->boot_state = BS_INIT; /* AP */ 14447c05bc31SNeel Natu 14457c05bc31SNeel Natu vlapic->svr_last = lapic->svr; 14467c05bc31SNeel Natu } 14477c05bc31SNeel Natu 1448de5ea6b6SNeel Natu void 1449de5ea6b6SNeel Natu vlapic_init(struct vlapic *vlapic) 1450366f6083SPeter Grehan { 1451de5ea6b6SNeel Natu KASSERT(vlapic->vm != NULL, ("vlapic_init: vm is not initialized")); 1452*a488c9c9SRodney W. Grimes KASSERT(vlapic->vcpuid >= 0 && 1453*a488c9c9SRodney W. Grimes vlapic->vcpuid < vm_get_maxcpus(vlapic->vm), 1454de5ea6b6SNeel Natu ("vlapic_init: vcpuid is not initialized")); 1455de5ea6b6SNeel Natu KASSERT(vlapic->apic_page != NULL, ("vlapic_init: apic_page is not " 1456de5ea6b6SNeel Natu "initialized")); 14572d3a73edSNeel Natu 1458becd9849SNeel Natu /* 1459becd9849SNeel Natu * If the vlapic is configured in x2apic mode then it will be 1460becd9849SNeel Natu * accessed in the critical section via the MSR emulation code. 1461becd9849SNeel Natu * 1462becd9849SNeel Natu * Therefore the timer mutex must be a spinlock because blockable 1463becd9849SNeel Natu * mutexes cannot be acquired in a critical section. 1464becd9849SNeel Natu */ 1465becd9849SNeel Natu mtx_init(&vlapic->timer_mtx, "vlapic timer mtx", NULL, MTX_SPIN); 1466fb03ca4eSNeel Natu callout_init(&vlapic->callout, 1); 1467fb03ca4eSNeel Natu 1468a2da7af6SNeel Natu vlapic->msr_apicbase = DEFAULT_APIC_BASE | APICBASE_ENABLED; 14692d3a73edSNeel Natu 1470de5ea6b6SNeel Natu if (vlapic->vcpuid == 0) 14712d3a73edSNeel Natu vlapic->msr_apicbase |= APICBASE_BSP; 14722d3a73edSNeel Natu 147303cd0501SNeel Natu vlapic_reset(vlapic); 1474366f6083SPeter Grehan } 1475366f6083SPeter Grehan 1476366f6083SPeter Grehan void 1477366f6083SPeter Grehan vlapic_cleanup(struct vlapic *vlapic) 1478366f6083SPeter Grehan { 147903cd0501SNeel Natu 1480fb03ca4eSNeel Natu callout_drain(&vlapic->callout); 1481366f6083SPeter Grehan } 14822d3a73edSNeel Natu 14832d3a73edSNeel Natu uint64_t 14842d3a73edSNeel Natu vlapic_get_apicbase(struct vlapic *vlapic) 14852d3a73edSNeel Natu { 14862d3a73edSNeel Natu 14872d3a73edSNeel Natu return (vlapic->msr_apicbase); 14882d3a73edSNeel Natu } 14892d3a73edSNeel Natu 149052e5c8a2SNeel Natu int 14913f0ddc7cSNeel Natu vlapic_set_apicbase(struct vlapic *vlapic, uint64_t new) 14922d3a73edSNeel Natu { 1493a2da7af6SNeel Natu 149452e5c8a2SNeel Natu if (vlapic->msr_apicbase != new) { 149552e5c8a2SNeel Natu VLAPIC_CTR2(vlapic, "Changing APIC_BASE MSR from %#lx to %#lx " 149652e5c8a2SNeel Natu "not supported", vlapic->msr_apicbase, new); 149752e5c8a2SNeel Natu return (-1); 149852e5c8a2SNeel Natu } 149952e5c8a2SNeel Natu 150052e5c8a2SNeel Natu return (0); 150152e5c8a2SNeel Natu } 150252e5c8a2SNeel Natu 150352e5c8a2SNeel Natu void 150452e5c8a2SNeel Natu vlapic_set_x2apic_state(struct vm *vm, int vcpuid, enum x2apic_state state) 150552e5c8a2SNeel Natu { 150652e5c8a2SNeel Natu struct vlapic *vlapic; 150752e5c8a2SNeel Natu struct LAPIC *lapic; 150852e5c8a2SNeel Natu 150952e5c8a2SNeel Natu vlapic = vm_lapic(vm, vcpuid); 1510a2da7af6SNeel Natu 1511a2da7af6SNeel Natu if (state == X2APIC_DISABLED) 151252e5c8a2SNeel Natu vlapic->msr_apicbase &= ~APICBASE_X2APIC; 151352e5c8a2SNeel Natu else 151452e5c8a2SNeel Natu vlapic->msr_apicbase |= APICBASE_X2APIC; 15153f0ddc7cSNeel Natu 15163f0ddc7cSNeel Natu /* 151752e5c8a2SNeel Natu * Reset the local APIC registers whose values are mode-dependent. 151852e5c8a2SNeel Natu * 151952e5c8a2SNeel Natu * XXX this works because the APIC mode can be changed only at vcpu 152052e5c8a2SNeel Natu * initialization time. 15213f0ddc7cSNeel Natu */ 15223f0ddc7cSNeel Natu lapic = vlapic->apic_page; 15233f0ddc7cSNeel Natu lapic->id = vlapic_get_id(vlapic); 15243f0ddc7cSNeel Natu if (x2apic(vlapic)) { 15253f0ddc7cSNeel Natu lapic->ldr = x2apic_ldr(vlapic); 15263f0ddc7cSNeel Natu lapic->dfr = 0; 15273f0ddc7cSNeel Natu } else { 15283f0ddc7cSNeel Natu lapic->ldr = 0; 15293f0ddc7cSNeel Natu lapic->dfr = 0xffffffff; 15303f0ddc7cSNeel Natu } 1531159dd56fSNeel Natu 1532159dd56fSNeel Natu if (state == X2APIC_ENABLED) { 1533159dd56fSNeel Natu if (vlapic->ops.enable_x2apic_mode) 1534159dd56fSNeel Natu (*vlapic->ops.enable_x2apic_mode)(vlapic); 1535159dd56fSNeel Natu } 15363f0ddc7cSNeel Natu } 15371c052192SNeel Natu 15384f8be175SNeel Natu void 15394f8be175SNeel Natu vlapic_deliver_intr(struct vm *vm, bool level, uint32_t dest, bool phys, 15404f8be175SNeel Natu int delmode, int vec) 15414f8be175SNeel Natu { 15424f8be175SNeel Natu bool lowprio; 15434f8be175SNeel Natu int vcpuid; 15444f8be175SNeel Natu cpuset_t dmask; 15454f8be175SNeel Natu 1546762fd208STycho Nightingale if (delmode != IOART_DELFIXED && 1547762fd208STycho Nightingale delmode != IOART_DELLOPRI && 1548762fd208STycho Nightingale delmode != IOART_DELEXINT) { 15494f8be175SNeel Natu VM_CTR1(vm, "vlapic intr invalid delmode %#x", delmode); 15504f8be175SNeel Natu return; 15514f8be175SNeel Natu } 1552762fd208STycho Nightingale lowprio = (delmode == IOART_DELLOPRI); 15534f8be175SNeel Natu 15544f8be175SNeel Natu /* 15554f8be175SNeel Natu * We don't provide any virtual interrupt redirection hardware so 15564f8be175SNeel Natu * all interrupts originating from the ioapic or MSI specify the 15574f8be175SNeel Natu * 'dest' in the legacy xAPIC format. 15584f8be175SNeel Natu */ 15594f8be175SNeel Natu vlapic_calcdest(vm, &dmask, dest, phys, lowprio, false); 15604f8be175SNeel Natu 15614f8be175SNeel Natu while ((vcpuid = CPU_FFS(&dmask)) != 0) { 15624f8be175SNeel Natu vcpuid--; 15634f8be175SNeel Natu CPU_CLR(vcpuid, &dmask); 1564762fd208STycho Nightingale if (delmode == IOART_DELEXINT) { 15650775fbb4STycho Nightingale vm_inject_extint(vm, vcpuid); 1566762fd208STycho Nightingale } else { 15674f8be175SNeel Natu lapic_set_intr(vm, vcpuid, vec, level); 15684f8be175SNeel Natu } 15694f8be175SNeel Natu } 1570762fd208STycho Nightingale } 15714f8be175SNeel Natu 1572de5ea6b6SNeel Natu void 1573add611fdSNeel Natu vlapic_post_intr(struct vlapic *vlapic, int hostcpu, int ipinum) 1574de5ea6b6SNeel Natu { 1575de5ea6b6SNeel Natu /* 1576de5ea6b6SNeel Natu * Post an interrupt to the vcpu currently running on 'hostcpu'. 1577de5ea6b6SNeel Natu * 1578de5ea6b6SNeel Natu * This is done by leveraging features like Posted Interrupts (Intel) 1579de5ea6b6SNeel Natu * Doorbell MSR (AMD AVIC) that avoid a VM exit. 1580de5ea6b6SNeel Natu * 1581de5ea6b6SNeel Natu * If neither of these features are available then fallback to 1582de5ea6b6SNeel Natu * sending an IPI to 'hostcpu'. 1583de5ea6b6SNeel Natu */ 158488c4b8d1SNeel Natu if (vlapic->ops.post_intr) 158588c4b8d1SNeel Natu (*vlapic->ops.post_intr)(vlapic, hostcpu); 158688c4b8d1SNeel Natu else 1587add611fdSNeel Natu ipi_cpu(hostcpu, ipinum); 1588de5ea6b6SNeel Natu } 1589de5ea6b6SNeel Natu 15901c052192SNeel Natu bool 15911c052192SNeel Natu vlapic_enabled(struct vlapic *vlapic) 15921c052192SNeel Natu { 1593de5ea6b6SNeel Natu struct LAPIC *lapic = vlapic->apic_page; 15941c052192SNeel Natu 15951c052192SNeel Natu if ((vlapic->msr_apicbase & APICBASE_ENABLED) != 0 && 15961c052192SNeel Natu (lapic->svr & APIC_SVR_ENABLE) != 0) 15971c052192SNeel Natu return (true); 15981c052192SNeel Natu else 15991c052192SNeel Natu return (false); 16001c052192SNeel Natu } 16015b8a8cd1SNeel Natu 160230b94db8SNeel Natu static void 160330b94db8SNeel Natu vlapic_set_tmr(struct vlapic *vlapic, int vector, bool level) 160430b94db8SNeel Natu { 160530b94db8SNeel Natu struct LAPIC *lapic; 160630b94db8SNeel Natu uint32_t *tmrptr, mask; 160730b94db8SNeel Natu int idx; 160830b94db8SNeel Natu 160930b94db8SNeel Natu lapic = vlapic->apic_page; 161030b94db8SNeel Natu tmrptr = &lapic->tmr0; 161130b94db8SNeel Natu idx = (vector / 32) * 4; 161230b94db8SNeel Natu mask = 1 << (vector % 32); 161330b94db8SNeel Natu if (level) 161430b94db8SNeel Natu tmrptr[idx] |= mask; 161530b94db8SNeel Natu else 161630b94db8SNeel Natu tmrptr[idx] &= ~mask; 161730b94db8SNeel Natu 161830b94db8SNeel Natu if (vlapic->ops.set_tmr != NULL) 161930b94db8SNeel Natu (*vlapic->ops.set_tmr)(vlapic, vector, level); 162030b94db8SNeel Natu } 162130b94db8SNeel Natu 16225b8a8cd1SNeel Natu void 16235b8a8cd1SNeel Natu vlapic_reset_tmr(struct vlapic *vlapic) 16245b8a8cd1SNeel Natu { 162530b94db8SNeel Natu int vector; 16265b8a8cd1SNeel Natu 16275b8a8cd1SNeel Natu VLAPIC_CTR0(vlapic, "vlapic resetting all vectors to edge-triggered"); 16285b8a8cd1SNeel Natu 162930b94db8SNeel Natu for (vector = 0; vector <= 255; vector++) 163030b94db8SNeel Natu vlapic_set_tmr(vlapic, vector, false); 16315b8a8cd1SNeel Natu } 16325b8a8cd1SNeel Natu 16335b8a8cd1SNeel Natu void 16345b8a8cd1SNeel Natu vlapic_set_tmr_level(struct vlapic *vlapic, uint32_t dest, bool phys, 16355b8a8cd1SNeel Natu int delmode, int vector) 16365b8a8cd1SNeel Natu { 16375b8a8cd1SNeel Natu cpuset_t dmask; 16385b8a8cd1SNeel Natu bool lowprio; 16395b8a8cd1SNeel Natu 16405b8a8cd1SNeel Natu KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector)); 16415b8a8cd1SNeel Natu 16425b8a8cd1SNeel Natu /* 16435b8a8cd1SNeel Natu * A level trigger is valid only for fixed and lowprio delivery modes. 16445b8a8cd1SNeel Natu */ 16455b8a8cd1SNeel Natu if (delmode != APIC_DELMODE_FIXED && delmode != APIC_DELMODE_LOWPRIO) { 16465b8a8cd1SNeel Natu VLAPIC_CTR1(vlapic, "Ignoring level trigger-mode for " 16475b8a8cd1SNeel Natu "delivery-mode %d", delmode); 16485b8a8cd1SNeel Natu return; 16495b8a8cd1SNeel Natu } 16505b8a8cd1SNeel Natu 16515b8a8cd1SNeel Natu lowprio = (delmode == APIC_DELMODE_LOWPRIO); 16525b8a8cd1SNeel Natu vlapic_calcdest(vlapic->vm, &dmask, dest, phys, lowprio, false); 16535b8a8cd1SNeel Natu 16545b8a8cd1SNeel Natu if (!CPU_ISSET(vlapic->vcpuid, &dmask)) 16555b8a8cd1SNeel Natu return; 16565b8a8cd1SNeel Natu 16575b8a8cd1SNeel Natu VLAPIC_CTR1(vlapic, "vector %d set to level-triggered", vector); 165830b94db8SNeel Natu vlapic_set_tmr(vlapic, vector, true); 16595b8a8cd1SNeel Natu } 1660