xref: /freebsd/sys/amd64/vmm/io/vlapic.c (revision 7c326ab5bb9aced8dcbc2465ac1c9ff8df2ba46b)
1366f6083SPeter Grehan /*-
2c49761ddSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3c49761ddSPedro F. Giffuni  *
4366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
5366f6083SPeter Grehan  * All rights reserved.
66a1e1c2cSJohn Baldwin  * Copyright (c) 2019 Joyent, Inc.
7366f6083SPeter Grehan  *
8366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
9366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
10366f6083SPeter Grehan  * are met:
11366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
12366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
13366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
14366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
15366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
16366f6083SPeter Grehan  *
17366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27366f6083SPeter Grehan  * SUCH DAMAGE.
28366f6083SPeter Grehan  *
29366f6083SPeter Grehan  * $FreeBSD$
30366f6083SPeter Grehan  */
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/cdefs.h>
33366f6083SPeter Grehan __FBSDID("$FreeBSD$");
34366f6083SPeter Grehan 
35483d953aSJohn Baldwin #include "opt_bhyve_snapshot.h"
36483d953aSJohn Baldwin 
37366f6083SPeter Grehan #include <sys/param.h>
38fb03ca4eSNeel Natu #include <sys/lock.h>
39366f6083SPeter Grehan #include <sys/kernel.h>
40366f6083SPeter Grehan #include <sys/malloc.h>
41fb03ca4eSNeel Natu #include <sys/mutex.h>
42366f6083SPeter Grehan #include <sys/systm.h>
43a5615c90SPeter Grehan #include <sys/smp.h>
44366f6083SPeter Grehan 
452d3a73edSNeel Natu #include <x86/specialreg.h>
4634a6b2d6SJohn Baldwin #include <x86/apicreg.h>
47366f6083SPeter Grehan 
48de5ea6b6SNeel Natu #include <machine/clock.h>
49de5ea6b6SNeel Natu #include <machine/smp.h>
50de5ea6b6SNeel Natu 
51366f6083SPeter Grehan #include <machine/vmm.h>
52483d953aSJohn Baldwin #include <machine/vmm_snapshot.h>
53366f6083SPeter Grehan 
54366f6083SPeter Grehan #include "vmm_lapic.h"
55366f6083SPeter Grehan #include "vmm_ktr.h"
56de5ea6b6SNeel Natu #include "vmm_stat.h"
57de5ea6b6SNeel Natu 
58366f6083SPeter Grehan #include "vlapic.h"
59de5ea6b6SNeel Natu #include "vlapic_priv.h"
60b5b28fc9SNeel Natu #include "vioapic.h"
61366f6083SPeter Grehan 
62366f6083SPeter Grehan #define	PRIO(x)			((x) >> 4)
63366f6083SPeter Grehan 
64f56801d6SCorvin Köhne #define VLAPIC_VERSION		(0x14)
65366f6083SPeter Grehan 
66a2da7af6SNeel Natu #define	x2apic(vlapic)	(((vlapic)->msr_apicbase & APICBASE_X2APIC) ? 1 : 0)
672d3a73edSNeel Natu 
68fb03ca4eSNeel Natu /*
69fb03ca4eSNeel Natu  * The 'vlapic->timer_mtx' is used to provide mutual exclusion between the
70fafe8844SNeel Natu  * vlapic_callout_handler() and vcpu accesses to:
71fafe8844SNeel Natu  * - timer_freq_bt, timer_period_bt, timer_fire_bt
72fb03ca4eSNeel Natu  * - timer LVT register
73fb03ca4eSNeel Natu  */
74becd9849SNeel Natu #define	VLAPIC_TIMER_LOCK(vlapic)	mtx_lock_spin(&((vlapic)->timer_mtx))
75becd9849SNeel Natu #define	VLAPIC_TIMER_UNLOCK(vlapic)	mtx_unlock_spin(&((vlapic)->timer_mtx))
76fb03ca4eSNeel Natu #define	VLAPIC_TIMER_LOCKED(vlapic)	mtx_owned(&((vlapic)->timer_mtx))
77fb03ca4eSNeel Natu 
78c5d216b7SNeel Natu /*
79c5d216b7SNeel Natu  * APIC timer frequency:
80c5d216b7SNeel Natu  * - arbitrary but chosen to be in the ballpark of contemporary hardware.
81c5d216b7SNeel Natu  * - power-of-two to avoid loss of precision when converted to a bintime.
82c5d216b7SNeel Natu  */
83c5d216b7SNeel Natu #define VLAPIC_BUS_FREQ		(128 * 1024 * 1024)
842e25737aSNeel Natu 
856a1e1c2cSJohn Baldwin static void vlapic_set_error(struct vlapic *, uint32_t, bool);
864c812fe6SMark Johnston static void vlapic_callout_handler(void *arg);
870bda8d3eSCorvin Köhne static void vlapic_reset(struct vlapic *vlapic);
886a1e1c2cSJohn Baldwin 
894f8be175SNeel Natu static __inline uint32_t
904f8be175SNeel Natu vlapic_get_id(struct vlapic *vlapic)
914f8be175SNeel Natu {
924f8be175SNeel Natu 
934f8be175SNeel Natu 	if (x2apic(vlapic))
944f8be175SNeel Natu 		return (vlapic->vcpuid);
954f8be175SNeel Natu 	else
964f8be175SNeel Natu 		return (vlapic->vcpuid << 24);
974f8be175SNeel Natu }
984f8be175SNeel Natu 
993f0ddc7cSNeel Natu static uint32_t
1003f0ddc7cSNeel Natu x2apic_ldr(struct vlapic *vlapic)
1014f8be175SNeel Natu {
1024f8be175SNeel Natu 	int apicid;
1034f8be175SNeel Natu 	uint32_t ldr;
1044f8be175SNeel Natu 
1054f8be175SNeel Natu 	apicid = vlapic_get_id(vlapic);
1064f8be175SNeel Natu 	ldr = 1 << (apicid & 0xf);
1074f8be175SNeel Natu 	ldr |= (apicid & 0xffff0) << 12;
1084f8be175SNeel Natu 	return (ldr);
1094f8be175SNeel Natu }
1104f8be175SNeel Natu 
1113f0ddc7cSNeel Natu void
1123f0ddc7cSNeel Natu vlapic_dfr_write_handler(struct vlapic *vlapic)
1134f8be175SNeel Natu {
1144f8be175SNeel Natu 	struct LAPIC *lapic;
1154f8be175SNeel Natu 
116de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
1174f8be175SNeel Natu 	if (x2apic(vlapic)) {
1183f0ddc7cSNeel Natu 		VM_CTR1(vlapic->vm, "ignoring write to DFR in x2apic mode: %#x",
1193f0ddc7cSNeel Natu 		    lapic->dfr);
1203f0ddc7cSNeel Natu 		lapic->dfr = 0;
1214f8be175SNeel Natu 		return;
1224f8be175SNeel Natu 	}
1234f8be175SNeel Natu 
1243f0ddc7cSNeel Natu 	lapic->dfr &= APIC_DFR_MODEL_MASK;
1253f0ddc7cSNeel Natu 	lapic->dfr |= APIC_DFR_RESERVED;
1263f0ddc7cSNeel Natu 
1273f0ddc7cSNeel Natu 	if ((lapic->dfr & APIC_DFR_MODEL_MASK) == APIC_DFR_MODEL_FLAT)
1284f8be175SNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic DFR in Flat Model");
1293f0ddc7cSNeel Natu 	else if ((lapic->dfr & APIC_DFR_MODEL_MASK) == APIC_DFR_MODEL_CLUSTER)
1304f8be175SNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic DFR in Cluster Model");
1314f8be175SNeel Natu 	else
1323f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "DFR in Unknown Model %#x", lapic->dfr);
1334f8be175SNeel Natu }
1344f8be175SNeel Natu 
1353f0ddc7cSNeel Natu void
1363f0ddc7cSNeel Natu vlapic_ldr_write_handler(struct vlapic *vlapic)
1374f8be175SNeel Natu {
1384f8be175SNeel Natu 	struct LAPIC *lapic;
1394f8be175SNeel Natu 
1403f0ddc7cSNeel Natu 	lapic = vlapic->apic_page;
1413f0ddc7cSNeel Natu 
1424f8be175SNeel Natu 	/* LDR is read-only in x2apic mode */
1434f8be175SNeel Natu 	if (x2apic(vlapic)) {
1443f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "ignoring write to LDR in x2apic mode: %#x",
1453f0ddc7cSNeel Natu 		    lapic->ldr);
1463f0ddc7cSNeel Natu 		lapic->ldr = x2apic_ldr(vlapic);
1473f0ddc7cSNeel Natu 	} else {
1483f0ddc7cSNeel Natu 		lapic->ldr &= ~APIC_LDR_RESERVED;
1493f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic LDR set to %#x", lapic->ldr);
1503f0ddc7cSNeel Natu 	}
1514f8be175SNeel Natu }
1524f8be175SNeel Natu 
1533f0ddc7cSNeel Natu void
1543f0ddc7cSNeel Natu vlapic_id_write_handler(struct vlapic *vlapic)
1553f0ddc7cSNeel Natu {
1563f0ddc7cSNeel Natu 	struct LAPIC *lapic;
1573f0ddc7cSNeel Natu 
1583f0ddc7cSNeel Natu 	/*
1593f0ddc7cSNeel Natu 	 * We don't allow the ID register to be modified so reset it back to
1603f0ddc7cSNeel Natu 	 * its default value.
1613f0ddc7cSNeel Natu 	 */
162de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
1633f0ddc7cSNeel Natu 	lapic->id = vlapic_get_id(vlapic);
1644f8be175SNeel Natu }
1654f8be175SNeel Natu 
1662e25737aSNeel Natu static int
1672e25737aSNeel Natu vlapic_timer_divisor(uint32_t dcr)
1682e25737aSNeel Natu {
1692e25737aSNeel Natu 	switch (dcr & 0xB) {
170117e8f37SPeter Grehan 	case APIC_TDCR_1:
171117e8f37SPeter Grehan 		return (1);
1722e25737aSNeel Natu 	case APIC_TDCR_2:
1732e25737aSNeel Natu 		return (2);
1742e25737aSNeel Natu 	case APIC_TDCR_4:
1752e25737aSNeel Natu 		return (4);
1762e25737aSNeel Natu 	case APIC_TDCR_8:
1772e25737aSNeel Natu 		return (8);
1782e25737aSNeel Natu 	case APIC_TDCR_16:
1792e25737aSNeel Natu 		return (16);
1802e25737aSNeel Natu 	case APIC_TDCR_32:
1812e25737aSNeel Natu 		return (32);
1822e25737aSNeel Natu 	case APIC_TDCR_64:
1832e25737aSNeel Natu 		return (64);
1842e25737aSNeel Natu 	case APIC_TDCR_128:
1852e25737aSNeel Natu 		return (128);
1862e25737aSNeel Natu 	default:
1872e25737aSNeel Natu 		panic("vlapic_timer_divisor: invalid dcr 0x%08x", dcr);
1882e25737aSNeel Natu 	}
1892e25737aSNeel Natu }
1902e25737aSNeel Natu 
191366f6083SPeter Grehan #if 0
192366f6083SPeter Grehan static inline void
193366f6083SPeter Grehan vlapic_dump_lvt(uint32_t offset, uint32_t *lvt)
194366f6083SPeter Grehan {
195366f6083SPeter Grehan 	printf("Offset %x: lvt %08x (V:%02x DS:%x M:%x)\n", offset,
196366f6083SPeter Grehan 	    *lvt, *lvt & APIC_LVTT_VECTOR, *lvt & APIC_LVTT_DS,
197366f6083SPeter Grehan 	    *lvt & APIC_LVTT_M);
198366f6083SPeter Grehan }
199366f6083SPeter Grehan #endif
200366f6083SPeter Grehan 
201fb03ca4eSNeel Natu static uint32_t
202366f6083SPeter Grehan vlapic_get_ccr(struct vlapic *vlapic)
203366f6083SPeter Grehan {
204fb03ca4eSNeel Natu 	struct bintime bt_now, bt_rem;
2052062ce99SRobert Wing 	struct LAPIC *lapic __diagused;
206fb03ca4eSNeel Natu 	uint32_t ccr;
207fb03ca4eSNeel Natu 
208fb03ca4eSNeel Natu 	ccr = 0;
209de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
210fb03ca4eSNeel Natu 
211fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
212fb03ca4eSNeel Natu 	if (callout_active(&vlapic->callout)) {
213fb03ca4eSNeel Natu 		/*
214fb03ca4eSNeel Natu 		 * If the timer is scheduled to expire in the future then
215fb03ca4eSNeel Natu 		 * compute the value of 'ccr' based on the remaining time.
216fb03ca4eSNeel Natu 		 */
217fb03ca4eSNeel Natu 		binuptime(&bt_now);
218fb03ca4eSNeel Natu 		if (bintime_cmp(&vlapic->timer_fire_bt, &bt_now, >)) {
219fb03ca4eSNeel Natu 			bt_rem = vlapic->timer_fire_bt;
220fb03ca4eSNeel Natu 			bintime_sub(&bt_rem, &bt_now);
221fb03ca4eSNeel Natu 			ccr += bt_rem.sec * BT2FREQ(&vlapic->timer_freq_bt);
222fb03ca4eSNeel Natu 			ccr += bt_rem.frac / vlapic->timer_freq_bt.frac;
223fb03ca4eSNeel Natu 		}
224fb03ca4eSNeel Natu 	}
225fb03ca4eSNeel Natu 	KASSERT(ccr <= lapic->icr_timer, ("vlapic_get_ccr: invalid ccr %#x, "
226fb03ca4eSNeel Natu 	    "icr_timer is %#x", ccr, lapic->icr_timer));
227fb03ca4eSNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic ccr_timer = %#x, icr_timer = %#x",
228fb03ca4eSNeel Natu 	    ccr, lapic->icr_timer);
229fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
230fb03ca4eSNeel Natu 	return (ccr);
231fb03ca4eSNeel Natu }
232fb03ca4eSNeel Natu 
233fafe8844SNeel Natu void
234fafe8844SNeel Natu vlapic_dcr_write_handler(struct vlapic *vlapic)
235fb03ca4eSNeel Natu {
236fb03ca4eSNeel Natu 	struct LAPIC *lapic;
237fb03ca4eSNeel Natu 	int divisor;
238fb03ca4eSNeel Natu 
239de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
240fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
241fb03ca4eSNeel Natu 
242fafe8844SNeel Natu 	divisor = vlapic_timer_divisor(lapic->dcr_timer);
243fafe8844SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic dcr_timer=%#x, divisor=%d",
244fafe8844SNeel Natu 	    lapic->dcr_timer, divisor);
245fb03ca4eSNeel Natu 
246fb03ca4eSNeel Natu 	/*
247fb03ca4eSNeel Natu 	 * Update the timer frequency and the timer period.
248fb03ca4eSNeel Natu 	 *
249fb03ca4eSNeel Natu 	 * XXX changes to the frequency divider will not take effect until
250fb03ca4eSNeel Natu 	 * the timer is reloaded.
251fb03ca4eSNeel Natu 	 */
252fb03ca4eSNeel Natu 	FREQ2BT(VLAPIC_BUS_FREQ / divisor, &vlapic->timer_freq_bt);
253fb03ca4eSNeel Natu 	vlapic->timer_period_bt = vlapic->timer_freq_bt;
254fb03ca4eSNeel Natu 	bintime_mul(&vlapic->timer_period_bt, lapic->icr_timer);
255fb03ca4eSNeel Natu 
256fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
257366f6083SPeter Grehan }
258366f6083SPeter Grehan 
259fafe8844SNeel Natu void
260fafe8844SNeel Natu vlapic_esr_write_handler(struct vlapic *vlapic)
261366f6083SPeter Grehan {
262de5ea6b6SNeel Natu 	struct LAPIC *lapic;
263de5ea6b6SNeel Natu 
264de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
265330baf58SJohn Baldwin 	lapic->esr = vlapic->esr_pending;
266330baf58SJohn Baldwin 	vlapic->esr_pending = 0;
267366f6083SPeter Grehan }
268366f6083SPeter Grehan 
2694d1e82a8SNeel Natu int
270b5b28fc9SNeel Natu vlapic_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
271366f6083SPeter Grehan {
2724d1e82a8SNeel Natu 	struct LAPIC *lapic;
273b5b28fc9SNeel Natu 	uint32_t *irrptr, *tmrptr, mask;
274366f6083SPeter Grehan 	int idx;
275366f6083SPeter Grehan 
2764d1e82a8SNeel Natu 	KASSERT(vector >= 0 && vector < 256, ("invalid vector %d", vector));
277366f6083SPeter Grehan 
2784d1e82a8SNeel Natu 	lapic = vlapic->apic_page;
2791c052192SNeel Natu 	if (!(lapic->svr & APIC_SVR_ENABLE)) {
2801c052192SNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic is software disabled, ignoring "
2811c052192SNeel Natu 		    "interrupt %d", vector);
2824d1e82a8SNeel Natu 		return (0);
2831c052192SNeel Natu 	}
2841c052192SNeel Natu 
285330baf58SJohn Baldwin 	if (vector < 16) {
2866a1e1c2cSJohn Baldwin 		vlapic_set_error(vlapic, APIC_ESR_RECEIVE_ILLEGAL_VECTOR,
2876a1e1c2cSJohn Baldwin 		    false);
2884d1e82a8SNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic ignoring interrupt to vector %d",
2894d1e82a8SNeel Natu 		    vector);
2904d1e82a8SNeel Natu 		return (1);
291330baf58SJohn Baldwin 	}
292330baf58SJohn Baldwin 
29388c4b8d1SNeel Natu 	if (vlapic->ops.set_intr_ready)
29488c4b8d1SNeel Natu 		return ((*vlapic->ops.set_intr_ready)(vlapic, vector, level));
29588c4b8d1SNeel Natu 
296366f6083SPeter Grehan 	idx = (vector / 32) * 4;
297b5b28fc9SNeel Natu 	mask = 1 << (vector % 32);
298b5b28fc9SNeel Natu 
299366f6083SPeter Grehan 	irrptr = &lapic->irr0;
300b5b28fc9SNeel Natu 	atomic_set_int(&irrptr[idx], mask);
301b5b28fc9SNeel Natu 
302b5b28fc9SNeel Natu 	/*
3035b8a8cd1SNeel Natu 	 * Verify that the trigger-mode of the interrupt matches with
3045b8a8cd1SNeel Natu 	 * the vlapic TMR registers.
305b5b28fc9SNeel Natu 	 */
306b5b28fc9SNeel Natu 	tmrptr = &lapic->tmr0;
307294d0d88SNeel Natu 	if ((tmrptr[idx] & mask) != (level ? mask : 0)) {
308294d0d88SNeel Natu 		VLAPIC_CTR3(vlapic, "vlapic TMR[%d] is 0x%08x but "
309294d0d88SNeel Natu 		    "interrupt is %s-triggered", idx / 4, tmrptr[idx],
310294d0d88SNeel Natu 		    level ? "level" : "edge");
311294d0d88SNeel Natu 	}
312b5b28fc9SNeel Natu 
313366f6083SPeter Grehan 	VLAPIC_CTR_IRR(vlapic, "vlapic_set_intr_ready");
3144d1e82a8SNeel Natu 	return (1);
315366f6083SPeter Grehan }
316366f6083SPeter Grehan 
317366f6083SPeter Grehan static __inline uint32_t *
318fb03ca4eSNeel Natu vlapic_get_lvtptr(struct vlapic *vlapic, uint32_t offset)
319366f6083SPeter Grehan {
320de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
321366f6083SPeter Grehan 	int 		 i;
322366f6083SPeter Grehan 
323330baf58SJohn Baldwin 	switch (offset) {
324330baf58SJohn Baldwin 	case APIC_OFFSET_CMCI_LVT:
325330baf58SJohn Baldwin 		return (&lapic->lvt_cmci);
326330baf58SJohn Baldwin 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
327366f6083SPeter Grehan 		i = (offset - APIC_OFFSET_TIMER_LVT) >> 2;
328ba084c18SEd Maste 		return ((&lapic->lvt_timer) + i);
329330baf58SJohn Baldwin 	default:
330330baf58SJohn Baldwin 		panic("vlapic_get_lvt: invalid LVT\n");
331330baf58SJohn Baldwin 	}
332366f6083SPeter Grehan }
333366f6083SPeter Grehan 
3347c05bc31SNeel Natu static __inline int
3357c05bc31SNeel Natu lvt_off_to_idx(uint32_t offset)
3367c05bc31SNeel Natu {
3377c05bc31SNeel Natu 	int index;
3387c05bc31SNeel Natu 
3397c05bc31SNeel Natu 	switch (offset) {
3407c05bc31SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
3417c05bc31SNeel Natu 		index = APIC_LVT_CMCI;
3427c05bc31SNeel Natu 		break;
3437c05bc31SNeel Natu 	case APIC_OFFSET_TIMER_LVT:
3447c05bc31SNeel Natu 		index = APIC_LVT_TIMER;
3457c05bc31SNeel Natu 		break;
3467c05bc31SNeel Natu 	case APIC_OFFSET_THERM_LVT:
3477c05bc31SNeel Natu 		index = APIC_LVT_THERMAL;
3487c05bc31SNeel Natu 		break;
3497c05bc31SNeel Natu 	case APIC_OFFSET_PERF_LVT:
3507c05bc31SNeel Natu 		index = APIC_LVT_PMC;
3517c05bc31SNeel Natu 		break;
3527c05bc31SNeel Natu 	case APIC_OFFSET_LINT0_LVT:
3537c05bc31SNeel Natu 		index = APIC_LVT_LINT0;
3547c05bc31SNeel Natu 		break;
3557c05bc31SNeel Natu 	case APIC_OFFSET_LINT1_LVT:
3567c05bc31SNeel Natu 		index = APIC_LVT_LINT1;
3577c05bc31SNeel Natu 		break;
3587c05bc31SNeel Natu 	case APIC_OFFSET_ERROR_LVT:
3597c05bc31SNeel Natu 		index = APIC_LVT_ERROR;
3607c05bc31SNeel Natu 		break;
3617c05bc31SNeel Natu 	default:
3627c05bc31SNeel Natu 		index = -1;
3637c05bc31SNeel Natu 		break;
3647c05bc31SNeel Natu 	}
3657c05bc31SNeel Natu 	KASSERT(index >= 0 && index <= VLAPIC_MAXLVT_INDEX, ("lvt_off_to_idx: "
3667c05bc31SNeel Natu 	    "invalid lvt index %d for offset %#x", index, offset));
3677c05bc31SNeel Natu 
3687c05bc31SNeel Natu 	return (index);
3697c05bc31SNeel Natu }
3707c05bc31SNeel Natu 
371fb03ca4eSNeel Natu static __inline uint32_t
372fb03ca4eSNeel Natu vlapic_get_lvt(struct vlapic *vlapic, uint32_t offset)
373fb03ca4eSNeel Natu {
3747c05bc31SNeel Natu 	int idx;
3757c05bc31SNeel Natu 	uint32_t val;
376fb03ca4eSNeel Natu 
3777c05bc31SNeel Natu 	idx = lvt_off_to_idx(offset);
3787c05bc31SNeel Natu 	val = atomic_load_acq_32(&vlapic->lvt_last[idx]);
3797c05bc31SNeel Natu 	return (val);
380fb03ca4eSNeel Natu }
381fb03ca4eSNeel Natu 
3827c05bc31SNeel Natu void
3837c05bc31SNeel Natu vlapic_lvt_write_handler(struct vlapic *vlapic, uint32_t offset)
384fb03ca4eSNeel Natu {
3857c05bc31SNeel Natu 	uint32_t *lvtptr, mask, val;
386fb03ca4eSNeel Natu 	struct LAPIC *lapic;
3877c05bc31SNeel Natu 	int idx;
388fb03ca4eSNeel Natu 
389de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
390fb03ca4eSNeel Natu 	lvtptr = vlapic_get_lvtptr(vlapic, offset);
3917c05bc31SNeel Natu 	val = *lvtptr;
3927c05bc31SNeel Natu 	idx = lvt_off_to_idx(offset);
393fb03ca4eSNeel Natu 
394fb03ca4eSNeel Natu 	if (!(lapic->svr & APIC_SVR_ENABLE))
395fb03ca4eSNeel Natu 		val |= APIC_LVT_M;
396330baf58SJohn Baldwin 	mask = APIC_LVT_M | APIC_LVT_DS | APIC_LVT_VECTOR;
397330baf58SJohn Baldwin 	switch (offset) {
398330baf58SJohn Baldwin 	case APIC_OFFSET_TIMER_LVT:
399330baf58SJohn Baldwin 		mask |= APIC_LVTT_TM;
400330baf58SJohn Baldwin 		break;
401330baf58SJohn Baldwin 	case APIC_OFFSET_ERROR_LVT:
402330baf58SJohn Baldwin 		break;
403330baf58SJohn Baldwin 	case APIC_OFFSET_LINT0_LVT:
404330baf58SJohn Baldwin 	case APIC_OFFSET_LINT1_LVT:
405330baf58SJohn Baldwin 		mask |= APIC_LVT_TM | APIC_LVT_RIRR | APIC_LVT_IIPP;
406330baf58SJohn Baldwin 		/* FALLTHROUGH */
407330baf58SJohn Baldwin 	default:
408330baf58SJohn Baldwin 		mask |= APIC_LVT_DM;
409330baf58SJohn Baldwin 		break;
410330baf58SJohn Baldwin 	}
4117c05bc31SNeel Natu 	val &= mask;
4127c05bc31SNeel Natu 	*lvtptr = val;
4137c05bc31SNeel Natu 	atomic_store_rel_32(&vlapic->lvt_last[idx], val);
4147c05bc31SNeel Natu }
415fb03ca4eSNeel Natu 
4167c05bc31SNeel Natu static void
4177c05bc31SNeel Natu vlapic_mask_lvts(struct vlapic *vlapic)
4187c05bc31SNeel Natu {
4197c05bc31SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
4207c05bc31SNeel Natu 
4217c05bc31SNeel Natu 	lapic->lvt_cmci |= APIC_LVT_M;
4227c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_CMCI_LVT);
4237c05bc31SNeel Natu 
4247c05bc31SNeel Natu 	lapic->lvt_timer |= APIC_LVT_M;
4257c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_TIMER_LVT);
4267c05bc31SNeel Natu 
4277c05bc31SNeel Natu 	lapic->lvt_thermal |= APIC_LVT_M;
4287c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_THERM_LVT);
4297c05bc31SNeel Natu 
4307c05bc31SNeel Natu 	lapic->lvt_pcint |= APIC_LVT_M;
4317c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_PERF_LVT);
4327c05bc31SNeel Natu 
4337c05bc31SNeel Natu 	lapic->lvt_lint0 |= APIC_LVT_M;
4347c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_LINT0_LVT);
4357c05bc31SNeel Natu 
4367c05bc31SNeel Natu 	lapic->lvt_lint1 |= APIC_LVT_M;
4377c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_LINT1_LVT);
4387c05bc31SNeel Natu 
4397c05bc31SNeel Natu 	lapic->lvt_error |= APIC_LVT_M;
4407c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_ERROR_LVT);
441fb03ca4eSNeel Natu }
442fb03ca4eSNeel Natu 
443330baf58SJohn Baldwin static int
4446a1e1c2cSJohn Baldwin vlapic_fire_lvt(struct vlapic *vlapic, u_int lvt)
445330baf58SJohn Baldwin {
4466a1e1c2cSJohn Baldwin 	uint32_t mode, reg, vec;
447330baf58SJohn Baldwin 
4486a1e1c2cSJohn Baldwin 	reg = atomic_load_acq_32(&vlapic->lvt_last[lvt]);
4496a1e1c2cSJohn Baldwin 
4506a1e1c2cSJohn Baldwin 	if (reg & APIC_LVT_M)
451330baf58SJohn Baldwin 		return (0);
4526a1e1c2cSJohn Baldwin 	vec = reg & APIC_LVT_VECTOR;
4536a1e1c2cSJohn Baldwin 	mode = reg & APIC_LVT_DM;
454330baf58SJohn Baldwin 
455330baf58SJohn Baldwin 	switch (mode) {
456330baf58SJohn Baldwin 	case APIC_LVT_DM_FIXED:
457330baf58SJohn Baldwin 		if (vec < 16) {
4586a1e1c2cSJohn Baldwin 			vlapic_set_error(vlapic, APIC_ESR_SEND_ILLEGAL_VECTOR,
4596a1e1c2cSJohn Baldwin 			    lvt == APIC_LVT_ERROR);
460330baf58SJohn Baldwin 			return (0);
461330baf58SJohn Baldwin 		}
4624d1e82a8SNeel Natu 		if (vlapic_set_intr_ready(vlapic, vec, false))
4633f0f4b15SJohn Baldwin 			vcpu_notify_event(vlapic->vcpu, true);
464330baf58SJohn Baldwin 		break;
465330baf58SJohn Baldwin 	case APIC_LVT_DM_NMI:
4663f0f4b15SJohn Baldwin 		vm_inject_nmi(vlapic->vcpu);
467330baf58SJohn Baldwin 		break;
468762fd208STycho Nightingale 	case APIC_LVT_DM_EXTINT:
4693f0f4b15SJohn Baldwin 		vm_inject_extint(vlapic->vcpu);
470762fd208STycho Nightingale 		break;
471330baf58SJohn Baldwin 	default:
472330baf58SJohn Baldwin 		// Other modes ignored
473330baf58SJohn Baldwin 		return (0);
474330baf58SJohn Baldwin 	}
475330baf58SJohn Baldwin 	return (1);
476330baf58SJohn Baldwin }
477330baf58SJohn Baldwin 
478366f6083SPeter Grehan #if 1
479366f6083SPeter Grehan static void
480366f6083SPeter Grehan dump_isrvec_stk(struct vlapic *vlapic)
481366f6083SPeter Grehan {
482366f6083SPeter Grehan 	int i;
483366f6083SPeter Grehan 	uint32_t *isrptr;
484366f6083SPeter Grehan 
485de5ea6b6SNeel Natu 	isrptr = &vlapic->apic_page->isr0;
486366f6083SPeter Grehan 	for (i = 0; i < 8; i++)
487366f6083SPeter Grehan 		printf("ISR%d 0x%08x\n", i, isrptr[i * 4]);
488366f6083SPeter Grehan 
489366f6083SPeter Grehan 	for (i = 0; i <= vlapic->isrvec_stk_top; i++)
490366f6083SPeter Grehan 		printf("isrvec_stk[%d] = %d\n", i, vlapic->isrvec_stk[i]);
491366f6083SPeter Grehan }
492366f6083SPeter Grehan #endif
493366f6083SPeter Grehan 
494366f6083SPeter Grehan /*
495366f6083SPeter Grehan  * Algorithm adopted from section "Interrupt, Task and Processor Priority"
496366f6083SPeter Grehan  * in Intel Architecture Manual Vol 3a.
497366f6083SPeter Grehan  */
498366f6083SPeter Grehan static void
499366f6083SPeter Grehan vlapic_update_ppr(struct vlapic *vlapic)
500366f6083SPeter Grehan {
501366f6083SPeter Grehan 	int isrvec, tpr, ppr;
502366f6083SPeter Grehan 
503366f6083SPeter Grehan 	/*
504366f6083SPeter Grehan 	 * Note that the value on the stack at index 0 is always 0.
505366f6083SPeter Grehan 	 *
506366f6083SPeter Grehan 	 * This is a placeholder for the value of ISRV when none of the
507366f6083SPeter Grehan 	 * bits is set in the ISRx registers.
508366f6083SPeter Grehan 	 */
509366f6083SPeter Grehan 	isrvec = vlapic->isrvec_stk[vlapic->isrvec_stk_top];
510de5ea6b6SNeel Natu 	tpr = vlapic->apic_page->tpr;
511366f6083SPeter Grehan 
512366f6083SPeter Grehan #if 1
513366f6083SPeter Grehan 	{
514366f6083SPeter Grehan 		int i, lastprio, curprio, vector, idx;
515366f6083SPeter Grehan 		uint32_t *isrptr;
516366f6083SPeter Grehan 
517366f6083SPeter Grehan 		if (vlapic->isrvec_stk_top == 0 && isrvec != 0)
518366f6083SPeter Grehan 			panic("isrvec_stk is corrupted: %d", isrvec);
519366f6083SPeter Grehan 
520366f6083SPeter Grehan 		/*
521366f6083SPeter Grehan 		 * Make sure that the priority of the nested interrupts is
522366f6083SPeter Grehan 		 * always increasing.
523366f6083SPeter Grehan 		 */
524366f6083SPeter Grehan 		lastprio = -1;
525366f6083SPeter Grehan 		for (i = 1; i <= vlapic->isrvec_stk_top; i++) {
526366f6083SPeter Grehan 			curprio = PRIO(vlapic->isrvec_stk[i]);
527366f6083SPeter Grehan 			if (curprio <= lastprio) {
528366f6083SPeter Grehan 				dump_isrvec_stk(vlapic);
529366f6083SPeter Grehan 				panic("isrvec_stk does not satisfy invariant");
530366f6083SPeter Grehan 			}
531366f6083SPeter Grehan 			lastprio = curprio;
532366f6083SPeter Grehan 		}
533366f6083SPeter Grehan 
534366f6083SPeter Grehan 		/*
535366f6083SPeter Grehan 		 * Make sure that each bit set in the ISRx registers has a
536366f6083SPeter Grehan 		 * corresponding entry on the isrvec stack.
537366f6083SPeter Grehan 		 */
538366f6083SPeter Grehan 		i = 1;
539de5ea6b6SNeel Natu 		isrptr = &vlapic->apic_page->isr0;
540366f6083SPeter Grehan 		for (vector = 0; vector < 256; vector++) {
541366f6083SPeter Grehan 			idx = (vector / 32) * 4;
542366f6083SPeter Grehan 			if (isrptr[idx] & (1 << (vector % 32))) {
543366f6083SPeter Grehan 				if (i > vlapic->isrvec_stk_top ||
544366f6083SPeter Grehan 				    vlapic->isrvec_stk[i] != vector) {
545366f6083SPeter Grehan 					dump_isrvec_stk(vlapic);
546366f6083SPeter Grehan 					panic("ISR and isrvec_stk out of sync");
547366f6083SPeter Grehan 				}
548366f6083SPeter Grehan 				i++;
549366f6083SPeter Grehan 			}
550366f6083SPeter Grehan 		}
551366f6083SPeter Grehan 	}
552366f6083SPeter Grehan #endif
553366f6083SPeter Grehan 
554366f6083SPeter Grehan 	if (PRIO(tpr) >= PRIO(isrvec))
555366f6083SPeter Grehan 		ppr = tpr;
556366f6083SPeter Grehan 	else
557366f6083SPeter Grehan 		ppr = isrvec & 0xf0;
558366f6083SPeter Grehan 
559de5ea6b6SNeel Natu 	vlapic->apic_page->ppr = ppr;
560366f6083SPeter Grehan 	VLAPIC_CTR1(vlapic, "vlapic_update_ppr 0x%02x", ppr);
561366f6083SPeter Grehan }
562366f6083SPeter Grehan 
5631bc51badSMichael Reifenberger void
5641bc51badSMichael Reifenberger vlapic_sync_tpr(struct vlapic *vlapic)
5651bc51badSMichael Reifenberger {
5661bc51badSMichael Reifenberger 	vlapic_update_ppr(vlapic);
5671bc51badSMichael Reifenberger }
5681bc51badSMichael Reifenberger 
56944e2f0feSNeel Natu static VMM_STAT(VLAPIC_GRATUITOUS_EOI, "EOI without any in-service interrupt");
57044e2f0feSNeel Natu 
571366f6083SPeter Grehan static void
572366f6083SPeter Grehan vlapic_process_eoi(struct vlapic *vlapic)
573366f6083SPeter Grehan {
574de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
575b5b28fc9SNeel Natu 	uint32_t	*isrptr, *tmrptr;
576b5b28fc9SNeel Natu 	int		i, idx, bitpos, vector;
577366f6083SPeter Grehan 
578366f6083SPeter Grehan 	isrptr = &lapic->isr0;
579b5b28fc9SNeel Natu 	tmrptr = &lapic->tmr0;
580366f6083SPeter Grehan 
58144e2f0feSNeel Natu 	for (i = 7; i >= 0; i--) {
582366f6083SPeter Grehan 		idx = i * 4;
583366f6083SPeter Grehan 		bitpos = fls(isrptr[idx]);
584b5b28fc9SNeel Natu 		if (bitpos-- != 0) {
585366f6083SPeter Grehan 			if (vlapic->isrvec_stk_top <= 0) {
586366f6083SPeter Grehan 				panic("invalid vlapic isrvec_stk_top %d",
587366f6083SPeter Grehan 				      vlapic->isrvec_stk_top);
588366f6083SPeter Grehan 			}
589b5b28fc9SNeel Natu 			isrptr[idx] &= ~(1 << bitpos);
59044e2f0feSNeel Natu 			vector = i * 32 + bitpos;
591d030f941SJohn Baldwin 			VLAPIC_CTR1(vlapic, "EOI vector %d", vector);
592366f6083SPeter Grehan 			VLAPIC_CTR_ISR(vlapic, "vlapic_process_eoi");
593366f6083SPeter Grehan 			vlapic->isrvec_stk_top--;
594366f6083SPeter Grehan 			vlapic_update_ppr(vlapic);
595b5b28fc9SNeel Natu 			if ((tmrptr[idx] & (1 << bitpos)) != 0) {
596e42c24d5SJohn Baldwin 				vioapic_process_eoi(vlapic->vm, vector);
597b5b28fc9SNeel Natu 			}
598366f6083SPeter Grehan 			return;
599366f6083SPeter Grehan 		}
600366f6083SPeter Grehan 	}
601d030f941SJohn Baldwin 	VLAPIC_CTR0(vlapic, "Gratuitous EOI");
6023dc3d32aSJohn Baldwin 	vmm_stat_incr(vlapic->vcpu, VLAPIC_GRATUITOUS_EOI, 1);
603366f6083SPeter Grehan }
604366f6083SPeter Grehan 
605366f6083SPeter Grehan static __inline int
606fb03ca4eSNeel Natu vlapic_get_lvt_field(uint32_t lvt, uint32_t mask)
607366f6083SPeter Grehan {
608fb03ca4eSNeel Natu 
609fb03ca4eSNeel Natu 	return (lvt & mask);
610366f6083SPeter Grehan }
611366f6083SPeter Grehan 
612366f6083SPeter Grehan static __inline int
613366f6083SPeter Grehan vlapic_periodic_timer(struct vlapic *vlapic)
614366f6083SPeter Grehan {
615fb03ca4eSNeel Natu 	uint32_t lvt;
616366f6083SPeter Grehan 
617366f6083SPeter Grehan 	lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_TIMER_LVT);
618366f6083SPeter Grehan 
619366f6083SPeter Grehan 	return (vlapic_get_lvt_field(lvt, APIC_LVTT_TM_PERIODIC));
620366f6083SPeter Grehan }
621366f6083SPeter Grehan 
622330baf58SJohn Baldwin static VMM_STAT(VLAPIC_INTR_ERROR, "error interrupts generated by vlapic");
623330baf58SJohn Baldwin 
6246a1e1c2cSJohn Baldwin static void
6256a1e1c2cSJohn Baldwin vlapic_set_error(struct vlapic *vlapic, uint32_t mask, bool lvt_error)
626330baf58SJohn Baldwin {
627330baf58SJohn Baldwin 
628330baf58SJohn Baldwin 	vlapic->esr_pending |= mask;
629330baf58SJohn Baldwin 
6306a1e1c2cSJohn Baldwin 	/*
6316a1e1c2cSJohn Baldwin 	 * Avoid infinite recursion if the error LVT itself is configured with
6326a1e1c2cSJohn Baldwin 	 * an illegal vector.
6336a1e1c2cSJohn Baldwin 	 */
6346a1e1c2cSJohn Baldwin 	if (lvt_error)
6356a1e1c2cSJohn Baldwin 		return;
6366a1e1c2cSJohn Baldwin 
6376a1e1c2cSJohn Baldwin 	if (vlapic_fire_lvt(vlapic, APIC_LVT_ERROR)) {
6383dc3d32aSJohn Baldwin 		vmm_stat_incr(vlapic->vcpu, VLAPIC_INTR_ERROR, 1);
639330baf58SJohn Baldwin 	}
640330baf58SJohn Baldwin }
641330baf58SJohn Baldwin 
64277d8fd9bSNeel Natu static VMM_STAT(VLAPIC_INTR_TIMER, "timer interrupts generated by vlapic");
64377d8fd9bSNeel Natu 
644366f6083SPeter Grehan static void
645366f6083SPeter Grehan vlapic_fire_timer(struct vlapic *vlapic)
646366f6083SPeter Grehan {
647fb03ca4eSNeel Natu 
648fb03ca4eSNeel Natu 	KASSERT(VLAPIC_TIMER_LOCKED(vlapic), ("vlapic_fire_timer not locked"));
649366f6083SPeter Grehan 
6506a1e1c2cSJohn Baldwin 	if (vlapic_fire_lvt(vlapic, APIC_LVT_TIMER)) {
6519d8d8e3eSNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic timer fired");
6523dc3d32aSJohn Baldwin 		vmm_stat_incr(vlapic->vcpu, VLAPIC_INTR_TIMER, 1);
653366f6083SPeter Grehan 	}
654366f6083SPeter Grehan }
655366f6083SPeter Grehan 
656330baf58SJohn Baldwin static VMM_STAT(VLAPIC_INTR_CMC,
657330baf58SJohn Baldwin     "corrected machine check interrupts generated by vlapic");
658330baf58SJohn Baldwin 
659330baf58SJohn Baldwin void
660330baf58SJohn Baldwin vlapic_fire_cmci(struct vlapic *vlapic)
661330baf58SJohn Baldwin {
662330baf58SJohn Baldwin 
6636a1e1c2cSJohn Baldwin 	if (vlapic_fire_lvt(vlapic, APIC_LVT_CMCI)) {
6643dc3d32aSJohn Baldwin 		vmm_stat_incr(vlapic->vcpu, VLAPIC_INTR_CMC, 1);
665330baf58SJohn Baldwin 	}
666330baf58SJohn Baldwin }
667330baf58SJohn Baldwin 
6687c05bc31SNeel Natu static VMM_STAT_ARRAY(LVTS_TRIGGERRED, VLAPIC_MAXLVT_INDEX + 1,
669330baf58SJohn Baldwin     "lvts triggered");
670330baf58SJohn Baldwin 
671330baf58SJohn Baldwin int
672330baf58SJohn Baldwin vlapic_trigger_lvt(struct vlapic *vlapic, int vector)
673330baf58SJohn Baldwin {
674330baf58SJohn Baldwin 
675762fd208STycho Nightingale 	if (vlapic_enabled(vlapic) == false) {
676762fd208STycho Nightingale 		/*
677762fd208STycho Nightingale 		 * When the local APIC is global/hardware disabled,
678762fd208STycho Nightingale 		 * LINT[1:0] pins are configured as INTR and NMI pins,
679762fd208STycho Nightingale 		 * respectively.
680762fd208STycho Nightingale 		*/
681762fd208STycho Nightingale 		switch (vector) {
682762fd208STycho Nightingale 			case APIC_LVT_LINT0:
6833f0f4b15SJohn Baldwin 				vm_inject_extint(vlapic->vcpu);
684762fd208STycho Nightingale 				break;
685762fd208STycho Nightingale 			case APIC_LVT_LINT1:
6863f0f4b15SJohn Baldwin 				vm_inject_nmi(vlapic->vcpu);
687762fd208STycho Nightingale 				break;
688762fd208STycho Nightingale 			default:
689762fd208STycho Nightingale 				break;
690762fd208STycho Nightingale 		}
691762fd208STycho Nightingale 		return (0);
692762fd208STycho Nightingale 	}
693762fd208STycho Nightingale 
694330baf58SJohn Baldwin 	switch (vector) {
695330baf58SJohn Baldwin 	case APIC_LVT_LINT0:
696330baf58SJohn Baldwin 	case APIC_LVT_LINT1:
697330baf58SJohn Baldwin 	case APIC_LVT_TIMER:
698330baf58SJohn Baldwin 	case APIC_LVT_ERROR:
699330baf58SJohn Baldwin 	case APIC_LVT_PMC:
700330baf58SJohn Baldwin 	case APIC_LVT_THERMAL:
701330baf58SJohn Baldwin 	case APIC_LVT_CMCI:
7026a1e1c2cSJohn Baldwin 		if (vlapic_fire_lvt(vlapic, vector)) {
7033dc3d32aSJohn Baldwin 			vmm_stat_array_incr(vlapic->vcpu, LVTS_TRIGGERRED,
7043dc3d32aSJohn Baldwin 			    vector, 1);
7056a1e1c2cSJohn Baldwin 		}
706330baf58SJohn Baldwin 		break;
707330baf58SJohn Baldwin 	default:
708330baf58SJohn Baldwin 		return (EINVAL);
709330baf58SJohn Baldwin 	}
710330baf58SJohn Baldwin 	return (0);
711330baf58SJohn Baldwin }
712330baf58SJohn Baldwin 
713fb03ca4eSNeel Natu static void
7144c812fe6SMark Johnston vlapic_callout_reset(struct vlapic *vlapic, sbintime_t t)
7154c812fe6SMark Johnston {
7164c812fe6SMark Johnston 	callout_reset_sbt_curcpu(&vlapic->callout, t, 0,
7174c812fe6SMark Johnston 	    vlapic_callout_handler, vlapic, 0);
7184c812fe6SMark Johnston }
7194c812fe6SMark Johnston 
7204c812fe6SMark Johnston static void
721fb03ca4eSNeel Natu vlapic_callout_handler(void *arg)
722fb03ca4eSNeel Natu {
723fb03ca4eSNeel Natu 	struct vlapic *vlapic;
724fb03ca4eSNeel Natu 	struct bintime bt, btnow;
725fb03ca4eSNeel Natu 	sbintime_t rem_sbt;
726fb03ca4eSNeel Natu 
727fb03ca4eSNeel Natu 	vlapic = arg;
728fb03ca4eSNeel Natu 
729fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
730fb03ca4eSNeel Natu 	if (callout_pending(&vlapic->callout))	/* callout was reset */
731fb03ca4eSNeel Natu 		goto done;
732fb03ca4eSNeel Natu 
733fb03ca4eSNeel Natu 	if (!callout_active(&vlapic->callout))	/* callout was stopped */
734fb03ca4eSNeel Natu 		goto done;
735fb03ca4eSNeel Natu 
736fb03ca4eSNeel Natu 	callout_deactivate(&vlapic->callout);
737fb03ca4eSNeel Natu 
738fb03ca4eSNeel Natu 	vlapic_fire_timer(vlapic);
739fb03ca4eSNeel Natu 
740fb03ca4eSNeel Natu 	if (vlapic_periodic_timer(vlapic)) {
741fb03ca4eSNeel Natu 		binuptime(&btnow);
742fb03ca4eSNeel Natu 		KASSERT(bintime_cmp(&btnow, &vlapic->timer_fire_bt, >=),
743fb03ca4eSNeel Natu 		    ("vlapic callout at %#lx.%#lx, expected at %#lx.#%lx",
744fb03ca4eSNeel Natu 		    btnow.sec, btnow.frac, vlapic->timer_fire_bt.sec,
745fb03ca4eSNeel Natu 		    vlapic->timer_fire_bt.frac));
746fb03ca4eSNeel Natu 
747fb03ca4eSNeel Natu 		/*
748fb03ca4eSNeel Natu 		 * Compute the delta between when the timer was supposed to
749fb03ca4eSNeel Natu 		 * fire and the present time.
750fb03ca4eSNeel Natu 		 */
751fb03ca4eSNeel Natu 		bt = btnow;
752fb03ca4eSNeel Natu 		bintime_sub(&bt, &vlapic->timer_fire_bt);
753fb03ca4eSNeel Natu 
754fb03ca4eSNeel Natu 		rem_sbt = bttosbt(vlapic->timer_period_bt);
755fb03ca4eSNeel Natu 		if (bintime_cmp(&bt, &vlapic->timer_period_bt, <)) {
756fb03ca4eSNeel Natu 			/*
757fb03ca4eSNeel Natu 			 * Adjust the time until the next countdown downward
758fb03ca4eSNeel Natu 			 * to account for the lost time.
759fb03ca4eSNeel Natu 			 */
760fb03ca4eSNeel Natu 			rem_sbt -= bttosbt(bt);
761fb03ca4eSNeel Natu 		} else {
762fb03ca4eSNeel Natu 			/*
763fb03ca4eSNeel Natu 			 * If the delta is greater than the timer period then
764fb03ca4eSNeel Natu 			 * just reset our time base instead of trying to catch
765fb03ca4eSNeel Natu 			 * up.
766fb03ca4eSNeel Natu 			 */
767fb03ca4eSNeel Natu 			vlapic->timer_fire_bt = btnow;
768fb03ca4eSNeel Natu 			VLAPIC_CTR2(vlapic, "vlapic timer lagging by %lu "
769fb03ca4eSNeel Natu 			    "usecs, period is %lu usecs - resetting time base",
770fb03ca4eSNeel Natu 			    bttosbt(bt) / SBT_1US,
771fb03ca4eSNeel Natu 			    bttosbt(vlapic->timer_period_bt) / SBT_1US);
772fb03ca4eSNeel Natu 		}
773fb03ca4eSNeel Natu 
774fb03ca4eSNeel Natu 		bintime_add(&vlapic->timer_fire_bt, &vlapic->timer_period_bt);
7754c812fe6SMark Johnston 		vlapic_callout_reset(vlapic, rem_sbt);
776fb03ca4eSNeel Natu 	}
777fb03ca4eSNeel Natu done:
778fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
779fb03ca4eSNeel Natu }
780fb03ca4eSNeel Natu 
781fafe8844SNeel Natu void
782fafe8844SNeel Natu vlapic_icrtmr_write_handler(struct vlapic *vlapic)
783fb03ca4eSNeel Natu {
784fb03ca4eSNeel Natu 	struct LAPIC *lapic;
785fb03ca4eSNeel Natu 	sbintime_t sbt;
786fafe8844SNeel Natu 	uint32_t icr_timer;
787fb03ca4eSNeel Natu 
788fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
789fb03ca4eSNeel Natu 
790de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
791fafe8844SNeel Natu 	icr_timer = lapic->icr_timer;
792fb03ca4eSNeel Natu 
793fb03ca4eSNeel Natu 	vlapic->timer_period_bt = vlapic->timer_freq_bt;
794fb03ca4eSNeel Natu 	bintime_mul(&vlapic->timer_period_bt, icr_timer);
795fb03ca4eSNeel Natu 
796fb03ca4eSNeel Natu 	if (icr_timer != 0) {
797fb03ca4eSNeel Natu 		binuptime(&vlapic->timer_fire_bt);
798fb03ca4eSNeel Natu 		bintime_add(&vlapic->timer_fire_bt, &vlapic->timer_period_bt);
799fb03ca4eSNeel Natu 
800fb03ca4eSNeel Natu 		sbt = bttosbt(vlapic->timer_period_bt);
8014c812fe6SMark Johnston 		vlapic_callout_reset(vlapic, sbt);
802fb03ca4eSNeel Natu 	} else
803fb03ca4eSNeel Natu 		callout_stop(&vlapic->callout);
804fb03ca4eSNeel Natu 
805fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
806fb03ca4eSNeel Natu }
807fb03ca4eSNeel Natu 
8084f8be175SNeel Natu /*
8094f8be175SNeel Natu  * This function populates 'dmask' with the set of vcpus that match the
8104f8be175SNeel Natu  * addressing specified by the (dest, phys, lowprio) tuple.
8114f8be175SNeel Natu  *
8124f8be175SNeel Natu  * 'x2apic_dest' specifies whether 'dest' is interpreted as x2APIC (32-bit)
8134f8be175SNeel Natu  * or xAPIC (8-bit) destination field.
8144f8be175SNeel Natu  */
8154f8be175SNeel Natu static void
8164f8be175SNeel Natu vlapic_calcdest(struct vm *vm, cpuset_t *dmask, uint32_t dest, bool phys,
8174f8be175SNeel Natu     bool lowprio, bool x2apic_dest)
8184f8be175SNeel Natu {
8194f8be175SNeel Natu 	struct vlapic *vlapic;
8204f8be175SNeel Natu 	uint32_t dfr, ldr, ldest, cluster;
8214f8be175SNeel Natu 	uint32_t mda_flat_ldest, mda_cluster_ldest, mda_ldest, mda_cluster_id;
8224f8be175SNeel Natu 	cpuset_t amask;
8234f8be175SNeel Natu 	int vcpuid;
8244f8be175SNeel Natu 
8254f8be175SNeel Natu 	if ((x2apic_dest && dest == 0xffffffff) ||
8264f8be175SNeel Natu 	    (!x2apic_dest && dest == 0xff)) {
8274f8be175SNeel Natu 		/*
8284f8be175SNeel Natu 		 * Broadcast in both logical and physical modes.
8294f8be175SNeel Natu 		 */
8304f8be175SNeel Natu 		*dmask = vm_active_cpus(vm);
8314f8be175SNeel Natu 		return;
8324f8be175SNeel Natu 	}
8334f8be175SNeel Natu 
8344f8be175SNeel Natu 	if (phys) {
8354f8be175SNeel Natu 		/*
8364f8be175SNeel Natu 		 * Physical mode: destination is APIC ID.
8374f8be175SNeel Natu 		 */
8384f8be175SNeel Natu 		CPU_ZERO(dmask);
8394f8be175SNeel Natu 		vcpuid = vm_apicid2vcpuid(vm, dest);
840e5506316SKonstantin Belousov 		amask = vm_active_cpus(vm);
841e5506316SKonstantin Belousov 		if (vcpuid < vm_get_maxcpus(vm) && CPU_ISSET(vcpuid, &amask))
8424f8be175SNeel Natu 			CPU_SET(vcpuid, dmask);
8434f8be175SNeel Natu 	} else {
8444f8be175SNeel Natu 		/*
8454f8be175SNeel Natu 		 * In the "Flat Model" the MDA is interpreted as an 8-bit wide
846500eb14aSPedro F. Giffuni 		 * bitmask. This model is only available in the xAPIC mode.
8474f8be175SNeel Natu 		 */
8484f8be175SNeel Natu 		mda_flat_ldest = dest & 0xff;
8494f8be175SNeel Natu 
8504f8be175SNeel Natu 		/*
8514f8be175SNeel Natu 		 * In the "Cluster Model" the MDA is used to identify a
8524f8be175SNeel Natu 		 * specific cluster and a set of APICs in that cluster.
8534f8be175SNeel Natu 		 */
8544f8be175SNeel Natu 		if (x2apic_dest) {
8554f8be175SNeel Natu 			mda_cluster_id = dest >> 16;
8564f8be175SNeel Natu 			mda_cluster_ldest = dest & 0xffff;
8574f8be175SNeel Natu 		} else {
8584f8be175SNeel Natu 			mda_cluster_id = (dest >> 4) & 0xf;
8594f8be175SNeel Natu 			mda_cluster_ldest = dest & 0xf;
8604f8be175SNeel Natu 		}
8614f8be175SNeel Natu 
8624f8be175SNeel Natu 		/*
8634f8be175SNeel Natu 		 * Logical mode: match each APIC that has a bit set
86428323addSBryan Drewery 		 * in its LDR that matches a bit in the ldest.
8654f8be175SNeel Natu 		 */
8664f8be175SNeel Natu 		CPU_ZERO(dmask);
8674f8be175SNeel Natu 		amask = vm_active_cpus(vm);
868de855429SMark Johnston 		CPU_FOREACH_ISSET(vcpuid, &amask) {
869d3956e46SJohn Baldwin 			vlapic = vm_lapic(vm_vcpu(vm, vcpuid));
8703f0ddc7cSNeel Natu 			dfr = vlapic->apic_page->dfr;
8713f0ddc7cSNeel Natu 			ldr = vlapic->apic_page->ldr;
8724f8be175SNeel Natu 
8734f8be175SNeel Natu 			if ((dfr & APIC_DFR_MODEL_MASK) ==
8744f8be175SNeel Natu 			    APIC_DFR_MODEL_FLAT) {
8754f8be175SNeel Natu 				ldest = ldr >> 24;
8764f8be175SNeel Natu 				mda_ldest = mda_flat_ldest;
8774f8be175SNeel Natu 			} else if ((dfr & APIC_DFR_MODEL_MASK) ==
8784f8be175SNeel Natu 			    APIC_DFR_MODEL_CLUSTER) {
8794f8be175SNeel Natu 				if (x2apic(vlapic)) {
8804f8be175SNeel Natu 					cluster = ldr >> 16;
8814f8be175SNeel Natu 					ldest = ldr & 0xffff;
8824f8be175SNeel Natu 				} else {
8834f8be175SNeel Natu 					cluster = ldr >> 28;
8844f8be175SNeel Natu 					ldest = (ldr >> 24) & 0xf;
8854f8be175SNeel Natu 				}
8864f8be175SNeel Natu 				if (cluster != mda_cluster_id)
8874f8be175SNeel Natu 					continue;
8884f8be175SNeel Natu 				mda_ldest = mda_cluster_ldest;
8894f8be175SNeel Natu 			} else {
8904f8be175SNeel Natu 				/*
8914f8be175SNeel Natu 				 * Guest has configured a bad logical
8924f8be175SNeel Natu 				 * model for this vcpu - skip it.
8934f8be175SNeel Natu 				 */
8944f8be175SNeel Natu 				VLAPIC_CTR1(vlapic, "vlapic has bad logical "
8954f8be175SNeel Natu 				    "model %x - cannot deliver interrupt", dfr);
8964f8be175SNeel Natu 				continue;
8974f8be175SNeel Natu 			}
8984f8be175SNeel Natu 
8994f8be175SNeel Natu 			if ((mda_ldest & ldest) != 0) {
9004f8be175SNeel Natu 				CPU_SET(vcpuid, dmask);
9014f8be175SNeel Natu 				if (lowprio)
9024f8be175SNeel Natu 					break;
9034f8be175SNeel Natu 			}
9044f8be175SNeel Natu 		}
9054f8be175SNeel Natu 	}
9064f8be175SNeel Natu }
9074f8be175SNeel Natu 
908d5118d0fSJohn Baldwin static VMM_STAT_ARRAY(IPIS_SENT, VMM_STAT_NELEMS_VCPU, "ipis sent to vcpu");
9090acb0d84SNeel Natu 
910051f2bd1SNeel Natu static void
911051f2bd1SNeel Natu vlapic_set_tpr(struct vlapic *vlapic, uint8_t val)
912051f2bd1SNeel Natu {
913051f2bd1SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
914051f2bd1SNeel Natu 
91579ad53fbSNeel Natu 	if (lapic->tpr != val) {
916d030f941SJohn Baldwin 		VLAPIC_CTR2(vlapic, "vlapic TPR changed from %#x to %#x",
917d030f941SJohn Baldwin 		    lapic->tpr, val);
918051f2bd1SNeel Natu 		lapic->tpr = val;
919051f2bd1SNeel Natu 		vlapic_update_ppr(vlapic);
920051f2bd1SNeel Natu 	}
92179ad53fbSNeel Natu }
922051f2bd1SNeel Natu 
923051f2bd1SNeel Natu static uint8_t
924051f2bd1SNeel Natu vlapic_get_tpr(struct vlapic *vlapic)
925051f2bd1SNeel Natu {
926051f2bd1SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
927051f2bd1SNeel Natu 
928051f2bd1SNeel Natu 	return (lapic->tpr);
929051f2bd1SNeel Natu }
930051f2bd1SNeel Natu 
931051f2bd1SNeel Natu void
932051f2bd1SNeel Natu vlapic_set_cr8(struct vlapic *vlapic, uint64_t val)
933051f2bd1SNeel Natu {
934051f2bd1SNeel Natu 	uint8_t tpr;
935051f2bd1SNeel Natu 
936051f2bd1SNeel Natu 	if (val & ~0xf) {
937d3956e46SJohn Baldwin 		vm_inject_gp(vlapic->vcpu);
938051f2bd1SNeel Natu 		return;
939051f2bd1SNeel Natu 	}
940051f2bd1SNeel Natu 
941051f2bd1SNeel Natu 	tpr = val << 4;
942051f2bd1SNeel Natu 	vlapic_set_tpr(vlapic, tpr);
943051f2bd1SNeel Natu }
944051f2bd1SNeel Natu 
945051f2bd1SNeel Natu uint64_t
946051f2bd1SNeel Natu vlapic_get_cr8(struct vlapic *vlapic)
947051f2bd1SNeel Natu {
948051f2bd1SNeel Natu 	uint8_t tpr;
949051f2bd1SNeel Natu 
950051f2bd1SNeel Natu 	tpr = vlapic_get_tpr(vlapic);
951051f2bd1SNeel Natu 	return (tpr >> 4);
952051f2bd1SNeel Natu }
953051f2bd1SNeel Natu 
9542a2a64c4SCorvin Köhne static bool
9552a2a64c4SCorvin Köhne vlapic_is_icr_valid(uint64_t icrval)
9562a2a64c4SCorvin Köhne {
9572a2a64c4SCorvin Köhne 	uint32_t mode = icrval & APIC_DELMODE_MASK;
9582a2a64c4SCorvin Köhne 	uint32_t level = icrval & APIC_LEVEL_MASK;
9592a2a64c4SCorvin Köhne 	uint32_t trigger = icrval & APIC_TRIGMOD_MASK;
9602a2a64c4SCorvin Köhne 	uint32_t shorthand = icrval & APIC_DEST_MASK;
9612a2a64c4SCorvin Köhne 
9622a2a64c4SCorvin Köhne 	switch (mode) {
9632a2a64c4SCorvin Köhne 	case APIC_DELMODE_FIXED:
9642a2a64c4SCorvin Köhne 		if (trigger == APIC_TRIGMOD_EDGE)
9652a2a64c4SCorvin Köhne 			return (true);
9662a2a64c4SCorvin Köhne 		/*
9672a2a64c4SCorvin Köhne 		 * AMD allows a level assert IPI and Intel converts a level
9682a2a64c4SCorvin Köhne 		 * assert IPI into an edge IPI.
9692a2a64c4SCorvin Köhne 		 */
9702a2a64c4SCorvin Köhne 		if (trigger == APIC_TRIGMOD_LEVEL && level == APIC_LEVEL_ASSERT)
9712a2a64c4SCorvin Köhne 			return (true);
9722a2a64c4SCorvin Köhne 		break;
9732a2a64c4SCorvin Köhne 	case APIC_DELMODE_LOWPRIO:
9742a2a64c4SCorvin Köhne 	case APIC_DELMODE_SMI:
9752a2a64c4SCorvin Köhne 	case APIC_DELMODE_NMI:
9762a2a64c4SCorvin Köhne 	case APIC_DELMODE_INIT:
9772a2a64c4SCorvin Köhne 		if (trigger == APIC_TRIGMOD_EDGE &&
9782a2a64c4SCorvin Köhne 		    (shorthand == APIC_DEST_DESTFLD ||
9792a2a64c4SCorvin Köhne 			shorthand == APIC_DEST_ALLESELF))
9802a2a64c4SCorvin Köhne 			return (true);
9812a2a64c4SCorvin Köhne 		/*
9822a2a64c4SCorvin Köhne 		 * AMD allows a level assert IPI and Intel converts a level
9832a2a64c4SCorvin Köhne 		 * assert IPI into an edge IPI.
9842a2a64c4SCorvin Köhne 		 */
9852a2a64c4SCorvin Köhne 		if (trigger == APIC_TRIGMOD_LEVEL &&
9862a2a64c4SCorvin Köhne 		    level == APIC_LEVEL_ASSERT &&
9872a2a64c4SCorvin Köhne 		    (shorthand == APIC_DEST_DESTFLD ||
9882a2a64c4SCorvin Köhne 			shorthand == APIC_DEST_ALLESELF))
9892a2a64c4SCorvin Köhne 			return (true);
9902a2a64c4SCorvin Köhne 		/*
9912a2a64c4SCorvin Köhne 		 * An level triggered deassert INIT is defined in the Intel
9922a2a64c4SCorvin Köhne 		 * Multiprocessor Specification and the Intel Software Developer
9932a2a64c4SCorvin Köhne 		 * Manual. Due to the MPS it's required to send a level assert
9942a2a64c4SCorvin Köhne 		 * INIT to a cpu and then a level deassert INIT. Some operating
9952a2a64c4SCorvin Köhne 		 * systems e.g. FreeBSD or Linux use that algorithm. According
9962a2a64c4SCorvin Köhne 		 * to the SDM a level deassert INIT is only supported by Pentium
9972a2a64c4SCorvin Köhne 		 * and P6 processors. It's always send to all cpus regardless of
9982a2a64c4SCorvin Köhne 		 * the destination or shorthand field. It resets the arbitration
9992a2a64c4SCorvin Köhne 		 * id register. This register is not software accessible and
10002a2a64c4SCorvin Köhne 		 * only required for the APIC bus arbitration. So, the level
10012a2a64c4SCorvin Köhne 		 * deassert INIT doesn't need any emulation and we should ignore
10022a2a64c4SCorvin Köhne 		 * it. The SDM also defines that newer processors don't support
10032a2a64c4SCorvin Köhne 		 * the level deassert INIT and it's not valid any more. As it's
10042a2a64c4SCorvin Köhne 		 * defined for older systems, it can't be invalid per se.
10052a2a64c4SCorvin Köhne 		 * Otherwise, backward compatibility would be broken. However,
10062a2a64c4SCorvin Köhne 		 * when returning false here, it'll be ignored which is the
10072a2a64c4SCorvin Köhne 		 * desired behaviour.
10082a2a64c4SCorvin Köhne 		 */
10092a2a64c4SCorvin Köhne 		if (mode == APIC_DELMODE_INIT &&
10102a2a64c4SCorvin Köhne 		    trigger == APIC_TRIGMOD_LEVEL &&
10112a2a64c4SCorvin Köhne 		    level == APIC_LEVEL_DEASSERT)
10122a2a64c4SCorvin Köhne 			return (false);
10132a2a64c4SCorvin Köhne 		break;
10142a2a64c4SCorvin Köhne 	case APIC_DELMODE_STARTUP:
10152a2a64c4SCorvin Köhne 		if (shorthand == APIC_DEST_DESTFLD ||
10162a2a64c4SCorvin Köhne 		    shorthand == APIC_DEST_ALLESELF)
10172a2a64c4SCorvin Köhne 			return (true);
10182a2a64c4SCorvin Köhne 		break;
10192a2a64c4SCorvin Köhne 	case APIC_DELMODE_RR:
10202a2a64c4SCorvin Köhne 		/* Only available on AMD! */
10212a2a64c4SCorvin Köhne 		if (trigger == APIC_TRIGMOD_EDGE &&
10222a2a64c4SCorvin Köhne 		    shorthand == APIC_DEST_DESTFLD)
10232a2a64c4SCorvin Köhne 			return (true);
10242a2a64c4SCorvin Köhne 		break;
10252a2a64c4SCorvin Köhne 	case APIC_DELMODE_RESV:
10262a2a64c4SCorvin Köhne 		return (false);
10272a2a64c4SCorvin Köhne 	default:
10282a2a64c4SCorvin Köhne 		__assert_unreachable();
10292a2a64c4SCorvin Köhne 	}
10302a2a64c4SCorvin Köhne 
10312a2a64c4SCorvin Köhne 	return (false);
10322a2a64c4SCorvin Köhne }
10332a2a64c4SCorvin Köhne 
1034fafe8844SNeel Natu int
1035fafe8844SNeel Natu vlapic_icrlo_write_handler(struct vlapic *vlapic, bool *retu)
1036366f6083SPeter Grehan {
1037366f6083SPeter Grehan 	int i;
10384f8be175SNeel Natu 	bool phys;
10390bda8d3eSCorvin Köhne 	cpuset_t dmask, ipimask;
1040fafe8844SNeel Natu 	uint64_t icrval;
10410bda8d3eSCorvin Köhne 	uint32_t dest, vec, mode, shorthand;
10423f0f4b15SJohn Baldwin 	struct vcpu *vcpu;
1043edf89256SNeel Natu 	struct vm_exit *vmexit;
1044fafe8844SNeel Natu 	struct LAPIC *lapic;
1045fafe8844SNeel Natu 
1046fafe8844SNeel Natu 	lapic = vlapic->apic_page;
1047fafe8844SNeel Natu 	lapic->icr_lo &= ~APIC_DELSTAT_PEND;
1048fafe8844SNeel Natu 	icrval = ((uint64_t)lapic->icr_hi << 32) | lapic->icr_lo;
1049366f6083SPeter Grehan 
1050a2da7af6SNeel Natu 	if (x2apic(vlapic))
1051366f6083SPeter Grehan 		dest = icrval >> 32;
1052a2da7af6SNeel Natu 	else
1053a2da7af6SNeel Natu 		dest = icrval >> (32 + 24);
1054366f6083SPeter Grehan 	vec = icrval & APIC_VECTOR_MASK;
1055366f6083SPeter Grehan 	mode = icrval & APIC_DELMODE_MASK;
10560bda8d3eSCorvin Köhne 	phys = (icrval & APIC_DESTMODE_LOG) == 0;
10570bda8d3eSCorvin Köhne 	shorthand = icrval & APIC_DEST_MASK;
105883b65d0aSEmmanuel Vadot 
10594d1e82a8SNeel Natu 	VLAPIC_CTR2(vlapic, "icrlo 0x%016lx triggered ipi %d", icrval, vec);
10604d1e82a8SNeel Natu 
10610bda8d3eSCorvin Köhne 	switch (shorthand) {
1062366f6083SPeter Grehan 	case APIC_DEST_DESTFLD:
10630bda8d3eSCorvin Köhne 		vlapic_calcdest(vlapic->vm, &dmask, dest, phys, false, x2apic(vlapic));
1064366f6083SPeter Grehan 		break;
1065366f6083SPeter Grehan 	case APIC_DEST_SELF:
1066a5615c90SPeter Grehan 		CPU_SETOF(vlapic->vcpuid, &dmask);
1067366f6083SPeter Grehan 		break;
1068366f6083SPeter Grehan 	case APIC_DEST_ALLISELF:
1069366f6083SPeter Grehan 		dmask = vm_active_cpus(vlapic->vm);
1070366f6083SPeter Grehan 		break;
1071366f6083SPeter Grehan 	case APIC_DEST_ALLESELF:
1072a5615c90SPeter Grehan 		dmask = vm_active_cpus(vlapic->vm);
1073a5615c90SPeter Grehan 		CPU_CLR(vlapic->vcpuid, &dmask);
1074366f6083SPeter Grehan 		break;
10751e2751ddSSergey Kandaurov 	default:
10760bda8d3eSCorvin Köhne 		__assert_unreachable();
10770bda8d3eSCorvin Köhne 	}
10780bda8d3eSCorvin Köhne 
10790bda8d3eSCorvin Köhne 	/*
10802a2a64c4SCorvin Köhne 	 * Ignore invalid combinations of the icr.
10812a2a64c4SCorvin Köhne 	 */
10822a2a64c4SCorvin Köhne 	if (!vlapic_is_icr_valid(icrval)) {
10832a2a64c4SCorvin Köhne 		VLAPIC_CTR1(vlapic, "Ignoring invalid ICR %016lx", icrval);
10842a2a64c4SCorvin Köhne 		return (0);
10852a2a64c4SCorvin Köhne 	}
10862a2a64c4SCorvin Köhne 
10872a2a64c4SCorvin Köhne 	/*
10880bda8d3eSCorvin Köhne 	 * ipimask is a set of vCPUs needing userland handling of the current
10890bda8d3eSCorvin Köhne 	 * IPI.
10900bda8d3eSCorvin Köhne 	 */
10910bda8d3eSCorvin Köhne 	CPU_ZERO(&ipimask);
10920bda8d3eSCorvin Köhne 
10930bda8d3eSCorvin Köhne 	switch (mode) {
10940bda8d3eSCorvin Köhne 	case APIC_DELMODE_FIXED:
10950bda8d3eSCorvin Köhne 		if (vec < 16) {
10960bda8d3eSCorvin Köhne 			vlapic_set_error(vlapic, APIC_ESR_SEND_ILLEGAL_VECTOR,
10970bda8d3eSCorvin Köhne 			    false);
10980bda8d3eSCorvin Köhne 			VLAPIC_CTR1(vlapic, "Ignoring invalid IPI %d", vec);
10990bda8d3eSCorvin Köhne 			return (0);
1100366f6083SPeter Grehan 		}
1101366f6083SPeter Grehan 
1102de855429SMark Johnston 		CPU_FOREACH_ISSET(i, &dmask) {
11033f0f4b15SJohn Baldwin 			vcpu = vm_vcpu(vlapic->vm, i);
11043f0f4b15SJohn Baldwin 			lapic_intr_edge(vcpu, vec);
11053dc3d32aSJohn Baldwin 			vmm_stat_array_incr(vlapic->vcpu, IPIS_SENT, i, 1);
11060bda8d3eSCorvin Köhne 			VLAPIC_CTR2(vlapic,
11070bda8d3eSCorvin Köhne 			    "vlapic sending ipi %d to vcpuid %d", vec, i);
11080bda8d3eSCorvin Köhne 		}
11090bda8d3eSCorvin Köhne 
11100bda8d3eSCorvin Köhne 		break;
11110bda8d3eSCorvin Köhne 	case APIC_DELMODE_NMI:
11120bda8d3eSCorvin Köhne 		CPU_FOREACH_ISSET(i, &dmask) {
11133f0f4b15SJohn Baldwin 			vcpu = vm_vcpu(vlapic->vm, i);
11143f0f4b15SJohn Baldwin 			vm_inject_nmi(vcpu);
11150bda8d3eSCorvin Köhne 			VLAPIC_CTR1(vlapic,
11160bda8d3eSCorvin Köhne 			    "vlapic sending ipi nmi to vcpuid %d", i);
1117366f6083SPeter Grehan 		}
1118366f6083SPeter Grehan 
11190bda8d3eSCorvin Köhne 		break;
11200bda8d3eSCorvin Köhne 	case APIC_DELMODE_INIT:
1121769b884eSJohn Baldwin 		if (!vlapic->ipi_exit) {
1122769b884eSJohn Baldwin 			if (!phys)
1123769b884eSJohn Baldwin 				break;
1124769b884eSJohn Baldwin 
1125769b884eSJohn Baldwin 			i = vm_apicid2vcpuid(vlapic->vm, dest);
1126769b884eSJohn Baldwin 			if (i >= vm_get_maxcpus(vlapic->vm) ||
1127769b884eSJohn Baldwin 			    i == vlapic->vcpuid)
1128769b884eSJohn Baldwin 				break;
1129769b884eSJohn Baldwin 
1130*7c326ab5SCorvin Köhne 			CPU_SETOF(i, &ipimask);
1131*7c326ab5SCorvin Köhne 
1132769b884eSJohn Baldwin 			break;
1133edf89256SNeel Natu 		}
1134edf89256SNeel Natu 
1135769b884eSJohn Baldwin 		CPU_COPY(&dmask, &ipimask);
11360bda8d3eSCorvin Köhne 		break;
11370bda8d3eSCorvin Köhne 	case APIC_DELMODE_STARTUP:
1138769b884eSJohn Baldwin 		if (!vlapic->ipi_exit) {
1139769b884eSJohn Baldwin 			if (!phys)
1140769b884eSJohn Baldwin 				break;
1141769b884eSJohn Baldwin 
1142769b884eSJohn Baldwin 			i = vm_apicid2vcpuid(vlapic->vm, dest);
1143769b884eSJohn Baldwin 			if (i >= vm_get_maxcpus(vlapic->vm) ||
1144769b884eSJohn Baldwin 			    i == vlapic->vcpuid)
1145769b884eSJohn Baldwin 				break;
1146769b884eSJohn Baldwin 
1147*7c326ab5SCorvin Köhne 			CPU_SETOF(i, &ipimask);
1148769b884eSJohn Baldwin 
1149769b884eSJohn Baldwin 			break;
1150769b884eSJohn Baldwin 		}
1151769b884eSJohn Baldwin 
1152*7c326ab5SCorvin Köhne 		CPU_COPY(&dmask, &ipimask);
11530bda8d3eSCorvin Köhne 		break;
11540bda8d3eSCorvin Köhne 	default:
11550bda8d3eSCorvin Köhne 		return (1);
11560bda8d3eSCorvin Köhne 	}
11570bda8d3eSCorvin Köhne 
11580bda8d3eSCorvin Köhne 	if (!CPU_EMPTY(&ipimask)) {
115980cb5d84SJohn Baldwin 		vmexit = vm_exitinfo(vlapic->vcpu);
11600bda8d3eSCorvin Köhne 		vmexit->exitcode = VM_EXITCODE_IPI;
11610bda8d3eSCorvin Köhne 		vmexit->u.ipi.mode = mode;
11620bda8d3eSCorvin Köhne 		vmexit->u.ipi.vector = vec;
11630bda8d3eSCorvin Köhne 		vmexit->u.ipi.dmask = dmask;
1164edf89256SNeel Natu 
1165becd9849SNeel Natu 		*retu = true;
11660bda8d3eSCorvin Köhne 	}
1167a5a918b7SCorvin Köhne 
1168a5a918b7SCorvin Köhne 	return (0);
1169366f6083SPeter Grehan }
11700bda8d3eSCorvin Köhne 
11710bda8d3eSCorvin Köhne static void
1172d8be3d52SJohn Baldwin vlapic_handle_init(struct vcpu *vcpu, void *arg)
11730bda8d3eSCorvin Köhne {
1174d8be3d52SJohn Baldwin 	struct vlapic *vlapic = vm_lapic(vcpu);
11750bda8d3eSCorvin Köhne 
11760bda8d3eSCorvin Köhne 	vlapic_reset(vlapic);
11773fc17484SEmmanuel Vadot }
11783fc17484SEmmanuel Vadot 
11790bda8d3eSCorvin Köhne int
1180d8be3d52SJohn Baldwin vm_handle_ipi(struct vcpu *vcpu, struct vm_exit *vme, bool *retu)
11810bda8d3eSCorvin Köhne {
1182*7c326ab5SCorvin Köhne 	struct vlapic *vlapic = vm_lapic(vcpu);
1183*7c326ab5SCorvin Köhne 	cpuset_t *dmask = &vme->u.ipi.dmask;
1184*7c326ab5SCorvin Köhne 	uint8_t vec = vme->u.ipi.vector;
1185*7c326ab5SCorvin Köhne 
11860bda8d3eSCorvin Köhne 	*retu = true;
11870bda8d3eSCorvin Köhne 	switch (vme->u.ipi.mode) {
11880bda8d3eSCorvin Köhne 	case APIC_DELMODE_INIT:
1189*7c326ab5SCorvin Köhne 		vm_smp_rendezvous(vcpu, *dmask, vlapic_handle_init,
1190d8be3d52SJohn Baldwin 		    NULL);
1191*7c326ab5SCorvin Köhne 		vm_await_start(vcpu_vm(vcpu), dmask);
1192*7c326ab5SCorvin Köhne 
1193*7c326ab5SCorvin Köhne 		if (!vlapic->ipi_exit) {
1194*7c326ab5SCorvin Köhne 			*retu = false;
1195*7c326ab5SCorvin Köhne 		}
1196*7c326ab5SCorvin Köhne 
11970bda8d3eSCorvin Köhne 		break;
11980bda8d3eSCorvin Köhne 	case APIC_DELMODE_STARTUP:
1199*7c326ab5SCorvin Köhne 		/*
1200*7c326ab5SCorvin Köhne 		 * Ignore SIPIs in any state other than wait-for-SIPI
1201*7c326ab5SCorvin Köhne 		 */
1202*7c326ab5SCorvin Köhne 		*dmask = vm_start_cpus(vcpu_vm(vcpu), dmask);
1203*7c326ab5SCorvin Köhne 
1204*7c326ab5SCorvin Köhne 		if (CPU_EMPTY(dmask)) {
1205*7c326ab5SCorvin Köhne 			*retu = false;
1206*7c326ab5SCorvin Köhne 			break;
1207*7c326ab5SCorvin Köhne 		}
1208*7c326ab5SCorvin Köhne 
1209*7c326ab5SCorvin Köhne 		/*
1210*7c326ab5SCorvin Köhne 		 * Old bhyve versions don't support the IPI
1211*7c326ab5SCorvin Köhne 		 * exit. Translate it into the old style.
1212*7c326ab5SCorvin Köhne 		 */
1213*7c326ab5SCorvin Köhne 		if (!vlapic->ipi_exit) {
1214*7c326ab5SCorvin Köhne 			vme->exitcode = VM_EXITCODE_SPINUP_AP;
1215*7c326ab5SCorvin Köhne 			vme->u.spinup_ap.vcpu = CPU_FFS(dmask);
1216*7c326ab5SCorvin Köhne 			vme->u.spinup_ap.rip = vec << PAGE_SHIFT;
1217*7c326ab5SCorvin Köhne 		}
1218*7c326ab5SCorvin Köhne 
12190bda8d3eSCorvin Köhne 		break;
12200bda8d3eSCorvin Köhne 	default:
12213fc17484SEmmanuel Vadot 		return (1);
12223fc17484SEmmanuel Vadot 	}
1223366f6083SPeter Grehan 
12240bda8d3eSCorvin Köhne 	return (0);
12250bda8d3eSCorvin Köhne }
12260bda8d3eSCorvin Köhne 
1227159dd56fSNeel Natu void
1228294d0d88SNeel Natu vlapic_self_ipi_handler(struct vlapic *vlapic, uint64_t val)
1229294d0d88SNeel Natu {
1230294d0d88SNeel Natu 	int vec;
1231294d0d88SNeel Natu 
1232159dd56fSNeel Natu 	KASSERT(x2apic(vlapic), ("SELF_IPI does not exist in xAPIC mode"));
1233159dd56fSNeel Natu 
1234294d0d88SNeel Natu 	vec = val & 0xff;
12353f0f4b15SJohn Baldwin 	lapic_intr_edge(vlapic->vcpu, vec);
12363dc3d32aSJohn Baldwin 	vmm_stat_array_incr(vlapic->vcpu, IPIS_SENT, vlapic->vcpuid, 1);
1237294d0d88SNeel Natu 	VLAPIC_CTR1(vlapic, "vlapic self-ipi %d", vec);
1238294d0d88SNeel Natu }
1239294d0d88SNeel Natu 
1240366f6083SPeter Grehan int
12414d1e82a8SNeel Natu vlapic_pending_intr(struct vlapic *vlapic, int *vecptr)
1242366f6083SPeter Grehan {
1243de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1244366f6083SPeter Grehan 	int	  	 idx, i, bitpos, vector;
1245366f6083SPeter Grehan 	uint32_t	*irrptr, val;
1246366f6083SPeter Grehan 
12471bc51badSMichael Reifenberger 	vlapic_update_ppr(vlapic);
12481bc51badSMichael Reifenberger 
124988c4b8d1SNeel Natu 	if (vlapic->ops.pending_intr)
125088c4b8d1SNeel Natu 		return ((*vlapic->ops.pending_intr)(vlapic, vecptr));
125188c4b8d1SNeel Natu 
1252366f6083SPeter Grehan 	irrptr = &lapic->irr0;
1253366f6083SPeter Grehan 
125444e2f0feSNeel Natu 	for (i = 7; i >= 0; i--) {
1255366f6083SPeter Grehan 		idx = i * 4;
1256366f6083SPeter Grehan 		val = atomic_load_acq_int(&irrptr[idx]);
1257366f6083SPeter Grehan 		bitpos = fls(val);
1258366f6083SPeter Grehan 		if (bitpos != 0) {
1259366f6083SPeter Grehan 			vector = i * 32 + (bitpos - 1);
1260366f6083SPeter Grehan 			if (PRIO(vector) > PRIO(lapic->ppr)) {
1261366f6083SPeter Grehan 				VLAPIC_CTR1(vlapic, "pending intr %d", vector);
12624d1e82a8SNeel Natu 				if (vecptr != NULL)
12634d1e82a8SNeel Natu 					*vecptr = vector;
12644d1e82a8SNeel Natu 				return (1);
1265366f6083SPeter Grehan 			} else
1266366f6083SPeter Grehan 				break;
1267366f6083SPeter Grehan 		}
1268366f6083SPeter Grehan 	}
12694d1e82a8SNeel Natu 	return (0);
1270366f6083SPeter Grehan }
1271366f6083SPeter Grehan 
1272366f6083SPeter Grehan void
1273366f6083SPeter Grehan vlapic_intr_accepted(struct vlapic *vlapic, int vector)
1274366f6083SPeter Grehan {
1275de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1276366f6083SPeter Grehan 	uint32_t	*irrptr, *isrptr;
1277366f6083SPeter Grehan 	int		idx, stk_top;
1278366f6083SPeter Grehan 
127988c4b8d1SNeel Natu 	if (vlapic->ops.intr_accepted)
128088c4b8d1SNeel Natu 		return ((*vlapic->ops.intr_accepted)(vlapic, vector));
128188c4b8d1SNeel Natu 
1282366f6083SPeter Grehan 	/*
1283366f6083SPeter Grehan 	 * clear the ready bit for vector being accepted in irr
1284366f6083SPeter Grehan 	 * and set the vector as in service in isr.
1285366f6083SPeter Grehan 	 */
1286366f6083SPeter Grehan 	idx = (vector / 32) * 4;
1287366f6083SPeter Grehan 
1288366f6083SPeter Grehan 	irrptr = &lapic->irr0;
1289366f6083SPeter Grehan 	atomic_clear_int(&irrptr[idx], 1 << (vector % 32));
1290366f6083SPeter Grehan 	VLAPIC_CTR_IRR(vlapic, "vlapic_intr_accepted");
1291366f6083SPeter Grehan 
1292366f6083SPeter Grehan 	isrptr = &lapic->isr0;
1293366f6083SPeter Grehan 	isrptr[idx] |= 1 << (vector % 32);
1294366f6083SPeter Grehan 	VLAPIC_CTR_ISR(vlapic, "vlapic_intr_accepted");
1295366f6083SPeter Grehan 
1296366f6083SPeter Grehan 	/*
1297366f6083SPeter Grehan 	 * Update the PPR
1298366f6083SPeter Grehan 	 */
1299366f6083SPeter Grehan 	vlapic->isrvec_stk_top++;
1300366f6083SPeter Grehan 
1301366f6083SPeter Grehan 	stk_top = vlapic->isrvec_stk_top;
1302366f6083SPeter Grehan 	if (stk_top >= ISRVEC_STK_SIZE)
1303366f6083SPeter Grehan 		panic("isrvec_stk_top overflow %d", stk_top);
1304366f6083SPeter Grehan 
1305366f6083SPeter Grehan 	vlapic->isrvec_stk[stk_top] = vector;
1306366f6083SPeter Grehan }
1307366f6083SPeter Grehan 
13082c52dcd9SNeel Natu void
13092c52dcd9SNeel Natu vlapic_svr_write_handler(struct vlapic *vlapic)
13101c052192SNeel Natu {
13111c052192SNeel Natu 	struct LAPIC *lapic;
13122c52dcd9SNeel Natu 	uint32_t old, new, changed;
13131c052192SNeel Natu 
1314de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
13152c52dcd9SNeel Natu 
13162c52dcd9SNeel Natu 	new = lapic->svr;
13172c52dcd9SNeel Natu 	old = vlapic->svr_last;
13182c52dcd9SNeel Natu 	vlapic->svr_last = new;
13192c52dcd9SNeel Natu 
13201c052192SNeel Natu 	changed = old ^ new;
13211c052192SNeel Natu 	if ((changed & APIC_SVR_ENABLE) != 0) {
13221c052192SNeel Natu 		if ((new & APIC_SVR_ENABLE) == 0) {
1323fb03ca4eSNeel Natu 			/*
13242c52dcd9SNeel Natu 			 * The apic is now disabled so stop the apic timer
13252c52dcd9SNeel Natu 			 * and mask all the LVT entries.
1326fb03ca4eSNeel Natu 			 */
13271c052192SNeel Natu 			VLAPIC_CTR0(vlapic, "vlapic is software-disabled");
1328fb03ca4eSNeel Natu 			VLAPIC_TIMER_LOCK(vlapic);
1329fb03ca4eSNeel Natu 			callout_stop(&vlapic->callout);
1330fb03ca4eSNeel Natu 			VLAPIC_TIMER_UNLOCK(vlapic);
13312c52dcd9SNeel Natu 			vlapic_mask_lvts(vlapic);
13321c052192SNeel Natu 		} else {
1333fb03ca4eSNeel Natu 			/*
1334fb03ca4eSNeel Natu 			 * The apic is now enabled so restart the apic timer
1335fb03ca4eSNeel Natu 			 * if it is configured in periodic mode.
1336fb03ca4eSNeel Natu 			 */
13371c052192SNeel Natu 			VLAPIC_CTR0(vlapic, "vlapic is software-enabled");
1338fb03ca4eSNeel Natu 			if (vlapic_periodic_timer(vlapic))
1339fafe8844SNeel Natu 				vlapic_icrtmr_write_handler(vlapic);
13401c052192SNeel Natu 		}
13411c052192SNeel Natu 	}
13421c052192SNeel Natu }
13431c052192SNeel Natu 
1344366f6083SPeter Grehan int
134552e5c8a2SNeel Natu vlapic_read(struct vlapic *vlapic, int mmio_access, uint64_t offset,
134652e5c8a2SNeel Natu     uint64_t *data, bool *retu)
1347366f6083SPeter Grehan {
1348de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1349366f6083SPeter Grehan 	uint32_t	*reg;
1350366f6083SPeter Grehan 	int		 i;
1351366f6083SPeter Grehan 
135252e5c8a2SNeel Natu 	/* Ignore MMIO accesses in x2APIC mode */
135352e5c8a2SNeel Natu 	if (x2apic(vlapic) && mmio_access) {
135452e5c8a2SNeel Natu 		VLAPIC_CTR1(vlapic, "MMIO read from offset %#lx in x2APIC mode",
135552e5c8a2SNeel Natu 		    offset);
135652e5c8a2SNeel Natu 		*data = 0;
135752e5c8a2SNeel Natu 		goto done;
135852e5c8a2SNeel Natu 	}
135952e5c8a2SNeel Natu 
136052e5c8a2SNeel Natu 	if (!x2apic(vlapic) && !mmio_access) {
136152e5c8a2SNeel Natu 		/*
136252e5c8a2SNeel Natu 		 * XXX Generate GP fault for MSR accesses in xAPIC mode
136352e5c8a2SNeel Natu 		 */
136452e5c8a2SNeel Natu 		VLAPIC_CTR1(vlapic, "x2APIC MSR read from offset %#lx in "
136552e5c8a2SNeel Natu 		    "xAPIC mode", offset);
136652e5c8a2SNeel Natu 		*data = 0;
136752e5c8a2SNeel Natu 		goto done;
136852e5c8a2SNeel Natu 	}
136952e5c8a2SNeel Natu 
1370366f6083SPeter Grehan 	if (offset > sizeof(*lapic)) {
1371366f6083SPeter Grehan 		*data = 0;
13721c052192SNeel Natu 		goto done;
1373366f6083SPeter Grehan 	}
1374366f6083SPeter Grehan 
1375366f6083SPeter Grehan 	offset &= ~3;
1376366f6083SPeter Grehan 	switch(offset)
1377366f6083SPeter Grehan 	{
1378366f6083SPeter Grehan 		case APIC_OFFSET_ID:
13793f0ddc7cSNeel Natu 			*data = lapic->id;
1380366f6083SPeter Grehan 			break;
1381366f6083SPeter Grehan 		case APIC_OFFSET_VER:
1382366f6083SPeter Grehan 			*data = lapic->version;
1383366f6083SPeter Grehan 			break;
1384366f6083SPeter Grehan 		case APIC_OFFSET_TPR:
1385594db002STycho Nightingale 			*data = vlapic_get_tpr(vlapic);
1386366f6083SPeter Grehan 			break;
1387366f6083SPeter Grehan 		case APIC_OFFSET_APR:
1388366f6083SPeter Grehan 			*data = lapic->apr;
1389366f6083SPeter Grehan 			break;
1390366f6083SPeter Grehan 		case APIC_OFFSET_PPR:
1391366f6083SPeter Grehan 			*data = lapic->ppr;
1392366f6083SPeter Grehan 			break;
1393366f6083SPeter Grehan 		case APIC_OFFSET_EOI:
1394366f6083SPeter Grehan 			*data = lapic->eoi;
1395366f6083SPeter Grehan 			break;
1396366f6083SPeter Grehan 		case APIC_OFFSET_LDR:
13973f0ddc7cSNeel Natu 			*data = lapic->ldr;
1398366f6083SPeter Grehan 			break;
1399366f6083SPeter Grehan 		case APIC_OFFSET_DFR:
14003f0ddc7cSNeel Natu 			*data = lapic->dfr;
1401366f6083SPeter Grehan 			break;
1402366f6083SPeter Grehan 		case APIC_OFFSET_SVR:
1403366f6083SPeter Grehan 			*data = lapic->svr;
1404366f6083SPeter Grehan 			break;
1405366f6083SPeter Grehan 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
1406366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_ISR0) >> 2;
1407366f6083SPeter Grehan 			reg = &lapic->isr0;
1408366f6083SPeter Grehan 			*data = *(reg + i);
1409366f6083SPeter Grehan 			break;
1410366f6083SPeter Grehan 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
1411366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_TMR0) >> 2;
1412366f6083SPeter Grehan 			reg = &lapic->tmr0;
1413366f6083SPeter Grehan 			*data = *(reg + i);
1414366f6083SPeter Grehan 			break;
1415366f6083SPeter Grehan 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
1416366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_IRR0) >> 2;
1417366f6083SPeter Grehan 			reg = &lapic->irr0;
1418366f6083SPeter Grehan 			*data = atomic_load_acq_int(reg + i);
1419366f6083SPeter Grehan 			break;
1420366f6083SPeter Grehan 		case APIC_OFFSET_ESR:
1421366f6083SPeter Grehan 			*data = lapic->esr;
1422366f6083SPeter Grehan 			break;
1423366f6083SPeter Grehan 		case APIC_OFFSET_ICR_LOW:
1424366f6083SPeter Grehan 			*data = lapic->icr_lo;
1425fafe8844SNeel Natu 			if (x2apic(vlapic))
1426fafe8844SNeel Natu 				*data |= (uint64_t)lapic->icr_hi << 32;
1427366f6083SPeter Grehan 			break;
1428366f6083SPeter Grehan 		case APIC_OFFSET_ICR_HI:
1429366f6083SPeter Grehan 			*data = lapic->icr_hi;
1430366f6083SPeter Grehan 			break;
1431330baf58SJohn Baldwin 		case APIC_OFFSET_CMCI_LVT:
1432366f6083SPeter Grehan 		case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
1433fb03ca4eSNeel Natu 			*data = vlapic_get_lvt(vlapic, offset);
14347c05bc31SNeel Natu #ifdef INVARIANTS
14357c05bc31SNeel Natu 			reg = vlapic_get_lvtptr(vlapic, offset);
14367c05bc31SNeel Natu 			KASSERT(*data == *reg, ("inconsistent lvt value at "
14377c05bc31SNeel Natu 			    "offset %#lx: %#lx/%#x", offset, *data, *reg));
14387c05bc31SNeel Natu #endif
1439366f6083SPeter Grehan 			break;
1440de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_ICR:
1441366f6083SPeter Grehan 			*data = lapic->icr_timer;
1442366f6083SPeter Grehan 			break;
1443de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
1444366f6083SPeter Grehan 			*data = vlapic_get_ccr(vlapic);
1445366f6083SPeter Grehan 			break;
1446de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_DCR:
1447366f6083SPeter Grehan 			*data = lapic->dcr_timer;
1448366f6083SPeter Grehan 			break;
1449294d0d88SNeel Natu 		case APIC_OFFSET_SELF_IPI:
1450294d0d88SNeel Natu 			/*
1451294d0d88SNeel Natu 			 * XXX generate a GP fault if vlapic is in x2apic mode
1452294d0d88SNeel Natu 			 */
1453294d0d88SNeel Natu 			*data = 0;
1454294d0d88SNeel Natu 			break;
1455366f6083SPeter Grehan 		case APIC_OFFSET_RRR:
1456366f6083SPeter Grehan 		default:
1457366f6083SPeter Grehan 			*data = 0;
1458366f6083SPeter Grehan 			break;
1459366f6083SPeter Grehan 	}
14601c052192SNeel Natu done:
14611c052192SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic read offset %#x, data %#lx", offset, *data);
1462366f6083SPeter Grehan 	return 0;
1463366f6083SPeter Grehan }
1464366f6083SPeter Grehan 
1465366f6083SPeter Grehan int
146652e5c8a2SNeel Natu vlapic_write(struct vlapic *vlapic, int mmio_access, uint64_t offset,
146752e5c8a2SNeel Natu     uint64_t data, bool *retu)
1468366f6083SPeter Grehan {
1469de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
14707c05bc31SNeel Natu 	uint32_t	*regptr;
1471366f6083SPeter Grehan 	int		retval;
1472366f6083SPeter Grehan 
14733f0ddc7cSNeel Natu 	KASSERT((offset & 0xf) == 0 && offset < PAGE_SIZE,
14743f0ddc7cSNeel Natu 	    ("vlapic_write: invalid offset %#lx", offset));
14753f0ddc7cSNeel Natu 
147652e5c8a2SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic write offset %#lx, data %#lx",
147752e5c8a2SNeel Natu 	    offset, data);
14781c052192SNeel Natu 
147952e5c8a2SNeel Natu 	if (offset > sizeof(*lapic))
148052e5c8a2SNeel Natu 		return (0);
148152e5c8a2SNeel Natu 
148252e5c8a2SNeel Natu 	/* Ignore MMIO accesses in x2APIC mode */
148352e5c8a2SNeel Natu 	if (x2apic(vlapic) && mmio_access) {
148452e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "MMIO write of %#lx to offset %#lx "
148552e5c8a2SNeel Natu 		    "in x2APIC mode", data, offset);
148652e5c8a2SNeel Natu 		return (0);
148752e5c8a2SNeel Natu 	}
148852e5c8a2SNeel Natu 
148952e5c8a2SNeel Natu 	/*
149052e5c8a2SNeel Natu 	 * XXX Generate GP fault for MSR accesses in xAPIC mode
149152e5c8a2SNeel Natu 	 */
149252e5c8a2SNeel Natu 	if (!x2apic(vlapic) && !mmio_access) {
149352e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "x2APIC MSR write of %#lx to offset %#lx "
149452e5c8a2SNeel Natu 		    "in xAPIC mode", data, offset);
149552e5c8a2SNeel Natu 		return (0);
1496366f6083SPeter Grehan 	}
1497366f6083SPeter Grehan 
1498366f6083SPeter Grehan 	retval = 0;
1499366f6083SPeter Grehan 	switch(offset)
1500366f6083SPeter Grehan 	{
1501366f6083SPeter Grehan 		case APIC_OFFSET_ID:
15023f0ddc7cSNeel Natu 			lapic->id = data;
15033f0ddc7cSNeel Natu 			vlapic_id_write_handler(vlapic);
1504366f6083SPeter Grehan 			break;
1505366f6083SPeter Grehan 		case APIC_OFFSET_TPR:
1506594db002STycho Nightingale 			vlapic_set_tpr(vlapic, data & 0xff);
1507366f6083SPeter Grehan 			break;
1508366f6083SPeter Grehan 		case APIC_OFFSET_EOI:
1509366f6083SPeter Grehan 			vlapic_process_eoi(vlapic);
1510366f6083SPeter Grehan 			break;
1511366f6083SPeter Grehan 		case APIC_OFFSET_LDR:
15123f0ddc7cSNeel Natu 			lapic->ldr = data;
15133f0ddc7cSNeel Natu 			vlapic_ldr_write_handler(vlapic);
1514366f6083SPeter Grehan 			break;
1515366f6083SPeter Grehan 		case APIC_OFFSET_DFR:
15163f0ddc7cSNeel Natu 			lapic->dfr = data;
15173f0ddc7cSNeel Natu 			vlapic_dfr_write_handler(vlapic);
1518366f6083SPeter Grehan 			break;
1519366f6083SPeter Grehan 		case APIC_OFFSET_SVR:
15202c52dcd9SNeel Natu 			lapic->svr = data;
15212c52dcd9SNeel Natu 			vlapic_svr_write_handler(vlapic);
1522366f6083SPeter Grehan 			break;
1523366f6083SPeter Grehan 		case APIC_OFFSET_ICR_LOW:
1524fafe8844SNeel Natu 			lapic->icr_lo = data;
1525fafe8844SNeel Natu 			if (x2apic(vlapic))
1526fafe8844SNeel Natu 				lapic->icr_hi = data >> 32;
1527fafe8844SNeel Natu 			retval = vlapic_icrlo_write_handler(vlapic, retu);
1528366f6083SPeter Grehan 			break;
1529a2da7af6SNeel Natu 		case APIC_OFFSET_ICR_HI:
1530a2da7af6SNeel Natu 			lapic->icr_hi = data;
1531a2da7af6SNeel Natu 			break;
1532330baf58SJohn Baldwin 		case APIC_OFFSET_CMCI_LVT:
1533366f6083SPeter Grehan 		case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
15347c05bc31SNeel Natu 			regptr = vlapic_get_lvtptr(vlapic, offset);
15357c05bc31SNeel Natu 			*regptr = data;
15367c05bc31SNeel Natu 			vlapic_lvt_write_handler(vlapic, offset);
1537366f6083SPeter Grehan 			break;
1538de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_ICR:
1539fafe8844SNeel Natu 			lapic->icr_timer = data;
1540fafe8844SNeel Natu 			vlapic_icrtmr_write_handler(vlapic);
1541366f6083SPeter Grehan 			break;
1542366f6083SPeter Grehan 
1543de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_DCR:
1544fafe8844SNeel Natu 			lapic->dcr_timer = data;
1545fafe8844SNeel Natu 			vlapic_dcr_write_handler(vlapic);
1546366f6083SPeter Grehan 			break;
1547366f6083SPeter Grehan 
1548366f6083SPeter Grehan 		case APIC_OFFSET_ESR:
1549fafe8844SNeel Natu 			vlapic_esr_write_handler(vlapic);
1550366f6083SPeter Grehan 			break;
1551294d0d88SNeel Natu 
1552294d0d88SNeel Natu 		case APIC_OFFSET_SELF_IPI:
1553294d0d88SNeel Natu 			if (x2apic(vlapic))
1554294d0d88SNeel Natu 				vlapic_self_ipi_handler(vlapic, data);
1555294d0d88SNeel Natu 			break;
1556294d0d88SNeel Natu 
1557366f6083SPeter Grehan 		case APIC_OFFSET_VER:
1558366f6083SPeter Grehan 		case APIC_OFFSET_APR:
1559366f6083SPeter Grehan 		case APIC_OFFSET_PPR:
1560366f6083SPeter Grehan 		case APIC_OFFSET_RRR:
1561366f6083SPeter Grehan 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
1562366f6083SPeter Grehan 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
1563366f6083SPeter Grehan 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
1564de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
1565366f6083SPeter Grehan 		default:
1566366f6083SPeter Grehan 			// Read only.
1567366f6083SPeter Grehan 			break;
1568366f6083SPeter Grehan 	}
1569366f6083SPeter Grehan 
1570366f6083SPeter Grehan 	return (retval);
1571366f6083SPeter Grehan }
1572366f6083SPeter Grehan 
15737c05bc31SNeel Natu static void
15747c05bc31SNeel Natu vlapic_reset(struct vlapic *vlapic)
15757c05bc31SNeel Natu {
15767c05bc31SNeel Natu 	struct LAPIC *lapic;
15777c05bc31SNeel Natu 
15787c05bc31SNeel Natu 	lapic = vlapic->apic_page;
15797c05bc31SNeel Natu 	bzero(lapic, sizeof(struct LAPIC));
15807c05bc31SNeel Natu 
15817c05bc31SNeel Natu 	lapic->id = vlapic_get_id(vlapic);
15827c05bc31SNeel Natu 	lapic->version = VLAPIC_VERSION;
15837c05bc31SNeel Natu 	lapic->version |= (VLAPIC_MAXLVT_INDEX << MAXLVTSHIFT);
15847c05bc31SNeel Natu 	lapic->dfr = 0xffffffff;
15857c05bc31SNeel Natu 	lapic->svr = APIC_SVR_VECTOR;
15867c05bc31SNeel Natu 	vlapic_mask_lvts(vlapic);
158730b94db8SNeel Natu 	vlapic_reset_tmr(vlapic);
15887c05bc31SNeel Natu 
15897c05bc31SNeel Natu 	lapic->dcr_timer = 0;
15907c05bc31SNeel Natu 	vlapic_dcr_write_handler(vlapic);
15917c05bc31SNeel Natu 
15927c05bc31SNeel Natu 	vlapic->svr_last = lapic->svr;
15937c05bc31SNeel Natu }
15947c05bc31SNeel Natu 
1595de5ea6b6SNeel Natu void
1596de5ea6b6SNeel Natu vlapic_init(struct vlapic *vlapic)
1597366f6083SPeter Grehan {
1598de5ea6b6SNeel Natu 	KASSERT(vlapic->vm != NULL, ("vlapic_init: vm is not initialized"));
1599a488c9c9SRodney W. Grimes 	KASSERT(vlapic->vcpuid >= 0 &&
1600a488c9c9SRodney W. Grimes 	    vlapic->vcpuid < vm_get_maxcpus(vlapic->vm),
1601de5ea6b6SNeel Natu 	    ("vlapic_init: vcpuid is not initialized"));
1602de5ea6b6SNeel Natu 	KASSERT(vlapic->apic_page != NULL, ("vlapic_init: apic_page is not "
1603de5ea6b6SNeel Natu 	    "initialized"));
16042d3a73edSNeel Natu 
1605becd9849SNeel Natu 	/*
1606becd9849SNeel Natu 	 * If the vlapic is configured in x2apic mode then it will be
1607becd9849SNeel Natu 	 * accessed in the critical section via the MSR emulation code.
1608becd9849SNeel Natu 	 *
1609becd9849SNeel Natu 	 * Therefore the timer mutex must be a spinlock because blockable
1610becd9849SNeel Natu 	 * mutexes cannot be acquired in a critical section.
1611becd9849SNeel Natu 	 */
1612becd9849SNeel Natu 	mtx_init(&vlapic->timer_mtx, "vlapic timer mtx", NULL, MTX_SPIN);
1613fb03ca4eSNeel Natu 	callout_init(&vlapic->callout, 1);
1614fb03ca4eSNeel Natu 
1615a2da7af6SNeel Natu 	vlapic->msr_apicbase = DEFAULT_APIC_BASE | APICBASE_ENABLED;
16162d3a73edSNeel Natu 
1617de5ea6b6SNeel Natu 	if (vlapic->vcpuid == 0)
16182d3a73edSNeel Natu 		vlapic->msr_apicbase |= APICBASE_BSP;
16192d3a73edSNeel Natu 
16200bda8d3eSCorvin Köhne 	vlapic->ipi_exit = false;
16210bda8d3eSCorvin Köhne 
162203cd0501SNeel Natu 	vlapic_reset(vlapic);
1623366f6083SPeter Grehan }
1624366f6083SPeter Grehan 
1625366f6083SPeter Grehan void
1626366f6083SPeter Grehan vlapic_cleanup(struct vlapic *vlapic)
1627366f6083SPeter Grehan {
162803cd0501SNeel Natu 
1629fb03ca4eSNeel Natu 	callout_drain(&vlapic->callout);
163008ebb360SJohn Baldwin 	mtx_destroy(&vlapic->timer_mtx);
1631366f6083SPeter Grehan }
16322d3a73edSNeel Natu 
16332d3a73edSNeel Natu uint64_t
16342d3a73edSNeel Natu vlapic_get_apicbase(struct vlapic *vlapic)
16352d3a73edSNeel Natu {
16362d3a73edSNeel Natu 
16372d3a73edSNeel Natu 	return (vlapic->msr_apicbase);
16382d3a73edSNeel Natu }
16392d3a73edSNeel Natu 
164052e5c8a2SNeel Natu int
16413f0ddc7cSNeel Natu vlapic_set_apicbase(struct vlapic *vlapic, uint64_t new)
16422d3a73edSNeel Natu {
1643a2da7af6SNeel Natu 
164452e5c8a2SNeel Natu 	if (vlapic->msr_apicbase != new) {
164552e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "Changing APIC_BASE MSR from %#lx to %#lx "
164652e5c8a2SNeel Natu 		    "not supported", vlapic->msr_apicbase, new);
164752e5c8a2SNeel Natu 		return (-1);
164852e5c8a2SNeel Natu 	}
164952e5c8a2SNeel Natu 
165052e5c8a2SNeel Natu 	return (0);
165152e5c8a2SNeel Natu }
165252e5c8a2SNeel Natu 
165352e5c8a2SNeel Natu void
1654d3956e46SJohn Baldwin vlapic_set_x2apic_state(struct vcpu *vcpu, enum x2apic_state state)
165552e5c8a2SNeel Natu {
165652e5c8a2SNeel Natu 	struct vlapic *vlapic;
165752e5c8a2SNeel Natu 	struct LAPIC *lapic;
165852e5c8a2SNeel Natu 
1659d3956e46SJohn Baldwin 	vlapic = vm_lapic(vcpu);
1660a2da7af6SNeel Natu 
1661a2da7af6SNeel Natu 	if (state == X2APIC_DISABLED)
166252e5c8a2SNeel Natu 		vlapic->msr_apicbase &= ~APICBASE_X2APIC;
166352e5c8a2SNeel Natu 	else
166452e5c8a2SNeel Natu 		vlapic->msr_apicbase |= APICBASE_X2APIC;
16653f0ddc7cSNeel Natu 
16663f0ddc7cSNeel Natu 	/*
166752e5c8a2SNeel Natu 	 * Reset the local APIC registers whose values are mode-dependent.
166852e5c8a2SNeel Natu 	 *
166952e5c8a2SNeel Natu 	 * XXX this works because the APIC mode can be changed only at vcpu
167052e5c8a2SNeel Natu 	 * initialization time.
16713f0ddc7cSNeel Natu 	 */
16723f0ddc7cSNeel Natu 	lapic = vlapic->apic_page;
16733f0ddc7cSNeel Natu 	lapic->id = vlapic_get_id(vlapic);
16743f0ddc7cSNeel Natu 	if (x2apic(vlapic)) {
16753f0ddc7cSNeel Natu 		lapic->ldr = x2apic_ldr(vlapic);
16763f0ddc7cSNeel Natu 		lapic->dfr = 0;
16773f0ddc7cSNeel Natu 	} else {
16783f0ddc7cSNeel Natu 		lapic->ldr = 0;
16793f0ddc7cSNeel Natu 		lapic->dfr = 0xffffffff;
16803f0ddc7cSNeel Natu 	}
1681159dd56fSNeel Natu 
1682159dd56fSNeel Natu 	if (state == X2APIC_ENABLED) {
1683159dd56fSNeel Natu 		if (vlapic->ops.enable_x2apic_mode)
1684159dd56fSNeel Natu 			(*vlapic->ops.enable_x2apic_mode)(vlapic);
1685159dd56fSNeel Natu 	}
16863f0ddc7cSNeel Natu }
16871c052192SNeel Natu 
16884f8be175SNeel Natu void
16894f8be175SNeel Natu vlapic_deliver_intr(struct vm *vm, bool level, uint32_t dest, bool phys,
16904f8be175SNeel Natu     int delmode, int vec)
16914f8be175SNeel Natu {
16923f0f4b15SJohn Baldwin 	struct vcpu *vcpu;
16934f8be175SNeel Natu 	bool lowprio;
16944f8be175SNeel Natu 	int vcpuid;
16954f8be175SNeel Natu 	cpuset_t dmask;
16964f8be175SNeel Natu 
1697762fd208STycho Nightingale 	if (delmode != IOART_DELFIXED &&
1698762fd208STycho Nightingale 	    delmode != IOART_DELLOPRI &&
1699762fd208STycho Nightingale 	    delmode != IOART_DELEXINT) {
17004f8be175SNeel Natu 		VM_CTR1(vm, "vlapic intr invalid delmode %#x", delmode);
17014f8be175SNeel Natu 		return;
17024f8be175SNeel Natu 	}
1703762fd208STycho Nightingale 	lowprio = (delmode == IOART_DELLOPRI);
17044f8be175SNeel Natu 
17054f8be175SNeel Natu 	/*
17064f8be175SNeel Natu 	 * We don't provide any virtual interrupt redirection hardware so
17074f8be175SNeel Natu 	 * all interrupts originating from the ioapic or MSI specify the
17084f8be175SNeel Natu 	 * 'dest' in the legacy xAPIC format.
17094f8be175SNeel Natu 	 */
17104f8be175SNeel Natu 	vlapic_calcdest(vm, &dmask, dest, phys, lowprio, false);
17114f8be175SNeel Natu 
1712de855429SMark Johnston 	CPU_FOREACH_ISSET(vcpuid, &dmask) {
17133f0f4b15SJohn Baldwin 		vcpu = vm_vcpu(vm, vcpuid);
1714762fd208STycho Nightingale 		if (delmode == IOART_DELEXINT) {
17153f0f4b15SJohn Baldwin 			vm_inject_extint(vcpu);
1716762fd208STycho Nightingale 		} else {
17173f0f4b15SJohn Baldwin 			lapic_set_intr(vcpu, vec, level);
17184f8be175SNeel Natu 		}
17194f8be175SNeel Natu 	}
1720762fd208STycho Nightingale }
17214f8be175SNeel Natu 
1722de5ea6b6SNeel Natu void
1723add611fdSNeel Natu vlapic_post_intr(struct vlapic *vlapic, int hostcpu, int ipinum)
1724de5ea6b6SNeel Natu {
1725de5ea6b6SNeel Natu 	/*
1726de5ea6b6SNeel Natu 	 * Post an interrupt to the vcpu currently running on 'hostcpu'.
1727de5ea6b6SNeel Natu 	 *
1728de5ea6b6SNeel Natu 	 * This is done by leveraging features like Posted Interrupts (Intel)
1729de5ea6b6SNeel Natu 	 * Doorbell MSR (AMD AVIC) that avoid a VM exit.
1730de5ea6b6SNeel Natu 	 *
1731de5ea6b6SNeel Natu 	 * If neither of these features are available then fallback to
1732de5ea6b6SNeel Natu 	 * sending an IPI to 'hostcpu'.
1733de5ea6b6SNeel Natu 	 */
173488c4b8d1SNeel Natu 	if (vlapic->ops.post_intr)
173588c4b8d1SNeel Natu 		(*vlapic->ops.post_intr)(vlapic, hostcpu);
173688c4b8d1SNeel Natu 	else
1737add611fdSNeel Natu 		ipi_cpu(hostcpu, ipinum);
1738de5ea6b6SNeel Natu }
1739de5ea6b6SNeel Natu 
17401c052192SNeel Natu bool
17411c052192SNeel Natu vlapic_enabled(struct vlapic *vlapic)
17421c052192SNeel Natu {
1743de5ea6b6SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
17441c052192SNeel Natu 
17451c052192SNeel Natu 	if ((vlapic->msr_apicbase & APICBASE_ENABLED) != 0 &&
17461c052192SNeel Natu 	    (lapic->svr & APIC_SVR_ENABLE) != 0)
17471c052192SNeel Natu 		return (true);
17481c052192SNeel Natu 	else
17491c052192SNeel Natu 		return (false);
17501c052192SNeel Natu }
17515b8a8cd1SNeel Natu 
175230b94db8SNeel Natu static void
175330b94db8SNeel Natu vlapic_set_tmr(struct vlapic *vlapic, int vector, bool level)
175430b94db8SNeel Natu {
175530b94db8SNeel Natu 	struct LAPIC *lapic;
175630b94db8SNeel Natu 	uint32_t *tmrptr, mask;
175730b94db8SNeel Natu 	int idx;
175830b94db8SNeel Natu 
175930b94db8SNeel Natu 	lapic = vlapic->apic_page;
176030b94db8SNeel Natu 	tmrptr = &lapic->tmr0;
176130b94db8SNeel Natu 	idx = (vector / 32) * 4;
176230b94db8SNeel Natu 	mask = 1 << (vector % 32);
176330b94db8SNeel Natu 	if (level)
176430b94db8SNeel Natu 		tmrptr[idx] |= mask;
176530b94db8SNeel Natu 	else
176630b94db8SNeel Natu 		tmrptr[idx] &= ~mask;
176730b94db8SNeel Natu 
176830b94db8SNeel Natu 	if (vlapic->ops.set_tmr != NULL)
176930b94db8SNeel Natu 		(*vlapic->ops.set_tmr)(vlapic, vector, level);
177030b94db8SNeel Natu }
177130b94db8SNeel Natu 
17725b8a8cd1SNeel Natu void
17735b8a8cd1SNeel Natu vlapic_reset_tmr(struct vlapic *vlapic)
17745b8a8cd1SNeel Natu {
177530b94db8SNeel Natu 	int vector;
17765b8a8cd1SNeel Natu 
17775b8a8cd1SNeel Natu 	VLAPIC_CTR0(vlapic, "vlapic resetting all vectors to edge-triggered");
17785b8a8cd1SNeel Natu 
177930b94db8SNeel Natu 	for (vector = 0; vector <= 255; vector++)
178030b94db8SNeel Natu 		vlapic_set_tmr(vlapic, vector, false);
17815b8a8cd1SNeel Natu }
17825b8a8cd1SNeel Natu 
17835b8a8cd1SNeel Natu void
17845b8a8cd1SNeel Natu vlapic_set_tmr_level(struct vlapic *vlapic, uint32_t dest, bool phys,
17855b8a8cd1SNeel Natu     int delmode, int vector)
17865b8a8cd1SNeel Natu {
17875b8a8cd1SNeel Natu 	cpuset_t dmask;
17885b8a8cd1SNeel Natu 	bool lowprio;
17895b8a8cd1SNeel Natu 
17905b8a8cd1SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
17915b8a8cd1SNeel Natu 
17925b8a8cd1SNeel Natu 	/*
17935b8a8cd1SNeel Natu 	 * A level trigger is valid only for fixed and lowprio delivery modes.
17945b8a8cd1SNeel Natu 	 */
17955b8a8cd1SNeel Natu 	if (delmode != APIC_DELMODE_FIXED && delmode != APIC_DELMODE_LOWPRIO) {
17965b8a8cd1SNeel Natu 		VLAPIC_CTR1(vlapic, "Ignoring level trigger-mode for "
17975b8a8cd1SNeel Natu 		    "delivery-mode %d", delmode);
17985b8a8cd1SNeel Natu 		return;
17995b8a8cd1SNeel Natu 	}
18005b8a8cd1SNeel Natu 
18015b8a8cd1SNeel Natu 	lowprio = (delmode == APIC_DELMODE_LOWPRIO);
18025b8a8cd1SNeel Natu 	vlapic_calcdest(vlapic->vm, &dmask, dest, phys, lowprio, false);
18035b8a8cd1SNeel Natu 
18045b8a8cd1SNeel Natu 	if (!CPU_ISSET(vlapic->vcpuid, &dmask))
18055b8a8cd1SNeel Natu 		return;
18065b8a8cd1SNeel Natu 
18075b8a8cd1SNeel Natu 	VLAPIC_CTR1(vlapic, "vector %d set to level-triggered", vector);
180830b94db8SNeel Natu 	vlapic_set_tmr(vlapic, vector, true);
18095b8a8cd1SNeel Natu }
1810483d953aSJohn Baldwin 
1811483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
1812483d953aSJohn Baldwin static void
1813483d953aSJohn Baldwin vlapic_reset_callout(struct vlapic *vlapic, uint32_t ccr)
1814483d953aSJohn Baldwin {
1815483d953aSJohn Baldwin 	/* The implementation is similar to the one in the
1816483d953aSJohn Baldwin 	 * `vlapic_icrtmr_write_handler` function
1817483d953aSJohn Baldwin 	 */
1818483d953aSJohn Baldwin 	sbintime_t sbt;
1819483d953aSJohn Baldwin 	struct bintime bt;
1820483d953aSJohn Baldwin 
1821483d953aSJohn Baldwin 	VLAPIC_TIMER_LOCK(vlapic);
1822483d953aSJohn Baldwin 
1823483d953aSJohn Baldwin 	bt = vlapic->timer_freq_bt;
1824483d953aSJohn Baldwin 	bintime_mul(&bt, ccr);
1825483d953aSJohn Baldwin 
1826483d953aSJohn Baldwin 	if (ccr != 0) {
1827483d953aSJohn Baldwin 		binuptime(&vlapic->timer_fire_bt);
1828483d953aSJohn Baldwin 		bintime_add(&vlapic->timer_fire_bt, &bt);
1829483d953aSJohn Baldwin 
1830483d953aSJohn Baldwin 		sbt = bttosbt(bt);
18314c812fe6SMark Johnston 		vlapic_callout_reset(vlapic, sbt);
1832483d953aSJohn Baldwin 	} else {
1833483d953aSJohn Baldwin 		/* even if the CCR was 0, periodic timers should be reset */
1834483d953aSJohn Baldwin 		if (vlapic_periodic_timer(vlapic)) {
1835483d953aSJohn Baldwin 			binuptime(&vlapic->timer_fire_bt);
1836483d953aSJohn Baldwin 			bintime_add(&vlapic->timer_fire_bt,
1837483d953aSJohn Baldwin 				    &vlapic->timer_period_bt);
1838483d953aSJohn Baldwin 			sbt = bttosbt(vlapic->timer_period_bt);
1839483d953aSJohn Baldwin 
1840483d953aSJohn Baldwin 			callout_stop(&vlapic->callout);
18414c812fe6SMark Johnston 			vlapic_callout_reset(vlapic, sbt);
1842483d953aSJohn Baldwin 		}
1843483d953aSJohn Baldwin 	}
1844483d953aSJohn Baldwin 
1845483d953aSJohn Baldwin 	VLAPIC_TIMER_UNLOCK(vlapic);
1846483d953aSJohn Baldwin }
1847483d953aSJohn Baldwin 
1848483d953aSJohn Baldwin int
1849483d953aSJohn Baldwin vlapic_snapshot(struct vm *vm, struct vm_snapshot_meta *meta)
1850483d953aSJohn Baldwin {
185135abc6c2SJohn Baldwin 	int ret;
185298568a00SJohn Baldwin 	struct vcpu *vcpu;
1853483d953aSJohn Baldwin 	struct vlapic *vlapic;
1854483d953aSJohn Baldwin 	struct LAPIC *lapic;
1855483d953aSJohn Baldwin 	uint32_t ccr;
185635abc6c2SJohn Baldwin 	uint16_t i, maxcpus;
1857483d953aSJohn Baldwin 
1858483d953aSJohn Baldwin 	KASSERT(vm != NULL, ("%s: arg was NULL", __func__));
1859483d953aSJohn Baldwin 
1860483d953aSJohn Baldwin 	ret = 0;
1861483d953aSJohn Baldwin 
186235abc6c2SJohn Baldwin 	maxcpus = vm_get_maxcpus(vm);
186335abc6c2SJohn Baldwin 	for (i = 0; i < maxcpus; i++) {
186498568a00SJohn Baldwin 		vcpu = vm_vcpu(vm, i);
186598568a00SJohn Baldwin 		if (vcpu == NULL)
186698568a00SJohn Baldwin 			continue;
186798568a00SJohn Baldwin 		vlapic = vm_lapic(vcpu);
1868483d953aSJohn Baldwin 
1869483d953aSJohn Baldwin 		/* snapshot the page first; timer period depends on icr_timer */
1870483d953aSJohn Baldwin 		lapic = vlapic->apic_page;
1871483d953aSJohn Baldwin 		SNAPSHOT_BUF_OR_LEAVE(lapic, PAGE_SIZE, meta, ret, done);
1872483d953aSJohn Baldwin 
1873483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->esr_pending, meta, ret, done);
1874483d953aSJohn Baldwin 
1875483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->timer_freq_bt.sec,
1876483d953aSJohn Baldwin 				      meta, ret, done);
1877483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->timer_freq_bt.frac,
1878483d953aSJohn Baldwin 				      meta, ret, done);
1879483d953aSJohn Baldwin 
1880483d953aSJohn Baldwin 		/*
1881483d953aSJohn Baldwin 		 * Timer period is equal to 'icr_timer' ticks at a frequency of
1882483d953aSJohn Baldwin 		 * 'timer_freq_bt'.
1883483d953aSJohn Baldwin 		 */
1884483d953aSJohn Baldwin 		if (meta->op == VM_SNAPSHOT_RESTORE) {
1885483d953aSJohn Baldwin 			vlapic->timer_period_bt = vlapic->timer_freq_bt;
1886483d953aSJohn Baldwin 			bintime_mul(&vlapic->timer_period_bt, lapic->icr_timer);
1887483d953aSJohn Baldwin 		}
1888483d953aSJohn Baldwin 
1889483d953aSJohn Baldwin 		SNAPSHOT_BUF_OR_LEAVE(vlapic->isrvec_stk,
1890483d953aSJohn Baldwin 				      sizeof(vlapic->isrvec_stk),
1891483d953aSJohn Baldwin 				      meta, ret, done);
1892483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vlapic->isrvec_stk_top, meta, ret, done);
1893483d953aSJohn Baldwin 
1894483d953aSJohn Baldwin 		SNAPSHOT_BUF_OR_LEAVE(vlapic->lvt_last,
1895483d953aSJohn Baldwin 				      sizeof(vlapic->lvt_last),
1896483d953aSJohn Baldwin 				      meta, ret, done);
1897483d953aSJohn Baldwin 
1898483d953aSJohn Baldwin 		if (meta->op == VM_SNAPSHOT_SAVE)
1899483d953aSJohn Baldwin 			ccr = vlapic_get_ccr(vlapic);
1900483d953aSJohn Baldwin 
1901483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(ccr, meta, ret, done);
1902483d953aSJohn Baldwin 
1903c72e914cSVitaliy Gusev 		if (meta->op == VM_SNAPSHOT_RESTORE &&
1904c72e914cSVitaliy Gusev 		    vlapic_enabled(vlapic) && lapic->icr_timer != 0) {
1905483d953aSJohn Baldwin 			/* Reset the value of the 'timer_fire_bt' and the vlapic
1906483d953aSJohn Baldwin 			 * callout based on the value of the current count
1907c72e914cSVitaliy Gusev 			 * register saved when the VM snapshot was created.
1908c72e914cSVitaliy Gusev 			 * If initial count register is 0, timer is not used.
1909c72e914cSVitaliy Gusev 			 * Look at "10.5.4 APIC Timer" in Software Developer Manual.
1910483d953aSJohn Baldwin 			 */
1911483d953aSJohn Baldwin 			vlapic_reset_callout(vlapic, ccr);
1912483d953aSJohn Baldwin 		}
1913483d953aSJohn Baldwin 	}
1914483d953aSJohn Baldwin 
1915483d953aSJohn Baldwin done:
1916483d953aSJohn Baldwin 	return (ret);
1917483d953aSJohn Baldwin }
1918483d953aSJohn Baldwin #endif
1919