xref: /freebsd/sys/amd64/vmm/io/vlapic.c (revision 28323add0916d61a7bcea74f30e9b40b837809ce)
1366f6083SPeter Grehan /*-
2366f6083SPeter Grehan  * Copyright (c) 2011 NetApp, Inc.
3366f6083SPeter Grehan  * All rights reserved.
4366f6083SPeter Grehan  *
5366f6083SPeter Grehan  * Redistribution and use in source and binary forms, with or without
6366f6083SPeter Grehan  * modification, are permitted provided that the following conditions
7366f6083SPeter Grehan  * are met:
8366f6083SPeter Grehan  * 1. Redistributions of source code must retain the above copyright
9366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer.
10366f6083SPeter Grehan  * 2. Redistributions in binary form must reproduce the above copyright
11366f6083SPeter Grehan  *    notice, this list of conditions and the following disclaimer in the
12366f6083SPeter Grehan  *    documentation and/or other materials provided with the distribution.
13366f6083SPeter Grehan  *
14366f6083SPeter Grehan  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
15366f6083SPeter Grehan  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16366f6083SPeter Grehan  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17366f6083SPeter Grehan  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
18366f6083SPeter Grehan  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
19366f6083SPeter Grehan  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
20366f6083SPeter Grehan  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
21366f6083SPeter Grehan  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
22366f6083SPeter Grehan  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
23366f6083SPeter Grehan  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
24366f6083SPeter Grehan  * SUCH DAMAGE.
25366f6083SPeter Grehan  *
26366f6083SPeter Grehan  * $FreeBSD$
27366f6083SPeter Grehan  */
28366f6083SPeter Grehan 
29366f6083SPeter Grehan #include <sys/cdefs.h>
30366f6083SPeter Grehan __FBSDID("$FreeBSD$");
31366f6083SPeter Grehan 
32366f6083SPeter Grehan #include <sys/param.h>
33fb03ca4eSNeel Natu #include <sys/lock.h>
34366f6083SPeter Grehan #include <sys/kernel.h>
35366f6083SPeter Grehan #include <sys/malloc.h>
36fb03ca4eSNeel Natu #include <sys/mutex.h>
37366f6083SPeter Grehan #include <sys/systm.h>
38a5615c90SPeter Grehan #include <sys/smp.h>
39366f6083SPeter Grehan 
402d3a73edSNeel Natu #include <x86/specialreg.h>
4134a6b2d6SJohn Baldwin #include <x86/apicreg.h>
42366f6083SPeter Grehan 
43de5ea6b6SNeel Natu #include <machine/clock.h>
44de5ea6b6SNeel Natu #include <machine/smp.h>
45de5ea6b6SNeel Natu 
46366f6083SPeter Grehan #include <machine/vmm.h>
47366f6083SPeter Grehan 
48366f6083SPeter Grehan #include "vmm_lapic.h"
49366f6083SPeter Grehan #include "vmm_ktr.h"
50de5ea6b6SNeel Natu #include "vmm_stat.h"
51de5ea6b6SNeel Natu 
52366f6083SPeter Grehan #include "vlapic.h"
53de5ea6b6SNeel Natu #include "vlapic_priv.h"
54b5b28fc9SNeel Natu #include "vioapic.h"
55366f6083SPeter Grehan 
56366f6083SPeter Grehan #define	PRIO(x)			((x) >> 4)
57366f6083SPeter Grehan 
58366f6083SPeter Grehan #define VLAPIC_VERSION		(16)
59366f6083SPeter Grehan 
60a2da7af6SNeel Natu #define	x2apic(vlapic)	(((vlapic)->msr_apicbase & APICBASE_X2APIC) ? 1 : 0)
612d3a73edSNeel Natu 
62fb03ca4eSNeel Natu /*
63fb03ca4eSNeel Natu  * The 'vlapic->timer_mtx' is used to provide mutual exclusion between the
64fafe8844SNeel Natu  * vlapic_callout_handler() and vcpu accesses to:
65fafe8844SNeel Natu  * - timer_freq_bt, timer_period_bt, timer_fire_bt
66fb03ca4eSNeel Natu  * - timer LVT register
67fb03ca4eSNeel Natu  */
68becd9849SNeel Natu #define	VLAPIC_TIMER_LOCK(vlapic)	mtx_lock_spin(&((vlapic)->timer_mtx))
69becd9849SNeel Natu #define	VLAPIC_TIMER_UNLOCK(vlapic)	mtx_unlock_spin(&((vlapic)->timer_mtx))
70fb03ca4eSNeel Natu #define	VLAPIC_TIMER_LOCKED(vlapic)	mtx_owned(&((vlapic)->timer_mtx))
71fb03ca4eSNeel Natu 
72c5d216b7SNeel Natu /*
73c5d216b7SNeel Natu  * APIC timer frequency:
74c5d216b7SNeel Natu  * - arbitrary but chosen to be in the ballpark of contemporary hardware.
75c5d216b7SNeel Natu  * - power-of-two to avoid loss of precision when converted to a bintime.
76c5d216b7SNeel Natu  */
77c5d216b7SNeel Natu #define VLAPIC_BUS_FREQ		(128 * 1024 * 1024)
782e25737aSNeel Natu 
794f8be175SNeel Natu static __inline uint32_t
804f8be175SNeel Natu vlapic_get_id(struct vlapic *vlapic)
814f8be175SNeel Natu {
824f8be175SNeel Natu 
834f8be175SNeel Natu 	if (x2apic(vlapic))
844f8be175SNeel Natu 		return (vlapic->vcpuid);
854f8be175SNeel Natu 	else
864f8be175SNeel Natu 		return (vlapic->vcpuid << 24);
874f8be175SNeel Natu }
884f8be175SNeel Natu 
893f0ddc7cSNeel Natu static uint32_t
903f0ddc7cSNeel Natu x2apic_ldr(struct vlapic *vlapic)
914f8be175SNeel Natu {
924f8be175SNeel Natu 	int apicid;
934f8be175SNeel Natu 	uint32_t ldr;
944f8be175SNeel Natu 
954f8be175SNeel Natu 	apicid = vlapic_get_id(vlapic);
964f8be175SNeel Natu 	ldr = 1 << (apicid & 0xf);
974f8be175SNeel Natu 	ldr |= (apicid & 0xffff0) << 12;
984f8be175SNeel Natu 	return (ldr);
994f8be175SNeel Natu }
1004f8be175SNeel Natu 
1013f0ddc7cSNeel Natu void
1023f0ddc7cSNeel Natu vlapic_dfr_write_handler(struct vlapic *vlapic)
1034f8be175SNeel Natu {
1044f8be175SNeel Natu 	struct LAPIC *lapic;
1054f8be175SNeel Natu 
106de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
1074f8be175SNeel Natu 	if (x2apic(vlapic)) {
1083f0ddc7cSNeel Natu 		VM_CTR1(vlapic->vm, "ignoring write to DFR in x2apic mode: %#x",
1093f0ddc7cSNeel Natu 		    lapic->dfr);
1103f0ddc7cSNeel Natu 		lapic->dfr = 0;
1114f8be175SNeel Natu 		return;
1124f8be175SNeel Natu 	}
1134f8be175SNeel Natu 
1143f0ddc7cSNeel Natu 	lapic->dfr &= APIC_DFR_MODEL_MASK;
1153f0ddc7cSNeel Natu 	lapic->dfr |= APIC_DFR_RESERVED;
1163f0ddc7cSNeel Natu 
1173f0ddc7cSNeel Natu 	if ((lapic->dfr & APIC_DFR_MODEL_MASK) == APIC_DFR_MODEL_FLAT)
1184f8be175SNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic DFR in Flat Model");
1193f0ddc7cSNeel Natu 	else if ((lapic->dfr & APIC_DFR_MODEL_MASK) == APIC_DFR_MODEL_CLUSTER)
1204f8be175SNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic DFR in Cluster Model");
1214f8be175SNeel Natu 	else
1223f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "DFR in Unknown Model %#x", lapic->dfr);
1234f8be175SNeel Natu }
1244f8be175SNeel Natu 
1253f0ddc7cSNeel Natu void
1263f0ddc7cSNeel Natu vlapic_ldr_write_handler(struct vlapic *vlapic)
1274f8be175SNeel Natu {
1284f8be175SNeel Natu 	struct LAPIC *lapic;
1294f8be175SNeel Natu 
1303f0ddc7cSNeel Natu 	lapic = vlapic->apic_page;
1313f0ddc7cSNeel Natu 
1324f8be175SNeel Natu 	/* LDR is read-only in x2apic mode */
1334f8be175SNeel Natu 	if (x2apic(vlapic)) {
1343f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "ignoring write to LDR in x2apic mode: %#x",
1353f0ddc7cSNeel Natu 		    lapic->ldr);
1363f0ddc7cSNeel Natu 		lapic->ldr = x2apic_ldr(vlapic);
1373f0ddc7cSNeel Natu 	} else {
1383f0ddc7cSNeel Natu 		lapic->ldr &= ~APIC_LDR_RESERVED;
1393f0ddc7cSNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic LDR set to %#x", lapic->ldr);
1403f0ddc7cSNeel Natu 	}
1414f8be175SNeel Natu }
1424f8be175SNeel Natu 
1433f0ddc7cSNeel Natu void
1443f0ddc7cSNeel Natu vlapic_id_write_handler(struct vlapic *vlapic)
1453f0ddc7cSNeel Natu {
1463f0ddc7cSNeel Natu 	struct LAPIC *lapic;
1473f0ddc7cSNeel Natu 
1483f0ddc7cSNeel Natu 	/*
1493f0ddc7cSNeel Natu 	 * We don't allow the ID register to be modified so reset it back to
1503f0ddc7cSNeel Natu 	 * its default value.
1513f0ddc7cSNeel Natu 	 */
152de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
1533f0ddc7cSNeel Natu 	lapic->id = vlapic_get_id(vlapic);
1544f8be175SNeel Natu }
1554f8be175SNeel Natu 
1562e25737aSNeel Natu static int
1572e25737aSNeel Natu vlapic_timer_divisor(uint32_t dcr)
1582e25737aSNeel Natu {
1592e25737aSNeel Natu 	switch (dcr & 0xB) {
160117e8f37SPeter Grehan 	case APIC_TDCR_1:
161117e8f37SPeter Grehan 		return (1);
1622e25737aSNeel Natu 	case APIC_TDCR_2:
1632e25737aSNeel Natu 		return (2);
1642e25737aSNeel Natu 	case APIC_TDCR_4:
1652e25737aSNeel Natu 		return (4);
1662e25737aSNeel Natu 	case APIC_TDCR_8:
1672e25737aSNeel Natu 		return (8);
1682e25737aSNeel Natu 	case APIC_TDCR_16:
1692e25737aSNeel Natu 		return (16);
1702e25737aSNeel Natu 	case APIC_TDCR_32:
1712e25737aSNeel Natu 		return (32);
1722e25737aSNeel Natu 	case APIC_TDCR_64:
1732e25737aSNeel Natu 		return (64);
1742e25737aSNeel Natu 	case APIC_TDCR_128:
1752e25737aSNeel Natu 		return (128);
1762e25737aSNeel Natu 	default:
1772e25737aSNeel Natu 		panic("vlapic_timer_divisor: invalid dcr 0x%08x", dcr);
1782e25737aSNeel Natu 	}
1792e25737aSNeel Natu }
1802e25737aSNeel Natu 
181366f6083SPeter Grehan #if 0
182366f6083SPeter Grehan static inline void
183366f6083SPeter Grehan vlapic_dump_lvt(uint32_t offset, uint32_t *lvt)
184366f6083SPeter Grehan {
185366f6083SPeter Grehan 	printf("Offset %x: lvt %08x (V:%02x DS:%x M:%x)\n", offset,
186366f6083SPeter Grehan 	    *lvt, *lvt & APIC_LVTT_VECTOR, *lvt & APIC_LVTT_DS,
187366f6083SPeter Grehan 	    *lvt & APIC_LVTT_M);
188366f6083SPeter Grehan }
189366f6083SPeter Grehan #endif
190366f6083SPeter Grehan 
191fb03ca4eSNeel Natu static uint32_t
192366f6083SPeter Grehan vlapic_get_ccr(struct vlapic *vlapic)
193366f6083SPeter Grehan {
194fb03ca4eSNeel Natu 	struct bintime bt_now, bt_rem;
195fb03ca4eSNeel Natu 	struct LAPIC *lapic;
196fb03ca4eSNeel Natu 	uint32_t ccr;
197fb03ca4eSNeel Natu 
198fb03ca4eSNeel Natu 	ccr = 0;
199de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
200fb03ca4eSNeel Natu 
201fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
202fb03ca4eSNeel Natu 	if (callout_active(&vlapic->callout)) {
203fb03ca4eSNeel Natu 		/*
204fb03ca4eSNeel Natu 		 * If the timer is scheduled to expire in the future then
205fb03ca4eSNeel Natu 		 * compute the value of 'ccr' based on the remaining time.
206fb03ca4eSNeel Natu 		 */
207fb03ca4eSNeel Natu 		binuptime(&bt_now);
208fb03ca4eSNeel Natu 		if (bintime_cmp(&vlapic->timer_fire_bt, &bt_now, >)) {
209fb03ca4eSNeel Natu 			bt_rem = vlapic->timer_fire_bt;
210fb03ca4eSNeel Natu 			bintime_sub(&bt_rem, &bt_now);
211fb03ca4eSNeel Natu 			ccr += bt_rem.sec * BT2FREQ(&vlapic->timer_freq_bt);
212fb03ca4eSNeel Natu 			ccr += bt_rem.frac / vlapic->timer_freq_bt.frac;
213fb03ca4eSNeel Natu 		}
214fb03ca4eSNeel Natu 	}
215fb03ca4eSNeel Natu 	KASSERT(ccr <= lapic->icr_timer, ("vlapic_get_ccr: invalid ccr %#x, "
216fb03ca4eSNeel Natu 	    "icr_timer is %#x", ccr, lapic->icr_timer));
217fb03ca4eSNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic ccr_timer = %#x, icr_timer = %#x",
218fb03ca4eSNeel Natu 	    ccr, lapic->icr_timer);
219fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
220fb03ca4eSNeel Natu 	return (ccr);
221fb03ca4eSNeel Natu }
222fb03ca4eSNeel Natu 
223fafe8844SNeel Natu void
224fafe8844SNeel Natu vlapic_dcr_write_handler(struct vlapic *vlapic)
225fb03ca4eSNeel Natu {
226fb03ca4eSNeel Natu 	struct LAPIC *lapic;
227fb03ca4eSNeel Natu 	int divisor;
228fb03ca4eSNeel Natu 
229de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
230fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
231fb03ca4eSNeel Natu 
232fafe8844SNeel Natu 	divisor = vlapic_timer_divisor(lapic->dcr_timer);
233fafe8844SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic dcr_timer=%#x, divisor=%d",
234fafe8844SNeel Natu 	    lapic->dcr_timer, divisor);
235fb03ca4eSNeel Natu 
236fb03ca4eSNeel Natu 	/*
237fb03ca4eSNeel Natu 	 * Update the timer frequency and the timer period.
238fb03ca4eSNeel Natu 	 *
239fb03ca4eSNeel Natu 	 * XXX changes to the frequency divider will not take effect until
240fb03ca4eSNeel Natu 	 * the timer is reloaded.
241fb03ca4eSNeel Natu 	 */
242fb03ca4eSNeel Natu 	FREQ2BT(VLAPIC_BUS_FREQ / divisor, &vlapic->timer_freq_bt);
243fb03ca4eSNeel Natu 	vlapic->timer_period_bt = vlapic->timer_freq_bt;
244fb03ca4eSNeel Natu 	bintime_mul(&vlapic->timer_period_bt, lapic->icr_timer);
245fb03ca4eSNeel Natu 
246fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
247366f6083SPeter Grehan }
248366f6083SPeter Grehan 
249fafe8844SNeel Natu void
250fafe8844SNeel Natu vlapic_esr_write_handler(struct vlapic *vlapic)
251366f6083SPeter Grehan {
252de5ea6b6SNeel Natu 	struct LAPIC *lapic;
253de5ea6b6SNeel Natu 
254de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
255330baf58SJohn Baldwin 	lapic->esr = vlapic->esr_pending;
256330baf58SJohn Baldwin 	vlapic->esr_pending = 0;
257366f6083SPeter Grehan }
258366f6083SPeter Grehan 
2594d1e82a8SNeel Natu int
260b5b28fc9SNeel Natu vlapic_set_intr_ready(struct vlapic *vlapic, int vector, bool level)
261366f6083SPeter Grehan {
2624d1e82a8SNeel Natu 	struct LAPIC *lapic;
263b5b28fc9SNeel Natu 	uint32_t *irrptr, *tmrptr, mask;
264366f6083SPeter Grehan 	int idx;
265366f6083SPeter Grehan 
2664d1e82a8SNeel Natu 	KASSERT(vector >= 0 && vector < 256, ("invalid vector %d", vector));
267366f6083SPeter Grehan 
2684d1e82a8SNeel Natu 	lapic = vlapic->apic_page;
2691c052192SNeel Natu 	if (!(lapic->svr & APIC_SVR_ENABLE)) {
2701c052192SNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic is software disabled, ignoring "
2711c052192SNeel Natu 		    "interrupt %d", vector);
2724d1e82a8SNeel Natu 		return (0);
2731c052192SNeel Natu 	}
2741c052192SNeel Natu 
275330baf58SJohn Baldwin 	if (vector < 16) {
276330baf58SJohn Baldwin 		vlapic_set_error(vlapic, APIC_ESR_RECEIVE_ILLEGAL_VECTOR);
2774d1e82a8SNeel Natu 		VLAPIC_CTR1(vlapic, "vlapic ignoring interrupt to vector %d",
2784d1e82a8SNeel Natu 		    vector);
2794d1e82a8SNeel Natu 		return (1);
280330baf58SJohn Baldwin 	}
281330baf58SJohn Baldwin 
28288c4b8d1SNeel Natu 	if (vlapic->ops.set_intr_ready)
28388c4b8d1SNeel Natu 		return ((*vlapic->ops.set_intr_ready)(vlapic, vector, level));
28488c4b8d1SNeel Natu 
285366f6083SPeter Grehan 	idx = (vector / 32) * 4;
286b5b28fc9SNeel Natu 	mask = 1 << (vector % 32);
287b5b28fc9SNeel Natu 
288366f6083SPeter Grehan 	irrptr = &lapic->irr0;
289b5b28fc9SNeel Natu 	atomic_set_int(&irrptr[idx], mask);
290b5b28fc9SNeel Natu 
291b5b28fc9SNeel Natu 	/*
2925b8a8cd1SNeel Natu 	 * Verify that the trigger-mode of the interrupt matches with
2935b8a8cd1SNeel Natu 	 * the vlapic TMR registers.
294b5b28fc9SNeel Natu 	 */
295b5b28fc9SNeel Natu 	tmrptr = &lapic->tmr0;
296294d0d88SNeel Natu 	if ((tmrptr[idx] & mask) != (level ? mask : 0)) {
297294d0d88SNeel Natu 		VLAPIC_CTR3(vlapic, "vlapic TMR[%d] is 0x%08x but "
298294d0d88SNeel Natu 		    "interrupt is %s-triggered", idx / 4, tmrptr[idx],
299294d0d88SNeel Natu 		    level ? "level" : "edge");
300294d0d88SNeel Natu 	}
301b5b28fc9SNeel Natu 
302366f6083SPeter Grehan 	VLAPIC_CTR_IRR(vlapic, "vlapic_set_intr_ready");
3034d1e82a8SNeel Natu 	return (1);
304366f6083SPeter Grehan }
305366f6083SPeter Grehan 
306366f6083SPeter Grehan static __inline uint32_t *
307fb03ca4eSNeel Natu vlapic_get_lvtptr(struct vlapic *vlapic, uint32_t offset)
308366f6083SPeter Grehan {
309de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
310366f6083SPeter Grehan 	int 		 i;
311366f6083SPeter Grehan 
312330baf58SJohn Baldwin 	switch (offset) {
313330baf58SJohn Baldwin 	case APIC_OFFSET_CMCI_LVT:
314330baf58SJohn Baldwin 		return (&lapic->lvt_cmci);
315330baf58SJohn Baldwin 	case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
316366f6083SPeter Grehan 		i = (offset - APIC_OFFSET_TIMER_LVT) >> 2;
317366f6083SPeter Grehan 		return ((&lapic->lvt_timer) + i);;
318330baf58SJohn Baldwin 	default:
319330baf58SJohn Baldwin 		panic("vlapic_get_lvt: invalid LVT\n");
320330baf58SJohn Baldwin 	}
321366f6083SPeter Grehan }
322366f6083SPeter Grehan 
3237c05bc31SNeel Natu static __inline int
3247c05bc31SNeel Natu lvt_off_to_idx(uint32_t offset)
3257c05bc31SNeel Natu {
3267c05bc31SNeel Natu 	int index;
3277c05bc31SNeel Natu 
3287c05bc31SNeel Natu 	switch (offset) {
3297c05bc31SNeel Natu 	case APIC_OFFSET_CMCI_LVT:
3307c05bc31SNeel Natu 		index = APIC_LVT_CMCI;
3317c05bc31SNeel Natu 		break;
3327c05bc31SNeel Natu 	case APIC_OFFSET_TIMER_LVT:
3337c05bc31SNeel Natu 		index = APIC_LVT_TIMER;
3347c05bc31SNeel Natu 		break;
3357c05bc31SNeel Natu 	case APIC_OFFSET_THERM_LVT:
3367c05bc31SNeel Natu 		index = APIC_LVT_THERMAL;
3377c05bc31SNeel Natu 		break;
3387c05bc31SNeel Natu 	case APIC_OFFSET_PERF_LVT:
3397c05bc31SNeel Natu 		index = APIC_LVT_PMC;
3407c05bc31SNeel Natu 		break;
3417c05bc31SNeel Natu 	case APIC_OFFSET_LINT0_LVT:
3427c05bc31SNeel Natu 		index = APIC_LVT_LINT0;
3437c05bc31SNeel Natu 		break;
3447c05bc31SNeel Natu 	case APIC_OFFSET_LINT1_LVT:
3457c05bc31SNeel Natu 		index = APIC_LVT_LINT1;
3467c05bc31SNeel Natu 		break;
3477c05bc31SNeel Natu 	case APIC_OFFSET_ERROR_LVT:
3487c05bc31SNeel Natu 		index = APIC_LVT_ERROR;
3497c05bc31SNeel Natu 		break;
3507c05bc31SNeel Natu 	default:
3517c05bc31SNeel Natu 		index = -1;
3527c05bc31SNeel Natu 		break;
3537c05bc31SNeel Natu 	}
3547c05bc31SNeel Natu 	KASSERT(index >= 0 && index <= VLAPIC_MAXLVT_INDEX, ("lvt_off_to_idx: "
3557c05bc31SNeel Natu 	    "invalid lvt index %d for offset %#x", index, offset));
3567c05bc31SNeel Natu 
3577c05bc31SNeel Natu 	return (index);
3587c05bc31SNeel Natu }
3597c05bc31SNeel Natu 
360fb03ca4eSNeel Natu static __inline uint32_t
361fb03ca4eSNeel Natu vlapic_get_lvt(struct vlapic *vlapic, uint32_t offset)
362fb03ca4eSNeel Natu {
3637c05bc31SNeel Natu 	int idx;
3647c05bc31SNeel Natu 	uint32_t val;
365fb03ca4eSNeel Natu 
3667c05bc31SNeel Natu 	idx = lvt_off_to_idx(offset);
3677c05bc31SNeel Natu 	val = atomic_load_acq_32(&vlapic->lvt_last[idx]);
3687c05bc31SNeel Natu 	return (val);
369fb03ca4eSNeel Natu }
370fb03ca4eSNeel Natu 
3717c05bc31SNeel Natu void
3727c05bc31SNeel Natu vlapic_lvt_write_handler(struct vlapic *vlapic, uint32_t offset)
373fb03ca4eSNeel Natu {
3747c05bc31SNeel Natu 	uint32_t *lvtptr, mask, val;
375fb03ca4eSNeel Natu 	struct LAPIC *lapic;
3767c05bc31SNeel Natu 	int idx;
377fb03ca4eSNeel Natu 
378de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
379fb03ca4eSNeel Natu 	lvtptr = vlapic_get_lvtptr(vlapic, offset);
3807c05bc31SNeel Natu 	val = *lvtptr;
3817c05bc31SNeel Natu 	idx = lvt_off_to_idx(offset);
382fb03ca4eSNeel Natu 
383fb03ca4eSNeel Natu 	if (!(lapic->svr & APIC_SVR_ENABLE))
384fb03ca4eSNeel Natu 		val |= APIC_LVT_M;
385330baf58SJohn Baldwin 	mask = APIC_LVT_M | APIC_LVT_DS | APIC_LVT_VECTOR;
386330baf58SJohn Baldwin 	switch (offset) {
387330baf58SJohn Baldwin 	case APIC_OFFSET_TIMER_LVT:
388330baf58SJohn Baldwin 		mask |= APIC_LVTT_TM;
389330baf58SJohn Baldwin 		break;
390330baf58SJohn Baldwin 	case APIC_OFFSET_ERROR_LVT:
391330baf58SJohn Baldwin 		break;
392330baf58SJohn Baldwin 	case APIC_OFFSET_LINT0_LVT:
393330baf58SJohn Baldwin 	case APIC_OFFSET_LINT1_LVT:
394330baf58SJohn Baldwin 		mask |= APIC_LVT_TM | APIC_LVT_RIRR | APIC_LVT_IIPP;
395330baf58SJohn Baldwin 		/* FALLTHROUGH */
396330baf58SJohn Baldwin 	default:
397330baf58SJohn Baldwin 		mask |= APIC_LVT_DM;
398330baf58SJohn Baldwin 		break;
399330baf58SJohn Baldwin 	}
4007c05bc31SNeel Natu 	val &= mask;
4017c05bc31SNeel Natu 	*lvtptr = val;
4027c05bc31SNeel Natu 	atomic_store_rel_32(&vlapic->lvt_last[idx], val);
4037c05bc31SNeel Natu }
404fb03ca4eSNeel Natu 
4057c05bc31SNeel Natu static void
4067c05bc31SNeel Natu vlapic_mask_lvts(struct vlapic *vlapic)
4077c05bc31SNeel Natu {
4087c05bc31SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
4097c05bc31SNeel Natu 
4107c05bc31SNeel Natu 	lapic->lvt_cmci |= APIC_LVT_M;
4117c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_CMCI_LVT);
4127c05bc31SNeel Natu 
4137c05bc31SNeel Natu 	lapic->lvt_timer |= APIC_LVT_M;
4147c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_TIMER_LVT);
4157c05bc31SNeel Natu 
4167c05bc31SNeel Natu 	lapic->lvt_thermal |= APIC_LVT_M;
4177c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_THERM_LVT);
4187c05bc31SNeel Natu 
4197c05bc31SNeel Natu 	lapic->lvt_pcint |= APIC_LVT_M;
4207c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_PERF_LVT);
4217c05bc31SNeel Natu 
4227c05bc31SNeel Natu 	lapic->lvt_lint0 |= APIC_LVT_M;
4237c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_LINT0_LVT);
4247c05bc31SNeel Natu 
4257c05bc31SNeel Natu 	lapic->lvt_lint1 |= APIC_LVT_M;
4267c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_LINT1_LVT);
4277c05bc31SNeel Natu 
4287c05bc31SNeel Natu 	lapic->lvt_error |= APIC_LVT_M;
4297c05bc31SNeel Natu 	vlapic_lvt_write_handler(vlapic, APIC_OFFSET_ERROR_LVT);
430fb03ca4eSNeel Natu }
431fb03ca4eSNeel Natu 
432330baf58SJohn Baldwin static int
433330baf58SJohn Baldwin vlapic_fire_lvt(struct vlapic *vlapic, uint32_t lvt)
434330baf58SJohn Baldwin {
435330baf58SJohn Baldwin 	uint32_t vec, mode;
436330baf58SJohn Baldwin 
437330baf58SJohn Baldwin 	if (lvt & APIC_LVT_M)
438330baf58SJohn Baldwin 		return (0);
439330baf58SJohn Baldwin 
440330baf58SJohn Baldwin 	vec = lvt & APIC_LVT_VECTOR;
441330baf58SJohn Baldwin 	mode = lvt & APIC_LVT_DM;
442330baf58SJohn Baldwin 
443330baf58SJohn Baldwin 	switch (mode) {
444330baf58SJohn Baldwin 	case APIC_LVT_DM_FIXED:
445330baf58SJohn Baldwin 		if (vec < 16) {
446330baf58SJohn Baldwin 			vlapic_set_error(vlapic, APIC_ESR_SEND_ILLEGAL_VECTOR);
447330baf58SJohn Baldwin 			return (0);
448330baf58SJohn Baldwin 		}
4494d1e82a8SNeel Natu 		if (vlapic_set_intr_ready(vlapic, vec, false))
450de5ea6b6SNeel Natu 			vcpu_notify_event(vlapic->vm, vlapic->vcpuid, true);
451330baf58SJohn Baldwin 		break;
452330baf58SJohn Baldwin 	case APIC_LVT_DM_NMI:
453330baf58SJohn Baldwin 		vm_inject_nmi(vlapic->vm, vlapic->vcpuid);
454330baf58SJohn Baldwin 		break;
455762fd208STycho Nightingale 	case APIC_LVT_DM_EXTINT:
4560775fbb4STycho Nightingale 		vm_inject_extint(vlapic->vm, vlapic->vcpuid);
457762fd208STycho Nightingale 		break;
458330baf58SJohn Baldwin 	default:
459330baf58SJohn Baldwin 		// Other modes ignored
460330baf58SJohn Baldwin 		return (0);
461330baf58SJohn Baldwin 	}
462330baf58SJohn Baldwin 	return (1);
463330baf58SJohn Baldwin }
464330baf58SJohn Baldwin 
465366f6083SPeter Grehan #if 1
466366f6083SPeter Grehan static void
467366f6083SPeter Grehan dump_isrvec_stk(struct vlapic *vlapic)
468366f6083SPeter Grehan {
469366f6083SPeter Grehan 	int i;
470366f6083SPeter Grehan 	uint32_t *isrptr;
471366f6083SPeter Grehan 
472de5ea6b6SNeel Natu 	isrptr = &vlapic->apic_page->isr0;
473366f6083SPeter Grehan 	for (i = 0; i < 8; i++)
474366f6083SPeter Grehan 		printf("ISR%d 0x%08x\n", i, isrptr[i * 4]);
475366f6083SPeter Grehan 
476366f6083SPeter Grehan 	for (i = 0; i <= vlapic->isrvec_stk_top; i++)
477366f6083SPeter Grehan 		printf("isrvec_stk[%d] = %d\n", i, vlapic->isrvec_stk[i]);
478366f6083SPeter Grehan }
479366f6083SPeter Grehan #endif
480366f6083SPeter Grehan 
481366f6083SPeter Grehan /*
482366f6083SPeter Grehan  * Algorithm adopted from section "Interrupt, Task and Processor Priority"
483366f6083SPeter Grehan  * in Intel Architecture Manual Vol 3a.
484366f6083SPeter Grehan  */
485366f6083SPeter Grehan static void
486366f6083SPeter Grehan vlapic_update_ppr(struct vlapic *vlapic)
487366f6083SPeter Grehan {
488366f6083SPeter Grehan 	int isrvec, tpr, ppr;
489366f6083SPeter Grehan 
490366f6083SPeter Grehan 	/*
491366f6083SPeter Grehan 	 * Note that the value on the stack at index 0 is always 0.
492366f6083SPeter Grehan 	 *
493366f6083SPeter Grehan 	 * This is a placeholder for the value of ISRV when none of the
494366f6083SPeter Grehan 	 * bits is set in the ISRx registers.
495366f6083SPeter Grehan 	 */
496366f6083SPeter Grehan 	isrvec = vlapic->isrvec_stk[vlapic->isrvec_stk_top];
497de5ea6b6SNeel Natu 	tpr = vlapic->apic_page->tpr;
498366f6083SPeter Grehan 
499366f6083SPeter Grehan #if 1
500366f6083SPeter Grehan 	{
501366f6083SPeter Grehan 		int i, lastprio, curprio, vector, idx;
502366f6083SPeter Grehan 		uint32_t *isrptr;
503366f6083SPeter Grehan 
504366f6083SPeter Grehan 		if (vlapic->isrvec_stk_top == 0 && isrvec != 0)
505366f6083SPeter Grehan 			panic("isrvec_stk is corrupted: %d", isrvec);
506366f6083SPeter Grehan 
507366f6083SPeter Grehan 		/*
508366f6083SPeter Grehan 		 * Make sure that the priority of the nested interrupts is
509366f6083SPeter Grehan 		 * always increasing.
510366f6083SPeter Grehan 		 */
511366f6083SPeter Grehan 		lastprio = -1;
512366f6083SPeter Grehan 		for (i = 1; i <= vlapic->isrvec_stk_top; i++) {
513366f6083SPeter Grehan 			curprio = PRIO(vlapic->isrvec_stk[i]);
514366f6083SPeter Grehan 			if (curprio <= lastprio) {
515366f6083SPeter Grehan 				dump_isrvec_stk(vlapic);
516366f6083SPeter Grehan 				panic("isrvec_stk does not satisfy invariant");
517366f6083SPeter Grehan 			}
518366f6083SPeter Grehan 			lastprio = curprio;
519366f6083SPeter Grehan 		}
520366f6083SPeter Grehan 
521366f6083SPeter Grehan 		/*
522366f6083SPeter Grehan 		 * Make sure that each bit set in the ISRx registers has a
523366f6083SPeter Grehan 		 * corresponding entry on the isrvec stack.
524366f6083SPeter Grehan 		 */
525366f6083SPeter Grehan 		i = 1;
526de5ea6b6SNeel Natu 		isrptr = &vlapic->apic_page->isr0;
527366f6083SPeter Grehan 		for (vector = 0; vector < 256; vector++) {
528366f6083SPeter Grehan 			idx = (vector / 32) * 4;
529366f6083SPeter Grehan 			if (isrptr[idx] & (1 << (vector % 32))) {
530366f6083SPeter Grehan 				if (i > vlapic->isrvec_stk_top ||
531366f6083SPeter Grehan 				    vlapic->isrvec_stk[i] != vector) {
532366f6083SPeter Grehan 					dump_isrvec_stk(vlapic);
533366f6083SPeter Grehan 					panic("ISR and isrvec_stk out of sync");
534366f6083SPeter Grehan 				}
535366f6083SPeter Grehan 				i++;
536366f6083SPeter Grehan 			}
537366f6083SPeter Grehan 		}
538366f6083SPeter Grehan 	}
539366f6083SPeter Grehan #endif
540366f6083SPeter Grehan 
541366f6083SPeter Grehan 	if (PRIO(tpr) >= PRIO(isrvec))
542366f6083SPeter Grehan 		ppr = tpr;
543366f6083SPeter Grehan 	else
544366f6083SPeter Grehan 		ppr = isrvec & 0xf0;
545366f6083SPeter Grehan 
546de5ea6b6SNeel Natu 	vlapic->apic_page->ppr = ppr;
547366f6083SPeter Grehan 	VLAPIC_CTR1(vlapic, "vlapic_update_ppr 0x%02x", ppr);
548366f6083SPeter Grehan }
549366f6083SPeter Grehan 
55044e2f0feSNeel Natu static VMM_STAT(VLAPIC_GRATUITOUS_EOI, "EOI without any in-service interrupt");
55144e2f0feSNeel Natu 
552366f6083SPeter Grehan static void
553366f6083SPeter Grehan vlapic_process_eoi(struct vlapic *vlapic)
554366f6083SPeter Grehan {
555de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
556b5b28fc9SNeel Natu 	uint32_t	*isrptr, *tmrptr;
557b5b28fc9SNeel Natu 	int		i, idx, bitpos, vector;
558366f6083SPeter Grehan 
559366f6083SPeter Grehan 	isrptr = &lapic->isr0;
560b5b28fc9SNeel Natu 	tmrptr = &lapic->tmr0;
561366f6083SPeter Grehan 
56244e2f0feSNeel Natu 	for (i = 7; i >= 0; i--) {
563366f6083SPeter Grehan 		idx = i * 4;
564366f6083SPeter Grehan 		bitpos = fls(isrptr[idx]);
565b5b28fc9SNeel Natu 		if (bitpos-- != 0) {
566366f6083SPeter Grehan 			if (vlapic->isrvec_stk_top <= 0) {
567366f6083SPeter Grehan 				panic("invalid vlapic isrvec_stk_top %d",
568366f6083SPeter Grehan 				      vlapic->isrvec_stk_top);
569366f6083SPeter Grehan 			}
570b5b28fc9SNeel Natu 			isrptr[idx] &= ~(1 << bitpos);
57144e2f0feSNeel Natu 			vector = i * 32 + bitpos;
57244e2f0feSNeel Natu 			VCPU_CTR1(vlapic->vm, vlapic->vcpuid, "EOI vector %d",
57344e2f0feSNeel Natu 			    vector);
574366f6083SPeter Grehan 			VLAPIC_CTR_ISR(vlapic, "vlapic_process_eoi");
575366f6083SPeter Grehan 			vlapic->isrvec_stk_top--;
576366f6083SPeter Grehan 			vlapic_update_ppr(vlapic);
577b5b28fc9SNeel Natu 			if ((tmrptr[idx] & (1 << bitpos)) != 0) {
578b5b28fc9SNeel Natu 				vioapic_process_eoi(vlapic->vm, vlapic->vcpuid,
579b5b28fc9SNeel Natu 				    vector);
580b5b28fc9SNeel Natu 			}
581366f6083SPeter Grehan 			return;
582366f6083SPeter Grehan 		}
583366f6083SPeter Grehan 	}
58444e2f0feSNeel Natu 	VCPU_CTR0(vlapic->vm, vlapic->vcpuid, "Gratuitous EOI");
58544e2f0feSNeel Natu 	vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_GRATUITOUS_EOI, 1);
586366f6083SPeter Grehan }
587366f6083SPeter Grehan 
588366f6083SPeter Grehan static __inline int
589fb03ca4eSNeel Natu vlapic_get_lvt_field(uint32_t lvt, uint32_t mask)
590366f6083SPeter Grehan {
591fb03ca4eSNeel Natu 
592fb03ca4eSNeel Natu 	return (lvt & mask);
593366f6083SPeter Grehan }
594366f6083SPeter Grehan 
595366f6083SPeter Grehan static __inline int
596366f6083SPeter Grehan vlapic_periodic_timer(struct vlapic *vlapic)
597366f6083SPeter Grehan {
598fb03ca4eSNeel Natu 	uint32_t lvt;
599366f6083SPeter Grehan 
600366f6083SPeter Grehan 	lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_TIMER_LVT);
601366f6083SPeter Grehan 
602366f6083SPeter Grehan 	return (vlapic_get_lvt_field(lvt, APIC_LVTT_TM_PERIODIC));
603366f6083SPeter Grehan }
604366f6083SPeter Grehan 
605330baf58SJohn Baldwin static VMM_STAT(VLAPIC_INTR_ERROR, "error interrupts generated by vlapic");
606330baf58SJohn Baldwin 
607330baf58SJohn Baldwin void
608330baf58SJohn Baldwin vlapic_set_error(struct vlapic *vlapic, uint32_t mask)
609330baf58SJohn Baldwin {
610330baf58SJohn Baldwin 	uint32_t lvt;
611330baf58SJohn Baldwin 
612330baf58SJohn Baldwin 	vlapic->esr_pending |= mask;
613330baf58SJohn Baldwin 	if (vlapic->esr_firing)
614330baf58SJohn Baldwin 		return;
615330baf58SJohn Baldwin 	vlapic->esr_firing = 1;
616330baf58SJohn Baldwin 
617330baf58SJohn Baldwin 	// The error LVT always uses the fixed delivery mode.
618330baf58SJohn Baldwin 	lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_ERROR_LVT);
619330baf58SJohn Baldwin 	if (vlapic_fire_lvt(vlapic, lvt | APIC_LVT_DM_FIXED)) {
620330baf58SJohn Baldwin 		vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_ERROR, 1);
621330baf58SJohn Baldwin 	}
622330baf58SJohn Baldwin 	vlapic->esr_firing = 0;
623330baf58SJohn Baldwin }
624330baf58SJohn Baldwin 
62577d8fd9bSNeel Natu static VMM_STAT(VLAPIC_INTR_TIMER, "timer interrupts generated by vlapic");
62677d8fd9bSNeel Natu 
627366f6083SPeter Grehan static void
628366f6083SPeter Grehan vlapic_fire_timer(struct vlapic *vlapic)
629366f6083SPeter Grehan {
630fb03ca4eSNeel Natu 	uint32_t lvt;
631fb03ca4eSNeel Natu 
632fb03ca4eSNeel Natu 	KASSERT(VLAPIC_TIMER_LOCKED(vlapic), ("vlapic_fire_timer not locked"));
633366f6083SPeter Grehan 
634330baf58SJohn Baldwin 	// The timer LVT always uses the fixed delivery mode.
635366f6083SPeter Grehan 	lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_TIMER_LVT);
636330baf58SJohn Baldwin 	if (vlapic_fire_lvt(vlapic, lvt | APIC_LVT_DM_FIXED)) {
6379d8d8e3eSNeel Natu 		VLAPIC_CTR0(vlapic, "vlapic timer fired");
63877d8fd9bSNeel Natu 		vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_TIMER, 1);
639366f6083SPeter Grehan 	}
640366f6083SPeter Grehan }
641366f6083SPeter Grehan 
642330baf58SJohn Baldwin static VMM_STAT(VLAPIC_INTR_CMC,
643330baf58SJohn Baldwin     "corrected machine check interrupts generated by vlapic");
644330baf58SJohn Baldwin 
645330baf58SJohn Baldwin void
646330baf58SJohn Baldwin vlapic_fire_cmci(struct vlapic *vlapic)
647330baf58SJohn Baldwin {
648330baf58SJohn Baldwin 	uint32_t lvt;
649330baf58SJohn Baldwin 
650330baf58SJohn Baldwin 	lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_CMCI_LVT);
651330baf58SJohn Baldwin 	if (vlapic_fire_lvt(vlapic, lvt)) {
652330baf58SJohn Baldwin 		vmm_stat_incr(vlapic->vm, vlapic->vcpuid, VLAPIC_INTR_CMC, 1);
653330baf58SJohn Baldwin 	}
654330baf58SJohn Baldwin }
655330baf58SJohn Baldwin 
6567c05bc31SNeel Natu static VMM_STAT_ARRAY(LVTS_TRIGGERRED, VLAPIC_MAXLVT_INDEX + 1,
657330baf58SJohn Baldwin     "lvts triggered");
658330baf58SJohn Baldwin 
659330baf58SJohn Baldwin int
660330baf58SJohn Baldwin vlapic_trigger_lvt(struct vlapic *vlapic, int vector)
661330baf58SJohn Baldwin {
662330baf58SJohn Baldwin 	uint32_t lvt;
663330baf58SJohn Baldwin 
664762fd208STycho Nightingale 	if (vlapic_enabled(vlapic) == false) {
665762fd208STycho Nightingale 		/*
666762fd208STycho Nightingale 		 * When the local APIC is global/hardware disabled,
667762fd208STycho Nightingale 		 * LINT[1:0] pins are configured as INTR and NMI pins,
668762fd208STycho Nightingale 		 * respectively.
669762fd208STycho Nightingale 		*/
670762fd208STycho Nightingale 		switch (vector) {
671762fd208STycho Nightingale 			case APIC_LVT_LINT0:
6720775fbb4STycho Nightingale 				vm_inject_extint(vlapic->vm, vlapic->vcpuid);
673762fd208STycho Nightingale 				break;
674762fd208STycho Nightingale 			case APIC_LVT_LINT1:
675762fd208STycho Nightingale 				vm_inject_nmi(vlapic->vm, vlapic->vcpuid);
676762fd208STycho Nightingale 				break;
677762fd208STycho Nightingale 			default:
678762fd208STycho Nightingale 				break;
679762fd208STycho Nightingale 		}
680762fd208STycho Nightingale 		return (0);
681762fd208STycho Nightingale 	}
682762fd208STycho Nightingale 
683330baf58SJohn Baldwin 	switch (vector) {
684330baf58SJohn Baldwin 	case APIC_LVT_LINT0:
685330baf58SJohn Baldwin 		lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_LINT0_LVT);
686330baf58SJohn Baldwin 		break;
687330baf58SJohn Baldwin 	case APIC_LVT_LINT1:
688330baf58SJohn Baldwin 		lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_LINT1_LVT);
689330baf58SJohn Baldwin 		break;
690330baf58SJohn Baldwin 	case APIC_LVT_TIMER:
691330baf58SJohn Baldwin 		lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_TIMER_LVT);
692330baf58SJohn Baldwin 		lvt |= APIC_LVT_DM_FIXED;
693330baf58SJohn Baldwin 		break;
694330baf58SJohn Baldwin 	case APIC_LVT_ERROR:
695330baf58SJohn Baldwin 		lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_ERROR_LVT);
696330baf58SJohn Baldwin 		lvt |= APIC_LVT_DM_FIXED;
697330baf58SJohn Baldwin 		break;
698330baf58SJohn Baldwin 	case APIC_LVT_PMC:
699330baf58SJohn Baldwin 		lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_PERF_LVT);
700330baf58SJohn Baldwin 		break;
701330baf58SJohn Baldwin 	case APIC_LVT_THERMAL:
702330baf58SJohn Baldwin 		lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_THERM_LVT);
703330baf58SJohn Baldwin 		break;
704330baf58SJohn Baldwin 	case APIC_LVT_CMCI:
705330baf58SJohn Baldwin 		lvt = vlapic_get_lvt(vlapic, APIC_OFFSET_CMCI_LVT);
706330baf58SJohn Baldwin 		break;
707330baf58SJohn Baldwin 	default:
708330baf58SJohn Baldwin 		return (EINVAL);
709330baf58SJohn Baldwin 	}
710330baf58SJohn Baldwin 	if (vlapic_fire_lvt(vlapic, lvt)) {
711330baf58SJohn Baldwin 		vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid,
712330baf58SJohn Baldwin 		    LVTS_TRIGGERRED, vector, 1);
713330baf58SJohn Baldwin 	}
714330baf58SJohn Baldwin 	return (0);
715330baf58SJohn Baldwin }
716330baf58SJohn Baldwin 
717fb03ca4eSNeel Natu static void
718fb03ca4eSNeel Natu vlapic_callout_handler(void *arg)
719fb03ca4eSNeel Natu {
720fb03ca4eSNeel Natu 	struct vlapic *vlapic;
721fb03ca4eSNeel Natu 	struct bintime bt, btnow;
722fb03ca4eSNeel Natu 	sbintime_t rem_sbt;
723fb03ca4eSNeel Natu 
724fb03ca4eSNeel Natu 	vlapic = arg;
725fb03ca4eSNeel Natu 
726fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
727fb03ca4eSNeel Natu 	if (callout_pending(&vlapic->callout))	/* callout was reset */
728fb03ca4eSNeel Natu 		goto done;
729fb03ca4eSNeel Natu 
730fb03ca4eSNeel Natu 	if (!callout_active(&vlapic->callout))	/* callout was stopped */
731fb03ca4eSNeel Natu 		goto done;
732fb03ca4eSNeel Natu 
733fb03ca4eSNeel Natu 	callout_deactivate(&vlapic->callout);
734fb03ca4eSNeel Natu 
735fb03ca4eSNeel Natu 	vlapic_fire_timer(vlapic);
736fb03ca4eSNeel Natu 
737fb03ca4eSNeel Natu 	if (vlapic_periodic_timer(vlapic)) {
738fb03ca4eSNeel Natu 		binuptime(&btnow);
739fb03ca4eSNeel Natu 		KASSERT(bintime_cmp(&btnow, &vlapic->timer_fire_bt, >=),
740fb03ca4eSNeel Natu 		    ("vlapic callout at %#lx.%#lx, expected at %#lx.#%lx",
741fb03ca4eSNeel Natu 		    btnow.sec, btnow.frac, vlapic->timer_fire_bt.sec,
742fb03ca4eSNeel Natu 		    vlapic->timer_fire_bt.frac));
743fb03ca4eSNeel Natu 
744fb03ca4eSNeel Natu 		/*
745fb03ca4eSNeel Natu 		 * Compute the delta between when the timer was supposed to
746fb03ca4eSNeel Natu 		 * fire and the present time.
747fb03ca4eSNeel Natu 		 */
748fb03ca4eSNeel Natu 		bt = btnow;
749fb03ca4eSNeel Natu 		bintime_sub(&bt, &vlapic->timer_fire_bt);
750fb03ca4eSNeel Natu 
751fb03ca4eSNeel Natu 		rem_sbt = bttosbt(vlapic->timer_period_bt);
752fb03ca4eSNeel Natu 		if (bintime_cmp(&bt, &vlapic->timer_period_bt, <)) {
753fb03ca4eSNeel Natu 			/*
754fb03ca4eSNeel Natu 			 * Adjust the time until the next countdown downward
755fb03ca4eSNeel Natu 			 * to account for the lost time.
756fb03ca4eSNeel Natu 			 */
757fb03ca4eSNeel Natu 			rem_sbt -= bttosbt(bt);
758fb03ca4eSNeel Natu 		} else {
759fb03ca4eSNeel Natu 			/*
760fb03ca4eSNeel Natu 			 * If the delta is greater than the timer period then
761fb03ca4eSNeel Natu 			 * just reset our time base instead of trying to catch
762fb03ca4eSNeel Natu 			 * up.
763fb03ca4eSNeel Natu 			 */
764fb03ca4eSNeel Natu 			vlapic->timer_fire_bt = btnow;
765fb03ca4eSNeel Natu 			VLAPIC_CTR2(vlapic, "vlapic timer lagging by %lu "
766fb03ca4eSNeel Natu 			    "usecs, period is %lu usecs - resetting time base",
767fb03ca4eSNeel Natu 			    bttosbt(bt) / SBT_1US,
768fb03ca4eSNeel Natu 			    bttosbt(vlapic->timer_period_bt) / SBT_1US);
769fb03ca4eSNeel Natu 		}
770fb03ca4eSNeel Natu 
771fb03ca4eSNeel Natu 		bintime_add(&vlapic->timer_fire_bt, &vlapic->timer_period_bt);
772fb03ca4eSNeel Natu 		callout_reset_sbt(&vlapic->callout, rem_sbt, 0,
773fb03ca4eSNeel Natu 		    vlapic_callout_handler, vlapic, 0);
774fb03ca4eSNeel Natu 	}
775fb03ca4eSNeel Natu done:
776fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
777fb03ca4eSNeel Natu }
778fb03ca4eSNeel Natu 
779fafe8844SNeel Natu void
780fafe8844SNeel Natu vlapic_icrtmr_write_handler(struct vlapic *vlapic)
781fb03ca4eSNeel Natu {
782fb03ca4eSNeel Natu 	struct LAPIC *lapic;
783fb03ca4eSNeel Natu 	sbintime_t sbt;
784fafe8844SNeel Natu 	uint32_t icr_timer;
785fb03ca4eSNeel Natu 
786fb03ca4eSNeel Natu 	VLAPIC_TIMER_LOCK(vlapic);
787fb03ca4eSNeel Natu 
788de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
789fafe8844SNeel Natu 	icr_timer = lapic->icr_timer;
790fb03ca4eSNeel Natu 
791fb03ca4eSNeel Natu 	vlapic->timer_period_bt = vlapic->timer_freq_bt;
792fb03ca4eSNeel Natu 	bintime_mul(&vlapic->timer_period_bt, icr_timer);
793fb03ca4eSNeel Natu 
794fb03ca4eSNeel Natu 	if (icr_timer != 0) {
795fb03ca4eSNeel Natu 		binuptime(&vlapic->timer_fire_bt);
796fb03ca4eSNeel Natu 		bintime_add(&vlapic->timer_fire_bt, &vlapic->timer_period_bt);
797fb03ca4eSNeel Natu 
798fb03ca4eSNeel Natu 		sbt = bttosbt(vlapic->timer_period_bt);
799fb03ca4eSNeel Natu 		callout_reset_sbt(&vlapic->callout, sbt, 0,
800fb03ca4eSNeel Natu 		    vlapic_callout_handler, vlapic, 0);
801fb03ca4eSNeel Natu 	} else
802fb03ca4eSNeel Natu 		callout_stop(&vlapic->callout);
803fb03ca4eSNeel Natu 
804fb03ca4eSNeel Natu 	VLAPIC_TIMER_UNLOCK(vlapic);
805fb03ca4eSNeel Natu }
806fb03ca4eSNeel Natu 
8074f8be175SNeel Natu /*
8084f8be175SNeel Natu  * This function populates 'dmask' with the set of vcpus that match the
8094f8be175SNeel Natu  * addressing specified by the (dest, phys, lowprio) tuple.
8104f8be175SNeel Natu  *
8114f8be175SNeel Natu  * 'x2apic_dest' specifies whether 'dest' is interpreted as x2APIC (32-bit)
8124f8be175SNeel Natu  * or xAPIC (8-bit) destination field.
8134f8be175SNeel Natu  */
8144f8be175SNeel Natu static void
8154f8be175SNeel Natu vlapic_calcdest(struct vm *vm, cpuset_t *dmask, uint32_t dest, bool phys,
8164f8be175SNeel Natu     bool lowprio, bool x2apic_dest)
8174f8be175SNeel Natu {
8184f8be175SNeel Natu 	struct vlapic *vlapic;
8194f8be175SNeel Natu 	uint32_t dfr, ldr, ldest, cluster;
8204f8be175SNeel Natu 	uint32_t mda_flat_ldest, mda_cluster_ldest, mda_ldest, mda_cluster_id;
8214f8be175SNeel Natu 	cpuset_t amask;
8224f8be175SNeel Natu 	int vcpuid;
8234f8be175SNeel Natu 
8244f8be175SNeel Natu 	if ((x2apic_dest && dest == 0xffffffff) ||
8254f8be175SNeel Natu 	    (!x2apic_dest && dest == 0xff)) {
8264f8be175SNeel Natu 		/*
8274f8be175SNeel Natu 		 * Broadcast in both logical and physical modes.
8284f8be175SNeel Natu 		 */
8294f8be175SNeel Natu 		*dmask = vm_active_cpus(vm);
8304f8be175SNeel Natu 		return;
8314f8be175SNeel Natu 	}
8324f8be175SNeel Natu 
8334f8be175SNeel Natu 	if (phys) {
8344f8be175SNeel Natu 		/*
8354f8be175SNeel Natu 		 * Physical mode: destination is APIC ID.
8364f8be175SNeel Natu 		 */
8374f8be175SNeel Natu 		CPU_ZERO(dmask);
8384f8be175SNeel Natu 		vcpuid = vm_apicid2vcpuid(vm, dest);
8394f8be175SNeel Natu 		if (vcpuid < VM_MAXCPU)
8404f8be175SNeel Natu 			CPU_SET(vcpuid, dmask);
8414f8be175SNeel Natu 	} else {
8424f8be175SNeel Natu 		/*
8434f8be175SNeel Natu 		 * In the "Flat Model" the MDA is interpreted as an 8-bit wide
844500eb14aSPedro F. Giffuni 		 * bitmask. This model is only available in the xAPIC mode.
8454f8be175SNeel Natu 		 */
8464f8be175SNeel Natu 		mda_flat_ldest = dest & 0xff;
8474f8be175SNeel Natu 
8484f8be175SNeel Natu 		/*
8494f8be175SNeel Natu 		 * In the "Cluster Model" the MDA is used to identify a
8504f8be175SNeel Natu 		 * specific cluster and a set of APICs in that cluster.
8514f8be175SNeel Natu 		 */
8524f8be175SNeel Natu 		if (x2apic_dest) {
8534f8be175SNeel Natu 			mda_cluster_id = dest >> 16;
8544f8be175SNeel Natu 			mda_cluster_ldest = dest & 0xffff;
8554f8be175SNeel Natu 		} else {
8564f8be175SNeel Natu 			mda_cluster_id = (dest >> 4) & 0xf;
8574f8be175SNeel Natu 			mda_cluster_ldest = dest & 0xf;
8584f8be175SNeel Natu 		}
8594f8be175SNeel Natu 
8604f8be175SNeel Natu 		/*
8614f8be175SNeel Natu 		 * Logical mode: match each APIC that has a bit set
862*28323addSBryan Drewery 		 * in its LDR that matches a bit in the ldest.
8634f8be175SNeel Natu 		 */
8644f8be175SNeel Natu 		CPU_ZERO(dmask);
8654f8be175SNeel Natu 		amask = vm_active_cpus(vm);
8664f8be175SNeel Natu 		while ((vcpuid = CPU_FFS(&amask)) != 0) {
8674f8be175SNeel Natu 			vcpuid--;
8684f8be175SNeel Natu 			CPU_CLR(vcpuid, &amask);
8694f8be175SNeel Natu 
8704f8be175SNeel Natu 			vlapic = vm_lapic(vm, vcpuid);
8713f0ddc7cSNeel Natu 			dfr = vlapic->apic_page->dfr;
8723f0ddc7cSNeel Natu 			ldr = vlapic->apic_page->ldr;
8734f8be175SNeel Natu 
8744f8be175SNeel Natu 			if ((dfr & APIC_DFR_MODEL_MASK) ==
8754f8be175SNeel Natu 			    APIC_DFR_MODEL_FLAT) {
8764f8be175SNeel Natu 				ldest = ldr >> 24;
8774f8be175SNeel Natu 				mda_ldest = mda_flat_ldest;
8784f8be175SNeel Natu 			} else if ((dfr & APIC_DFR_MODEL_MASK) ==
8794f8be175SNeel Natu 			    APIC_DFR_MODEL_CLUSTER) {
8804f8be175SNeel Natu 				if (x2apic(vlapic)) {
8814f8be175SNeel Natu 					cluster = ldr >> 16;
8824f8be175SNeel Natu 					ldest = ldr & 0xffff;
8834f8be175SNeel Natu 				} else {
8844f8be175SNeel Natu 					cluster = ldr >> 28;
8854f8be175SNeel Natu 					ldest = (ldr >> 24) & 0xf;
8864f8be175SNeel Natu 				}
8874f8be175SNeel Natu 				if (cluster != mda_cluster_id)
8884f8be175SNeel Natu 					continue;
8894f8be175SNeel Natu 				mda_ldest = mda_cluster_ldest;
8904f8be175SNeel Natu 			} else {
8914f8be175SNeel Natu 				/*
8924f8be175SNeel Natu 				 * Guest has configured a bad logical
8934f8be175SNeel Natu 				 * model for this vcpu - skip it.
8944f8be175SNeel Natu 				 */
8954f8be175SNeel Natu 				VLAPIC_CTR1(vlapic, "vlapic has bad logical "
8964f8be175SNeel Natu 				    "model %x - cannot deliver interrupt", dfr);
8974f8be175SNeel Natu 				continue;
8984f8be175SNeel Natu 			}
8994f8be175SNeel Natu 
9004f8be175SNeel Natu 			if ((mda_ldest & ldest) != 0) {
9014f8be175SNeel Natu 				CPU_SET(vcpuid, dmask);
9024f8be175SNeel Natu 				if (lowprio)
9034f8be175SNeel Natu 					break;
9044f8be175SNeel Natu 			}
9054f8be175SNeel Natu 		}
9064f8be175SNeel Natu 	}
9074f8be175SNeel Natu }
9084f8be175SNeel Natu 
9090acb0d84SNeel Natu static VMM_STAT_ARRAY(IPIS_SENT, VM_MAXCPU, "ipis sent to vcpu");
9100acb0d84SNeel Natu 
911051f2bd1SNeel Natu static void
912051f2bd1SNeel Natu vlapic_set_tpr(struct vlapic *vlapic, uint8_t val)
913051f2bd1SNeel Natu {
914051f2bd1SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
915051f2bd1SNeel Natu 
91679ad53fbSNeel Natu 	if (lapic->tpr != val) {
91779ad53fbSNeel Natu 		VCPU_CTR2(vlapic->vm, vlapic->vcpuid, "vlapic TPR changed "
91879ad53fbSNeel Natu 		    "from %#x to %#x", lapic->tpr, val);
919051f2bd1SNeel Natu 		lapic->tpr = val;
920051f2bd1SNeel Natu 		vlapic_update_ppr(vlapic);
921051f2bd1SNeel Natu 	}
92279ad53fbSNeel Natu }
923051f2bd1SNeel Natu 
924051f2bd1SNeel Natu static uint8_t
925051f2bd1SNeel Natu vlapic_get_tpr(struct vlapic *vlapic)
926051f2bd1SNeel Natu {
927051f2bd1SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
928051f2bd1SNeel Natu 
929051f2bd1SNeel Natu 	return (lapic->tpr);
930051f2bd1SNeel Natu }
931051f2bd1SNeel Natu 
932051f2bd1SNeel Natu void
933051f2bd1SNeel Natu vlapic_set_cr8(struct vlapic *vlapic, uint64_t val)
934051f2bd1SNeel Natu {
935051f2bd1SNeel Natu 	uint8_t tpr;
936051f2bd1SNeel Natu 
937051f2bd1SNeel Natu 	if (val & ~0xf) {
938051f2bd1SNeel Natu 		vm_inject_gp(vlapic->vm, vlapic->vcpuid);
939051f2bd1SNeel Natu 		return;
940051f2bd1SNeel Natu 	}
941051f2bd1SNeel Natu 
942051f2bd1SNeel Natu 	tpr = val << 4;
943051f2bd1SNeel Natu 	vlapic_set_tpr(vlapic, tpr);
944051f2bd1SNeel Natu }
945051f2bd1SNeel Natu 
946051f2bd1SNeel Natu uint64_t
947051f2bd1SNeel Natu vlapic_get_cr8(struct vlapic *vlapic)
948051f2bd1SNeel Natu {
949051f2bd1SNeel Natu 	uint8_t tpr;
950051f2bd1SNeel Natu 
951051f2bd1SNeel Natu 	tpr = vlapic_get_tpr(vlapic);
952051f2bd1SNeel Natu 	return (tpr >> 4);
953051f2bd1SNeel Natu }
954051f2bd1SNeel Natu 
955fafe8844SNeel Natu int
956fafe8844SNeel Natu vlapic_icrlo_write_handler(struct vlapic *vlapic, bool *retu)
957366f6083SPeter Grehan {
958366f6083SPeter Grehan 	int i;
9594f8be175SNeel Natu 	bool phys;
960a5615c90SPeter Grehan 	cpuset_t dmask;
961fafe8844SNeel Natu 	uint64_t icrval;
962366f6083SPeter Grehan 	uint32_t dest, vec, mode;
963edf89256SNeel Natu 	struct vlapic *vlapic2;
964edf89256SNeel Natu 	struct vm_exit *vmexit;
965fafe8844SNeel Natu 	struct LAPIC *lapic;
966fafe8844SNeel Natu 
967fafe8844SNeel Natu 	lapic = vlapic->apic_page;
968fafe8844SNeel Natu 	lapic->icr_lo &= ~APIC_DELSTAT_PEND;
969fafe8844SNeel Natu 	icrval = ((uint64_t)lapic->icr_hi << 32) | lapic->icr_lo;
970366f6083SPeter Grehan 
971a2da7af6SNeel Natu 	if (x2apic(vlapic))
972366f6083SPeter Grehan 		dest = icrval >> 32;
973a2da7af6SNeel Natu 	else
974a2da7af6SNeel Natu 		dest = icrval >> (32 + 24);
975366f6083SPeter Grehan 	vec = icrval & APIC_VECTOR_MASK;
976366f6083SPeter Grehan 	mode = icrval & APIC_DELMODE_MASK;
977366f6083SPeter Grehan 
978330baf58SJohn Baldwin 	if (mode == APIC_DELMODE_FIXED && vec < 16) {
979330baf58SJohn Baldwin 		vlapic_set_error(vlapic, APIC_ESR_SEND_ILLEGAL_VECTOR);
9804d1e82a8SNeel Natu 		VLAPIC_CTR1(vlapic, "Ignoring invalid IPI %d", vec);
981330baf58SJohn Baldwin 		return (0);
982330baf58SJohn Baldwin 	}
983330baf58SJohn Baldwin 
9844d1e82a8SNeel Natu 	VLAPIC_CTR2(vlapic, "icrlo 0x%016lx triggered ipi %d", icrval, vec);
9854d1e82a8SNeel Natu 
986366f6083SPeter Grehan 	if (mode == APIC_DELMODE_FIXED || mode == APIC_DELMODE_NMI) {
987366f6083SPeter Grehan 		switch (icrval & APIC_DEST_MASK) {
988366f6083SPeter Grehan 		case APIC_DEST_DESTFLD:
9894f8be175SNeel Natu 			phys = ((icrval & APIC_DESTMODE_LOG) == 0);
9904f8be175SNeel Natu 			vlapic_calcdest(vlapic->vm, &dmask, dest, phys, false,
9914f8be175SNeel Natu 			    x2apic(vlapic));
992366f6083SPeter Grehan 			break;
993366f6083SPeter Grehan 		case APIC_DEST_SELF:
994a5615c90SPeter Grehan 			CPU_SETOF(vlapic->vcpuid, &dmask);
995366f6083SPeter Grehan 			break;
996366f6083SPeter Grehan 		case APIC_DEST_ALLISELF:
997366f6083SPeter Grehan 			dmask = vm_active_cpus(vlapic->vm);
998366f6083SPeter Grehan 			break;
999366f6083SPeter Grehan 		case APIC_DEST_ALLESELF:
1000a5615c90SPeter Grehan 			dmask = vm_active_cpus(vlapic->vm);
1001a5615c90SPeter Grehan 			CPU_CLR(vlapic->vcpuid, &dmask);
1002366f6083SPeter Grehan 			break;
10031e2751ddSSergey Kandaurov 		default:
10041e2751ddSSergey Kandaurov 			CPU_ZERO(&dmask);	/* satisfy gcc */
10051e2751ddSSergey Kandaurov 			break;
1006366f6083SPeter Grehan 		}
1007366f6083SPeter Grehan 
100882f2974aSSergey Kandaurov 		while ((i = CPU_FFS(&dmask)) != 0) {
1009a5615c90SPeter Grehan 			i--;
1010a5615c90SPeter Grehan 			CPU_CLR(i, &dmask);
10110acb0d84SNeel Natu 			if (mode == APIC_DELMODE_FIXED) {
1012b5b28fc9SNeel Natu 				lapic_intr_edge(vlapic->vm, i, vec);
10130acb0d84SNeel Natu 				vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid,
10140acb0d84SNeel Natu 						    IPIS_SENT, i, 1);
10154d1e82a8SNeel Natu 				VLAPIC_CTR2(vlapic, "vlapic sending ipi %d "
10164d1e82a8SNeel Natu 				    "to vcpuid %d", vec, i);
10174d1e82a8SNeel Natu 			} else {
1018366f6083SPeter Grehan 				vm_inject_nmi(vlapic->vm, i);
10194d1e82a8SNeel Natu 				VLAPIC_CTR1(vlapic, "vlapic sending ipi nmi "
10204d1e82a8SNeel Natu 				    "to vcpuid %d", i);
10214d1e82a8SNeel Natu 			}
1022366f6083SPeter Grehan 		}
1023366f6083SPeter Grehan 
1024366f6083SPeter Grehan 		return (0);	/* handled completely in the kernel */
1025366f6083SPeter Grehan 	}
1026366f6083SPeter Grehan 
1027edf89256SNeel Natu 	if (mode == APIC_DELMODE_INIT) {
1028edf89256SNeel Natu 		if ((icrval & APIC_LEVEL_MASK) == APIC_LEVEL_DEASSERT)
1029edf89256SNeel Natu 			return (0);
1030edf89256SNeel Natu 
1031edf89256SNeel Natu 		if (vlapic->vcpuid == 0 && dest != 0 && dest < VM_MAXCPU) {
1032edf89256SNeel Natu 			vlapic2 = vm_lapic(vlapic->vm, dest);
1033edf89256SNeel Natu 
1034edf89256SNeel Natu 			/* move from INIT to waiting-for-SIPI state */
1035edf89256SNeel Natu 			if (vlapic2->boot_state == BS_INIT) {
1036edf89256SNeel Natu 				vlapic2->boot_state = BS_SIPI;
1037edf89256SNeel Natu 			}
1038edf89256SNeel Natu 
1039edf89256SNeel Natu 			return (0);
1040edf89256SNeel Natu 		}
1041edf89256SNeel Natu 	}
1042edf89256SNeel Natu 
1043edf89256SNeel Natu 	if (mode == APIC_DELMODE_STARTUP) {
1044edf89256SNeel Natu 		if (vlapic->vcpuid == 0 && dest != 0 && dest < VM_MAXCPU) {
1045edf89256SNeel Natu 			vlapic2 = vm_lapic(vlapic->vm, dest);
1046edf89256SNeel Natu 
1047edf89256SNeel Natu 			/*
1048edf89256SNeel Natu 			 * Ignore SIPIs in any state other than wait-for-SIPI
1049edf89256SNeel Natu 			 */
1050edf89256SNeel Natu 			if (vlapic2->boot_state != BS_SIPI)
1051edf89256SNeel Natu 				return (0);
1052edf89256SNeel Natu 
1053edf89256SNeel Natu 			vlapic2->boot_state = BS_RUNNING;
1054edf89256SNeel Natu 
1055becd9849SNeel Natu 			*retu = true;
1056becd9849SNeel Natu 			vmexit = vm_exitinfo(vlapic->vm, vlapic->vcpuid);
1057becd9849SNeel Natu 			vmexit->exitcode = VM_EXITCODE_SPINUP_AP;
1058becd9849SNeel Natu 			vmexit->u.spinup_ap.vcpu = dest;
1059becd9849SNeel Natu 			vmexit->u.spinup_ap.rip = vec << PAGE_SHIFT;
1060becd9849SNeel Natu 
1061edf89256SNeel Natu 			return (0);
1062edf89256SNeel Natu 		}
1063edf89256SNeel Natu 	}
1064366f6083SPeter Grehan 
1065366f6083SPeter Grehan 	/*
1066366f6083SPeter Grehan 	 * This will cause a return to userland.
1067366f6083SPeter Grehan 	 */
1068366f6083SPeter Grehan 	return (1);
1069366f6083SPeter Grehan }
1070366f6083SPeter Grehan 
1071159dd56fSNeel Natu void
1072294d0d88SNeel Natu vlapic_self_ipi_handler(struct vlapic *vlapic, uint64_t val)
1073294d0d88SNeel Natu {
1074294d0d88SNeel Natu 	int vec;
1075294d0d88SNeel Natu 
1076159dd56fSNeel Natu 	KASSERT(x2apic(vlapic), ("SELF_IPI does not exist in xAPIC mode"));
1077159dd56fSNeel Natu 
1078294d0d88SNeel Natu 	vec = val & 0xff;
1079294d0d88SNeel Natu 	lapic_intr_edge(vlapic->vm, vlapic->vcpuid, vec);
1080294d0d88SNeel Natu 	vmm_stat_array_incr(vlapic->vm, vlapic->vcpuid, IPIS_SENT,
1081294d0d88SNeel Natu 	    vlapic->vcpuid, 1);
1082294d0d88SNeel Natu 	VLAPIC_CTR1(vlapic, "vlapic self-ipi %d", vec);
1083294d0d88SNeel Natu }
1084294d0d88SNeel Natu 
1085366f6083SPeter Grehan int
10864d1e82a8SNeel Natu vlapic_pending_intr(struct vlapic *vlapic, int *vecptr)
1087366f6083SPeter Grehan {
1088de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1089366f6083SPeter Grehan 	int	  	 idx, i, bitpos, vector;
1090366f6083SPeter Grehan 	uint32_t	*irrptr, val;
1091366f6083SPeter Grehan 
109288c4b8d1SNeel Natu 	if (vlapic->ops.pending_intr)
109388c4b8d1SNeel Natu 		return ((*vlapic->ops.pending_intr)(vlapic, vecptr));
109488c4b8d1SNeel Natu 
1095366f6083SPeter Grehan 	irrptr = &lapic->irr0;
1096366f6083SPeter Grehan 
109744e2f0feSNeel Natu 	for (i = 7; i >= 0; i--) {
1098366f6083SPeter Grehan 		idx = i * 4;
1099366f6083SPeter Grehan 		val = atomic_load_acq_int(&irrptr[idx]);
1100366f6083SPeter Grehan 		bitpos = fls(val);
1101366f6083SPeter Grehan 		if (bitpos != 0) {
1102366f6083SPeter Grehan 			vector = i * 32 + (bitpos - 1);
1103366f6083SPeter Grehan 			if (PRIO(vector) > PRIO(lapic->ppr)) {
1104366f6083SPeter Grehan 				VLAPIC_CTR1(vlapic, "pending intr %d", vector);
11054d1e82a8SNeel Natu 				if (vecptr != NULL)
11064d1e82a8SNeel Natu 					*vecptr = vector;
11074d1e82a8SNeel Natu 				return (1);
1108366f6083SPeter Grehan 			} else
1109366f6083SPeter Grehan 				break;
1110366f6083SPeter Grehan 		}
1111366f6083SPeter Grehan 	}
11124d1e82a8SNeel Natu 	return (0);
1113366f6083SPeter Grehan }
1114366f6083SPeter Grehan 
1115366f6083SPeter Grehan void
1116366f6083SPeter Grehan vlapic_intr_accepted(struct vlapic *vlapic, int vector)
1117366f6083SPeter Grehan {
1118de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1119366f6083SPeter Grehan 	uint32_t	*irrptr, *isrptr;
1120366f6083SPeter Grehan 	int		idx, stk_top;
1121366f6083SPeter Grehan 
112288c4b8d1SNeel Natu 	if (vlapic->ops.intr_accepted)
112388c4b8d1SNeel Natu 		return ((*vlapic->ops.intr_accepted)(vlapic, vector));
112488c4b8d1SNeel Natu 
1125366f6083SPeter Grehan 	/*
1126366f6083SPeter Grehan 	 * clear the ready bit for vector being accepted in irr
1127366f6083SPeter Grehan 	 * and set the vector as in service in isr.
1128366f6083SPeter Grehan 	 */
1129366f6083SPeter Grehan 	idx = (vector / 32) * 4;
1130366f6083SPeter Grehan 
1131366f6083SPeter Grehan 	irrptr = &lapic->irr0;
1132366f6083SPeter Grehan 	atomic_clear_int(&irrptr[idx], 1 << (vector % 32));
1133366f6083SPeter Grehan 	VLAPIC_CTR_IRR(vlapic, "vlapic_intr_accepted");
1134366f6083SPeter Grehan 
1135366f6083SPeter Grehan 	isrptr = &lapic->isr0;
1136366f6083SPeter Grehan 	isrptr[idx] |= 1 << (vector % 32);
1137366f6083SPeter Grehan 	VLAPIC_CTR_ISR(vlapic, "vlapic_intr_accepted");
1138366f6083SPeter Grehan 
1139366f6083SPeter Grehan 	/*
1140366f6083SPeter Grehan 	 * Update the PPR
1141366f6083SPeter Grehan 	 */
1142366f6083SPeter Grehan 	vlapic->isrvec_stk_top++;
1143366f6083SPeter Grehan 
1144366f6083SPeter Grehan 	stk_top = vlapic->isrvec_stk_top;
1145366f6083SPeter Grehan 	if (stk_top >= ISRVEC_STK_SIZE)
1146366f6083SPeter Grehan 		panic("isrvec_stk_top overflow %d", stk_top);
1147366f6083SPeter Grehan 
1148366f6083SPeter Grehan 	vlapic->isrvec_stk[stk_top] = vector;
1149366f6083SPeter Grehan 	vlapic_update_ppr(vlapic);
1150366f6083SPeter Grehan }
1151366f6083SPeter Grehan 
11522c52dcd9SNeel Natu void
11532c52dcd9SNeel Natu vlapic_svr_write_handler(struct vlapic *vlapic)
11541c052192SNeel Natu {
11551c052192SNeel Natu 	struct LAPIC *lapic;
11562c52dcd9SNeel Natu 	uint32_t old, new, changed;
11571c052192SNeel Natu 
1158de5ea6b6SNeel Natu 	lapic = vlapic->apic_page;
11592c52dcd9SNeel Natu 
11602c52dcd9SNeel Natu 	new = lapic->svr;
11612c52dcd9SNeel Natu 	old = vlapic->svr_last;
11622c52dcd9SNeel Natu 	vlapic->svr_last = new;
11632c52dcd9SNeel Natu 
11641c052192SNeel Natu 	changed = old ^ new;
11651c052192SNeel Natu 	if ((changed & APIC_SVR_ENABLE) != 0) {
11661c052192SNeel Natu 		if ((new & APIC_SVR_ENABLE) == 0) {
1167fb03ca4eSNeel Natu 			/*
11682c52dcd9SNeel Natu 			 * The apic is now disabled so stop the apic timer
11692c52dcd9SNeel Natu 			 * and mask all the LVT entries.
1170fb03ca4eSNeel Natu 			 */
11711c052192SNeel Natu 			VLAPIC_CTR0(vlapic, "vlapic is software-disabled");
1172fb03ca4eSNeel Natu 			VLAPIC_TIMER_LOCK(vlapic);
1173fb03ca4eSNeel Natu 			callout_stop(&vlapic->callout);
1174fb03ca4eSNeel Natu 			VLAPIC_TIMER_UNLOCK(vlapic);
11752c52dcd9SNeel Natu 			vlapic_mask_lvts(vlapic);
11761c052192SNeel Natu 		} else {
1177fb03ca4eSNeel Natu 			/*
1178fb03ca4eSNeel Natu 			 * The apic is now enabled so restart the apic timer
1179fb03ca4eSNeel Natu 			 * if it is configured in periodic mode.
1180fb03ca4eSNeel Natu 			 */
11811c052192SNeel Natu 			VLAPIC_CTR0(vlapic, "vlapic is software-enabled");
1182fb03ca4eSNeel Natu 			if (vlapic_periodic_timer(vlapic))
1183fafe8844SNeel Natu 				vlapic_icrtmr_write_handler(vlapic);
11841c052192SNeel Natu 		}
11851c052192SNeel Natu 	}
11861c052192SNeel Natu }
11871c052192SNeel Natu 
1188366f6083SPeter Grehan int
118952e5c8a2SNeel Natu vlapic_read(struct vlapic *vlapic, int mmio_access, uint64_t offset,
119052e5c8a2SNeel Natu     uint64_t *data, bool *retu)
1191366f6083SPeter Grehan {
1192de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
1193366f6083SPeter Grehan 	uint32_t	*reg;
1194366f6083SPeter Grehan 	int		 i;
1195366f6083SPeter Grehan 
119652e5c8a2SNeel Natu 	/* Ignore MMIO accesses in x2APIC mode */
119752e5c8a2SNeel Natu 	if (x2apic(vlapic) && mmio_access) {
119852e5c8a2SNeel Natu 		VLAPIC_CTR1(vlapic, "MMIO read from offset %#lx in x2APIC mode",
119952e5c8a2SNeel Natu 		    offset);
120052e5c8a2SNeel Natu 		*data = 0;
120152e5c8a2SNeel Natu 		goto done;
120252e5c8a2SNeel Natu 	}
120352e5c8a2SNeel Natu 
120452e5c8a2SNeel Natu 	if (!x2apic(vlapic) && !mmio_access) {
120552e5c8a2SNeel Natu 		/*
120652e5c8a2SNeel Natu 		 * XXX Generate GP fault for MSR accesses in xAPIC mode
120752e5c8a2SNeel Natu 		 */
120852e5c8a2SNeel Natu 		VLAPIC_CTR1(vlapic, "x2APIC MSR read from offset %#lx in "
120952e5c8a2SNeel Natu 		    "xAPIC mode", offset);
121052e5c8a2SNeel Natu 		*data = 0;
121152e5c8a2SNeel Natu 		goto done;
121252e5c8a2SNeel Natu 	}
121352e5c8a2SNeel Natu 
1214366f6083SPeter Grehan 	if (offset > sizeof(*lapic)) {
1215366f6083SPeter Grehan 		*data = 0;
12161c052192SNeel Natu 		goto done;
1217366f6083SPeter Grehan 	}
1218366f6083SPeter Grehan 
1219366f6083SPeter Grehan 	offset &= ~3;
1220366f6083SPeter Grehan 	switch(offset)
1221366f6083SPeter Grehan 	{
1222366f6083SPeter Grehan 		case APIC_OFFSET_ID:
12233f0ddc7cSNeel Natu 			*data = lapic->id;
1224366f6083SPeter Grehan 			break;
1225366f6083SPeter Grehan 		case APIC_OFFSET_VER:
1226366f6083SPeter Grehan 			*data = lapic->version;
1227366f6083SPeter Grehan 			break;
1228366f6083SPeter Grehan 		case APIC_OFFSET_TPR:
1229594db002STycho Nightingale 			*data = vlapic_get_tpr(vlapic);
1230366f6083SPeter Grehan 			break;
1231366f6083SPeter Grehan 		case APIC_OFFSET_APR:
1232366f6083SPeter Grehan 			*data = lapic->apr;
1233366f6083SPeter Grehan 			break;
1234366f6083SPeter Grehan 		case APIC_OFFSET_PPR:
1235366f6083SPeter Grehan 			*data = lapic->ppr;
1236366f6083SPeter Grehan 			break;
1237366f6083SPeter Grehan 		case APIC_OFFSET_EOI:
1238366f6083SPeter Grehan 			*data = lapic->eoi;
1239366f6083SPeter Grehan 			break;
1240366f6083SPeter Grehan 		case APIC_OFFSET_LDR:
12413f0ddc7cSNeel Natu 			*data = lapic->ldr;
1242366f6083SPeter Grehan 			break;
1243366f6083SPeter Grehan 		case APIC_OFFSET_DFR:
12443f0ddc7cSNeel Natu 			*data = lapic->dfr;
1245366f6083SPeter Grehan 			break;
1246366f6083SPeter Grehan 		case APIC_OFFSET_SVR:
1247366f6083SPeter Grehan 			*data = lapic->svr;
1248366f6083SPeter Grehan 			break;
1249366f6083SPeter Grehan 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
1250366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_ISR0) >> 2;
1251366f6083SPeter Grehan 			reg = &lapic->isr0;
1252366f6083SPeter Grehan 			*data = *(reg + i);
1253366f6083SPeter Grehan 			break;
1254366f6083SPeter Grehan 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
1255366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_TMR0) >> 2;
1256366f6083SPeter Grehan 			reg = &lapic->tmr0;
1257366f6083SPeter Grehan 			*data = *(reg + i);
1258366f6083SPeter Grehan 			break;
1259366f6083SPeter Grehan 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
1260366f6083SPeter Grehan 			i = (offset - APIC_OFFSET_IRR0) >> 2;
1261366f6083SPeter Grehan 			reg = &lapic->irr0;
1262366f6083SPeter Grehan 			*data = atomic_load_acq_int(reg + i);
1263366f6083SPeter Grehan 			break;
1264366f6083SPeter Grehan 		case APIC_OFFSET_ESR:
1265366f6083SPeter Grehan 			*data = lapic->esr;
1266366f6083SPeter Grehan 			break;
1267366f6083SPeter Grehan 		case APIC_OFFSET_ICR_LOW:
1268366f6083SPeter Grehan 			*data = lapic->icr_lo;
1269fafe8844SNeel Natu 			if (x2apic(vlapic))
1270fafe8844SNeel Natu 				*data |= (uint64_t)lapic->icr_hi << 32;
1271366f6083SPeter Grehan 			break;
1272366f6083SPeter Grehan 		case APIC_OFFSET_ICR_HI:
1273366f6083SPeter Grehan 			*data = lapic->icr_hi;
1274366f6083SPeter Grehan 			break;
1275330baf58SJohn Baldwin 		case APIC_OFFSET_CMCI_LVT:
1276366f6083SPeter Grehan 		case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
1277fb03ca4eSNeel Natu 			*data = vlapic_get_lvt(vlapic, offset);
12787c05bc31SNeel Natu #ifdef INVARIANTS
12797c05bc31SNeel Natu 			reg = vlapic_get_lvtptr(vlapic, offset);
12807c05bc31SNeel Natu 			KASSERT(*data == *reg, ("inconsistent lvt value at "
12817c05bc31SNeel Natu 			    "offset %#lx: %#lx/%#x", offset, *data, *reg));
12827c05bc31SNeel Natu #endif
1283366f6083SPeter Grehan 			break;
1284de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_ICR:
1285366f6083SPeter Grehan 			*data = lapic->icr_timer;
1286366f6083SPeter Grehan 			break;
1287de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
1288366f6083SPeter Grehan 			*data = vlapic_get_ccr(vlapic);
1289366f6083SPeter Grehan 			break;
1290de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_DCR:
1291366f6083SPeter Grehan 			*data = lapic->dcr_timer;
1292366f6083SPeter Grehan 			break;
1293294d0d88SNeel Natu 		case APIC_OFFSET_SELF_IPI:
1294294d0d88SNeel Natu 			/*
1295294d0d88SNeel Natu 			 * XXX generate a GP fault if vlapic is in x2apic mode
1296294d0d88SNeel Natu 			 */
1297294d0d88SNeel Natu 			*data = 0;
1298294d0d88SNeel Natu 			break;
1299366f6083SPeter Grehan 		case APIC_OFFSET_RRR:
1300366f6083SPeter Grehan 		default:
1301366f6083SPeter Grehan 			*data = 0;
1302366f6083SPeter Grehan 			break;
1303366f6083SPeter Grehan 	}
13041c052192SNeel Natu done:
13051c052192SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic read offset %#x, data %#lx", offset, *data);
1306366f6083SPeter Grehan 	return 0;
1307366f6083SPeter Grehan }
1308366f6083SPeter Grehan 
1309366f6083SPeter Grehan int
131052e5c8a2SNeel Natu vlapic_write(struct vlapic *vlapic, int mmio_access, uint64_t offset,
131152e5c8a2SNeel Natu     uint64_t data, bool *retu)
1312366f6083SPeter Grehan {
1313de5ea6b6SNeel Natu 	struct LAPIC	*lapic = vlapic->apic_page;
13147c05bc31SNeel Natu 	uint32_t	*regptr;
1315366f6083SPeter Grehan 	int		retval;
1316366f6083SPeter Grehan 
13173f0ddc7cSNeel Natu 	KASSERT((offset & 0xf) == 0 && offset < PAGE_SIZE,
13183f0ddc7cSNeel Natu 	    ("vlapic_write: invalid offset %#lx", offset));
13193f0ddc7cSNeel Natu 
132052e5c8a2SNeel Natu 	VLAPIC_CTR2(vlapic, "vlapic write offset %#lx, data %#lx",
132152e5c8a2SNeel Natu 	    offset, data);
13221c052192SNeel Natu 
132352e5c8a2SNeel Natu 	if (offset > sizeof(*lapic))
132452e5c8a2SNeel Natu 		return (0);
132552e5c8a2SNeel Natu 
132652e5c8a2SNeel Natu 	/* Ignore MMIO accesses in x2APIC mode */
132752e5c8a2SNeel Natu 	if (x2apic(vlapic) && mmio_access) {
132852e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "MMIO write of %#lx to offset %#lx "
132952e5c8a2SNeel Natu 		    "in x2APIC mode", data, offset);
133052e5c8a2SNeel Natu 		return (0);
133152e5c8a2SNeel Natu 	}
133252e5c8a2SNeel Natu 
133352e5c8a2SNeel Natu 	/*
133452e5c8a2SNeel Natu 	 * XXX Generate GP fault for MSR accesses in xAPIC mode
133552e5c8a2SNeel Natu 	 */
133652e5c8a2SNeel Natu 	if (!x2apic(vlapic) && !mmio_access) {
133752e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "x2APIC MSR write of %#lx to offset %#lx "
133852e5c8a2SNeel Natu 		    "in xAPIC mode", data, offset);
133952e5c8a2SNeel Natu 		return (0);
1340366f6083SPeter Grehan 	}
1341366f6083SPeter Grehan 
1342366f6083SPeter Grehan 	retval = 0;
1343366f6083SPeter Grehan 	switch(offset)
1344366f6083SPeter Grehan 	{
1345366f6083SPeter Grehan 		case APIC_OFFSET_ID:
13463f0ddc7cSNeel Natu 			lapic->id = data;
13473f0ddc7cSNeel Natu 			vlapic_id_write_handler(vlapic);
1348366f6083SPeter Grehan 			break;
1349366f6083SPeter Grehan 		case APIC_OFFSET_TPR:
1350594db002STycho Nightingale 			vlapic_set_tpr(vlapic, data & 0xff);
1351366f6083SPeter Grehan 			break;
1352366f6083SPeter Grehan 		case APIC_OFFSET_EOI:
1353366f6083SPeter Grehan 			vlapic_process_eoi(vlapic);
1354366f6083SPeter Grehan 			break;
1355366f6083SPeter Grehan 		case APIC_OFFSET_LDR:
13563f0ddc7cSNeel Natu 			lapic->ldr = data;
13573f0ddc7cSNeel Natu 			vlapic_ldr_write_handler(vlapic);
1358366f6083SPeter Grehan 			break;
1359366f6083SPeter Grehan 		case APIC_OFFSET_DFR:
13603f0ddc7cSNeel Natu 			lapic->dfr = data;
13613f0ddc7cSNeel Natu 			vlapic_dfr_write_handler(vlapic);
1362366f6083SPeter Grehan 			break;
1363366f6083SPeter Grehan 		case APIC_OFFSET_SVR:
13642c52dcd9SNeel Natu 			lapic->svr = data;
13652c52dcd9SNeel Natu 			vlapic_svr_write_handler(vlapic);
1366366f6083SPeter Grehan 			break;
1367366f6083SPeter Grehan 		case APIC_OFFSET_ICR_LOW:
1368fafe8844SNeel Natu 			lapic->icr_lo = data;
1369fafe8844SNeel Natu 			if (x2apic(vlapic))
1370fafe8844SNeel Natu 				lapic->icr_hi = data >> 32;
1371fafe8844SNeel Natu 			retval = vlapic_icrlo_write_handler(vlapic, retu);
1372366f6083SPeter Grehan 			break;
1373a2da7af6SNeel Natu 		case APIC_OFFSET_ICR_HI:
1374a2da7af6SNeel Natu 			lapic->icr_hi = data;
1375a2da7af6SNeel Natu 			break;
1376330baf58SJohn Baldwin 		case APIC_OFFSET_CMCI_LVT:
1377366f6083SPeter Grehan 		case APIC_OFFSET_TIMER_LVT ... APIC_OFFSET_ERROR_LVT:
13787c05bc31SNeel Natu 			regptr = vlapic_get_lvtptr(vlapic, offset);
13797c05bc31SNeel Natu 			*regptr = data;
13807c05bc31SNeel Natu 			vlapic_lvt_write_handler(vlapic, offset);
1381366f6083SPeter Grehan 			break;
1382de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_ICR:
1383fafe8844SNeel Natu 			lapic->icr_timer = data;
1384fafe8844SNeel Natu 			vlapic_icrtmr_write_handler(vlapic);
1385366f6083SPeter Grehan 			break;
1386366f6083SPeter Grehan 
1387de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_DCR:
1388fafe8844SNeel Natu 			lapic->dcr_timer = data;
1389fafe8844SNeel Natu 			vlapic_dcr_write_handler(vlapic);
1390366f6083SPeter Grehan 			break;
1391366f6083SPeter Grehan 
1392366f6083SPeter Grehan 		case APIC_OFFSET_ESR:
1393fafe8844SNeel Natu 			vlapic_esr_write_handler(vlapic);
1394366f6083SPeter Grehan 			break;
1395294d0d88SNeel Natu 
1396294d0d88SNeel Natu 		case APIC_OFFSET_SELF_IPI:
1397294d0d88SNeel Natu 			if (x2apic(vlapic))
1398294d0d88SNeel Natu 				vlapic_self_ipi_handler(vlapic, data);
1399294d0d88SNeel Natu 			break;
1400294d0d88SNeel Natu 
1401366f6083SPeter Grehan 		case APIC_OFFSET_VER:
1402366f6083SPeter Grehan 		case APIC_OFFSET_APR:
1403366f6083SPeter Grehan 		case APIC_OFFSET_PPR:
1404366f6083SPeter Grehan 		case APIC_OFFSET_RRR:
1405366f6083SPeter Grehan 		case APIC_OFFSET_ISR0 ... APIC_OFFSET_ISR7:
1406366f6083SPeter Grehan 		case APIC_OFFSET_TMR0 ... APIC_OFFSET_TMR7:
1407366f6083SPeter Grehan 		case APIC_OFFSET_IRR0 ... APIC_OFFSET_IRR7:
1408de5ea6b6SNeel Natu 		case APIC_OFFSET_TIMER_CCR:
1409366f6083SPeter Grehan 		default:
1410366f6083SPeter Grehan 			// Read only.
1411366f6083SPeter Grehan 			break;
1412366f6083SPeter Grehan 	}
1413366f6083SPeter Grehan 
1414366f6083SPeter Grehan 	return (retval);
1415366f6083SPeter Grehan }
1416366f6083SPeter Grehan 
14177c05bc31SNeel Natu static void
14187c05bc31SNeel Natu vlapic_reset(struct vlapic *vlapic)
14197c05bc31SNeel Natu {
14207c05bc31SNeel Natu 	struct LAPIC *lapic;
14217c05bc31SNeel Natu 
14227c05bc31SNeel Natu 	lapic = vlapic->apic_page;
14237c05bc31SNeel Natu 	bzero(lapic, sizeof(struct LAPIC));
14247c05bc31SNeel Natu 
14257c05bc31SNeel Natu 	lapic->id = vlapic_get_id(vlapic);
14267c05bc31SNeel Natu 	lapic->version = VLAPIC_VERSION;
14277c05bc31SNeel Natu 	lapic->version |= (VLAPIC_MAXLVT_INDEX << MAXLVTSHIFT);
14287c05bc31SNeel Natu 	lapic->dfr = 0xffffffff;
14297c05bc31SNeel Natu 	lapic->svr = APIC_SVR_VECTOR;
14307c05bc31SNeel Natu 	vlapic_mask_lvts(vlapic);
143130b94db8SNeel Natu 	vlapic_reset_tmr(vlapic);
14327c05bc31SNeel Natu 
14337c05bc31SNeel Natu 	lapic->dcr_timer = 0;
14347c05bc31SNeel Natu 	vlapic_dcr_write_handler(vlapic);
14357c05bc31SNeel Natu 
14367c05bc31SNeel Natu 	if (vlapic->vcpuid == 0)
14377c05bc31SNeel Natu 		vlapic->boot_state = BS_RUNNING;	/* BSP */
14387c05bc31SNeel Natu 	else
14397c05bc31SNeel Natu 		vlapic->boot_state = BS_INIT;		/* AP */
14407c05bc31SNeel Natu 
14417c05bc31SNeel Natu 	vlapic->svr_last = lapic->svr;
14427c05bc31SNeel Natu }
14437c05bc31SNeel Natu 
1444de5ea6b6SNeel Natu void
1445de5ea6b6SNeel Natu vlapic_init(struct vlapic *vlapic)
1446366f6083SPeter Grehan {
1447de5ea6b6SNeel Natu 	KASSERT(vlapic->vm != NULL, ("vlapic_init: vm is not initialized"));
1448de5ea6b6SNeel Natu 	KASSERT(vlapic->vcpuid >= 0 && vlapic->vcpuid < VM_MAXCPU,
1449de5ea6b6SNeel Natu 	    ("vlapic_init: vcpuid is not initialized"));
1450de5ea6b6SNeel Natu 	KASSERT(vlapic->apic_page != NULL, ("vlapic_init: apic_page is not "
1451de5ea6b6SNeel Natu 	    "initialized"));
14522d3a73edSNeel Natu 
1453becd9849SNeel Natu 	/*
1454becd9849SNeel Natu 	 * If the vlapic is configured in x2apic mode then it will be
1455becd9849SNeel Natu 	 * accessed in the critical section via the MSR emulation code.
1456becd9849SNeel Natu 	 *
1457becd9849SNeel Natu 	 * Therefore the timer mutex must be a spinlock because blockable
1458becd9849SNeel Natu 	 * mutexes cannot be acquired in a critical section.
1459becd9849SNeel Natu 	 */
1460becd9849SNeel Natu 	mtx_init(&vlapic->timer_mtx, "vlapic timer mtx", NULL, MTX_SPIN);
1461fb03ca4eSNeel Natu 	callout_init(&vlapic->callout, 1);
1462fb03ca4eSNeel Natu 
1463a2da7af6SNeel Natu 	vlapic->msr_apicbase = DEFAULT_APIC_BASE | APICBASE_ENABLED;
14642d3a73edSNeel Natu 
1465de5ea6b6SNeel Natu 	if (vlapic->vcpuid == 0)
14662d3a73edSNeel Natu 		vlapic->msr_apicbase |= APICBASE_BSP;
14672d3a73edSNeel Natu 
146803cd0501SNeel Natu 	vlapic_reset(vlapic);
1469366f6083SPeter Grehan }
1470366f6083SPeter Grehan 
1471366f6083SPeter Grehan void
1472366f6083SPeter Grehan vlapic_cleanup(struct vlapic *vlapic)
1473366f6083SPeter Grehan {
147403cd0501SNeel Natu 
1475fb03ca4eSNeel Natu 	callout_drain(&vlapic->callout);
1476366f6083SPeter Grehan }
14772d3a73edSNeel Natu 
14782d3a73edSNeel Natu uint64_t
14792d3a73edSNeel Natu vlapic_get_apicbase(struct vlapic *vlapic)
14802d3a73edSNeel Natu {
14812d3a73edSNeel Natu 
14822d3a73edSNeel Natu 	return (vlapic->msr_apicbase);
14832d3a73edSNeel Natu }
14842d3a73edSNeel Natu 
148552e5c8a2SNeel Natu int
14863f0ddc7cSNeel Natu vlapic_set_apicbase(struct vlapic *vlapic, uint64_t new)
14872d3a73edSNeel Natu {
1488a2da7af6SNeel Natu 
148952e5c8a2SNeel Natu 	if (vlapic->msr_apicbase != new) {
149052e5c8a2SNeel Natu 		VLAPIC_CTR2(vlapic, "Changing APIC_BASE MSR from %#lx to %#lx "
149152e5c8a2SNeel Natu 		    "not supported", vlapic->msr_apicbase, new);
149252e5c8a2SNeel Natu 		return (-1);
149352e5c8a2SNeel Natu 	}
149452e5c8a2SNeel Natu 
149552e5c8a2SNeel Natu 	return (0);
149652e5c8a2SNeel Natu }
149752e5c8a2SNeel Natu 
149852e5c8a2SNeel Natu void
149952e5c8a2SNeel Natu vlapic_set_x2apic_state(struct vm *vm, int vcpuid, enum x2apic_state state)
150052e5c8a2SNeel Natu {
150152e5c8a2SNeel Natu 	struct vlapic *vlapic;
150252e5c8a2SNeel Natu 	struct LAPIC *lapic;
150352e5c8a2SNeel Natu 
150452e5c8a2SNeel Natu 	vlapic = vm_lapic(vm, vcpuid);
1505a2da7af6SNeel Natu 
1506a2da7af6SNeel Natu 	if (state == X2APIC_DISABLED)
150752e5c8a2SNeel Natu 		vlapic->msr_apicbase &= ~APICBASE_X2APIC;
150852e5c8a2SNeel Natu 	else
150952e5c8a2SNeel Natu 		vlapic->msr_apicbase |= APICBASE_X2APIC;
15103f0ddc7cSNeel Natu 
15113f0ddc7cSNeel Natu 	/*
151252e5c8a2SNeel Natu 	 * Reset the local APIC registers whose values are mode-dependent.
151352e5c8a2SNeel Natu 	 *
151452e5c8a2SNeel Natu 	 * XXX this works because the APIC mode can be changed only at vcpu
151552e5c8a2SNeel Natu 	 * initialization time.
15163f0ddc7cSNeel Natu 	 */
15173f0ddc7cSNeel Natu 	lapic = vlapic->apic_page;
15183f0ddc7cSNeel Natu 	lapic->id = vlapic_get_id(vlapic);
15193f0ddc7cSNeel Natu 	if (x2apic(vlapic)) {
15203f0ddc7cSNeel Natu 		lapic->ldr = x2apic_ldr(vlapic);
15213f0ddc7cSNeel Natu 		lapic->dfr = 0;
15223f0ddc7cSNeel Natu 	} else {
15233f0ddc7cSNeel Natu 		lapic->ldr = 0;
15243f0ddc7cSNeel Natu 		lapic->dfr = 0xffffffff;
15253f0ddc7cSNeel Natu 	}
1526159dd56fSNeel Natu 
1527159dd56fSNeel Natu 	if (state == X2APIC_ENABLED) {
1528159dd56fSNeel Natu 		if (vlapic->ops.enable_x2apic_mode)
1529159dd56fSNeel Natu 			(*vlapic->ops.enable_x2apic_mode)(vlapic);
1530159dd56fSNeel Natu 	}
15313f0ddc7cSNeel Natu }
15321c052192SNeel Natu 
15334f8be175SNeel Natu void
15344f8be175SNeel Natu vlapic_deliver_intr(struct vm *vm, bool level, uint32_t dest, bool phys,
15354f8be175SNeel Natu     int delmode, int vec)
15364f8be175SNeel Natu {
15374f8be175SNeel Natu 	bool lowprio;
15384f8be175SNeel Natu 	int vcpuid;
15394f8be175SNeel Natu 	cpuset_t dmask;
15404f8be175SNeel Natu 
1541762fd208STycho Nightingale 	if (delmode != IOART_DELFIXED &&
1542762fd208STycho Nightingale 	    delmode != IOART_DELLOPRI &&
1543762fd208STycho Nightingale 	    delmode != IOART_DELEXINT) {
15444f8be175SNeel Natu 		VM_CTR1(vm, "vlapic intr invalid delmode %#x", delmode);
15454f8be175SNeel Natu 		return;
15464f8be175SNeel Natu 	}
1547762fd208STycho Nightingale 	lowprio = (delmode == IOART_DELLOPRI);
15484f8be175SNeel Natu 
15494f8be175SNeel Natu 	/*
15504f8be175SNeel Natu 	 * We don't provide any virtual interrupt redirection hardware so
15514f8be175SNeel Natu 	 * all interrupts originating from the ioapic or MSI specify the
15524f8be175SNeel Natu 	 * 'dest' in the legacy xAPIC format.
15534f8be175SNeel Natu 	 */
15544f8be175SNeel Natu 	vlapic_calcdest(vm, &dmask, dest, phys, lowprio, false);
15554f8be175SNeel Natu 
15564f8be175SNeel Natu 	while ((vcpuid = CPU_FFS(&dmask)) != 0) {
15574f8be175SNeel Natu 		vcpuid--;
15584f8be175SNeel Natu 		CPU_CLR(vcpuid, &dmask);
1559762fd208STycho Nightingale 		if (delmode == IOART_DELEXINT) {
15600775fbb4STycho Nightingale 			vm_inject_extint(vm, vcpuid);
1561762fd208STycho Nightingale 		} else {
15624f8be175SNeel Natu 			lapic_set_intr(vm, vcpuid, vec, level);
15634f8be175SNeel Natu 		}
15644f8be175SNeel Natu 	}
1565762fd208STycho Nightingale }
15664f8be175SNeel Natu 
1567de5ea6b6SNeel Natu void
1568add611fdSNeel Natu vlapic_post_intr(struct vlapic *vlapic, int hostcpu, int ipinum)
1569de5ea6b6SNeel Natu {
1570de5ea6b6SNeel Natu 	/*
1571de5ea6b6SNeel Natu 	 * Post an interrupt to the vcpu currently running on 'hostcpu'.
1572de5ea6b6SNeel Natu 	 *
1573de5ea6b6SNeel Natu 	 * This is done by leveraging features like Posted Interrupts (Intel)
1574de5ea6b6SNeel Natu 	 * Doorbell MSR (AMD AVIC) that avoid a VM exit.
1575de5ea6b6SNeel Natu 	 *
1576de5ea6b6SNeel Natu 	 * If neither of these features are available then fallback to
1577de5ea6b6SNeel Natu 	 * sending an IPI to 'hostcpu'.
1578de5ea6b6SNeel Natu 	 */
157988c4b8d1SNeel Natu 	if (vlapic->ops.post_intr)
158088c4b8d1SNeel Natu 		(*vlapic->ops.post_intr)(vlapic, hostcpu);
158188c4b8d1SNeel Natu 	else
1582add611fdSNeel Natu 		ipi_cpu(hostcpu, ipinum);
1583de5ea6b6SNeel Natu }
1584de5ea6b6SNeel Natu 
15851c052192SNeel Natu bool
15861c052192SNeel Natu vlapic_enabled(struct vlapic *vlapic)
15871c052192SNeel Natu {
1588de5ea6b6SNeel Natu 	struct LAPIC *lapic = vlapic->apic_page;
15891c052192SNeel Natu 
15901c052192SNeel Natu 	if ((vlapic->msr_apicbase & APICBASE_ENABLED) != 0 &&
15911c052192SNeel Natu 	    (lapic->svr & APIC_SVR_ENABLE) != 0)
15921c052192SNeel Natu 		return (true);
15931c052192SNeel Natu 	else
15941c052192SNeel Natu 		return (false);
15951c052192SNeel Natu }
15965b8a8cd1SNeel Natu 
159730b94db8SNeel Natu static void
159830b94db8SNeel Natu vlapic_set_tmr(struct vlapic *vlapic, int vector, bool level)
159930b94db8SNeel Natu {
160030b94db8SNeel Natu 	struct LAPIC *lapic;
160130b94db8SNeel Natu 	uint32_t *tmrptr, mask;
160230b94db8SNeel Natu 	int idx;
160330b94db8SNeel Natu 
160430b94db8SNeel Natu 	lapic = vlapic->apic_page;
160530b94db8SNeel Natu 	tmrptr = &lapic->tmr0;
160630b94db8SNeel Natu 	idx = (vector / 32) * 4;
160730b94db8SNeel Natu 	mask = 1 << (vector % 32);
160830b94db8SNeel Natu 	if (level)
160930b94db8SNeel Natu 		tmrptr[idx] |= mask;
161030b94db8SNeel Natu 	else
161130b94db8SNeel Natu 		tmrptr[idx] &= ~mask;
161230b94db8SNeel Natu 
161330b94db8SNeel Natu 	if (vlapic->ops.set_tmr != NULL)
161430b94db8SNeel Natu 		(*vlapic->ops.set_tmr)(vlapic, vector, level);
161530b94db8SNeel Natu }
161630b94db8SNeel Natu 
16175b8a8cd1SNeel Natu void
16185b8a8cd1SNeel Natu vlapic_reset_tmr(struct vlapic *vlapic)
16195b8a8cd1SNeel Natu {
162030b94db8SNeel Natu 	int vector;
16215b8a8cd1SNeel Natu 
16225b8a8cd1SNeel Natu 	VLAPIC_CTR0(vlapic, "vlapic resetting all vectors to edge-triggered");
16235b8a8cd1SNeel Natu 
162430b94db8SNeel Natu 	for (vector = 0; vector <= 255; vector++)
162530b94db8SNeel Natu 		vlapic_set_tmr(vlapic, vector, false);
16265b8a8cd1SNeel Natu }
16275b8a8cd1SNeel Natu 
16285b8a8cd1SNeel Natu void
16295b8a8cd1SNeel Natu vlapic_set_tmr_level(struct vlapic *vlapic, uint32_t dest, bool phys,
16305b8a8cd1SNeel Natu     int delmode, int vector)
16315b8a8cd1SNeel Natu {
16325b8a8cd1SNeel Natu 	cpuset_t dmask;
16335b8a8cd1SNeel Natu 	bool lowprio;
16345b8a8cd1SNeel Natu 
16355b8a8cd1SNeel Natu 	KASSERT(vector >= 0 && vector <= 255, ("invalid vector %d", vector));
16365b8a8cd1SNeel Natu 
16375b8a8cd1SNeel Natu 	/*
16385b8a8cd1SNeel Natu 	 * A level trigger is valid only for fixed and lowprio delivery modes.
16395b8a8cd1SNeel Natu 	 */
16405b8a8cd1SNeel Natu 	if (delmode != APIC_DELMODE_FIXED && delmode != APIC_DELMODE_LOWPRIO) {
16415b8a8cd1SNeel Natu 		VLAPIC_CTR1(vlapic, "Ignoring level trigger-mode for "
16425b8a8cd1SNeel Natu 		    "delivery-mode %d", delmode);
16435b8a8cd1SNeel Natu 		return;
16445b8a8cd1SNeel Natu 	}
16455b8a8cd1SNeel Natu 
16465b8a8cd1SNeel Natu 	lowprio = (delmode == APIC_DELMODE_LOWPRIO);
16475b8a8cd1SNeel Natu 	vlapic_calcdest(vlapic->vm, &dmask, dest, phys, lowprio, false);
16485b8a8cd1SNeel Natu 
16495b8a8cd1SNeel Natu 	if (!CPU_ISSET(vlapic->vcpuid, &dmask))
16505b8a8cd1SNeel Natu 		return;
16515b8a8cd1SNeel Natu 
16525b8a8cd1SNeel Natu 	VLAPIC_CTR1(vlapic, "vector %d set to level-triggered", vector);
165330b94db8SNeel Natu 	vlapic_set_tmr(vlapic, vector, true);
16545b8a8cd1SNeel Natu }
1655