xref: /freebsd/sys/amd64/vmm/io/vioapic.c (revision 4cefe96c6d6de17f6344f011e564d917bc38bc47)
1565bbb86SNeel Natu /*-
2565bbb86SNeel Natu  * Copyright (c) 2013 Tycho Nightingale <tycho.nightingale@pluribusnetworks.com>
3565bbb86SNeel Natu  * Copyright (c) 2013 Neel Natu <neel@freebsd.org>
4565bbb86SNeel Natu  * All rights reserved.
5565bbb86SNeel Natu  *
6565bbb86SNeel Natu  * Redistribution and use in source and binary forms, with or without
7565bbb86SNeel Natu  * modification, are permitted provided that the following conditions
8565bbb86SNeel Natu  * are met:
9565bbb86SNeel Natu  * 1. Redistributions of source code must retain the above copyright
10565bbb86SNeel Natu  *    notice, this list of conditions and the following disclaimer.
11565bbb86SNeel Natu  * 2. Redistributions in binary form must reproduce the above copyright
12565bbb86SNeel Natu  *    notice, this list of conditions and the following disclaimer in the
13565bbb86SNeel Natu  *    documentation and/or other materials provided with the distribution.
14565bbb86SNeel Natu  *
15565bbb86SNeel Natu  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
16565bbb86SNeel Natu  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17565bbb86SNeel Natu  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18565bbb86SNeel Natu  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
19565bbb86SNeel Natu  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20565bbb86SNeel Natu  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21565bbb86SNeel Natu  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22565bbb86SNeel Natu  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23565bbb86SNeel Natu  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24565bbb86SNeel Natu  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25565bbb86SNeel Natu  * SUCH DAMAGE.
26565bbb86SNeel Natu  *
27565bbb86SNeel Natu  * $FreeBSD$
28565bbb86SNeel Natu  */
29565bbb86SNeel Natu 
30565bbb86SNeel Natu #include <sys/cdefs.h>
31565bbb86SNeel Natu __FBSDID("$FreeBSD$");
32565bbb86SNeel Natu 
33565bbb86SNeel Natu #include <sys/param.h>
34565bbb86SNeel Natu #include <sys/queue.h>
35565bbb86SNeel Natu #include <sys/lock.h>
36565bbb86SNeel Natu #include <sys/mutex.h>
37565bbb86SNeel Natu #include <sys/systm.h>
38565bbb86SNeel Natu #include <sys/kernel.h>
39565bbb86SNeel Natu #include <sys/malloc.h>
40565bbb86SNeel Natu 
41565bbb86SNeel Natu #include <x86/apicreg.h>
42565bbb86SNeel Natu #include <machine/vmm.h>
43565bbb86SNeel Natu 
44565bbb86SNeel Natu #include "vmm_ktr.h"
45565bbb86SNeel Natu #include "vmm_lapic.h"
464f8be175SNeel Natu #include "vlapic.h"
47565bbb86SNeel Natu #include "vioapic.h"
48565bbb86SNeel Natu 
49565bbb86SNeel Natu #define	IOREGSEL	0x00
50565bbb86SNeel Natu #define	IOWIN		0x10
51565bbb86SNeel Natu 
52*4cefe96cSAlexander Motin #define	REDIR_ENTRIES	32
53b5b28fc9SNeel Natu #define	RTBL_RO_BITS	((uint64_t)(IOART_REM_IRR | IOART_DELIVS))
54565bbb86SNeel Natu 
55565bbb86SNeel Natu struct vioapic {
56565bbb86SNeel Natu 	struct vm	*vm;
57565bbb86SNeel Natu 	struct mtx	mtx;
58565bbb86SNeel Natu 	uint32_t	id;
59565bbb86SNeel Natu 	uint32_t	ioregsel;
60565bbb86SNeel Natu 	struct {
61565bbb86SNeel Natu 		uint64_t reg;
62b5b28fc9SNeel Natu 		int	 acnt;	/* sum of pin asserts (+1) and deasserts (-1) */
63565bbb86SNeel Natu 	} rtbl[REDIR_ENTRIES];
64565bbb86SNeel Natu };
65565bbb86SNeel Natu 
669c43cd07SNeel Natu #define	VIOAPIC_LOCK(vioapic)		mtx_lock_spin(&((vioapic)->mtx))
679c43cd07SNeel Natu #define	VIOAPIC_UNLOCK(vioapic)		mtx_unlock_spin(&((vioapic)->mtx))
68565bbb86SNeel Natu #define	VIOAPIC_LOCKED(vioapic)		mtx_owned(&((vioapic)->mtx))
69565bbb86SNeel Natu 
70565bbb86SNeel Natu static MALLOC_DEFINE(M_VIOAPIC, "vioapic", "bhyve virtual ioapic");
71565bbb86SNeel Natu 
72565bbb86SNeel Natu #define	VIOAPIC_CTR1(vioapic, fmt, a1)					\
73565bbb86SNeel Natu 	VM_CTR1((vioapic)->vm, fmt, a1)
74565bbb86SNeel Natu 
75565bbb86SNeel Natu #define	VIOAPIC_CTR2(vioapic, fmt, a1, a2)				\
76565bbb86SNeel Natu 	VM_CTR2((vioapic)->vm, fmt, a1, a2)
77565bbb86SNeel Natu 
78565bbb86SNeel Natu #define	VIOAPIC_CTR3(vioapic, fmt, a1, a2, a3)				\
79565bbb86SNeel Natu 	VM_CTR3((vioapic)->vm, fmt, a1, a2, a3)
80565bbb86SNeel Natu 
81b5b28fc9SNeel Natu #define	VIOAPIC_CTR4(vioapic, fmt, a1, a2, a3, a4)			\
82b5b28fc9SNeel Natu 	VM_CTR4((vioapic)->vm, fmt, a1, a2, a3, a4)
83b5b28fc9SNeel Natu 
84565bbb86SNeel Natu #ifdef KTR
85565bbb86SNeel Natu static const char *
86565bbb86SNeel Natu pinstate_str(bool asserted)
87565bbb86SNeel Natu {
88565bbb86SNeel Natu 
89565bbb86SNeel Natu 	if (asserted)
90565bbb86SNeel Natu 		return ("asserted");
91565bbb86SNeel Natu 	else
92565bbb86SNeel Natu 		return ("deasserted");
93565bbb86SNeel Natu }
94565bbb86SNeel Natu #endif
95565bbb86SNeel Natu 
96565bbb86SNeel Natu static void
97b5b28fc9SNeel Natu vioapic_send_intr(struct vioapic *vioapic, int pin)
98565bbb86SNeel Natu {
994f8be175SNeel Natu 	int vector, delmode;
1004f8be175SNeel Natu 	uint32_t low, high, dest;
1014f8be175SNeel Natu 	bool level, phys;
102565bbb86SNeel Natu 
103565bbb86SNeel Natu 	KASSERT(pin >= 0 && pin < REDIR_ENTRIES,
104565bbb86SNeel Natu 	    ("vioapic_set_pinstate: invalid pin number %d", pin));
105565bbb86SNeel Natu 
106565bbb86SNeel Natu 	KASSERT(VIOAPIC_LOCKED(vioapic),
107565bbb86SNeel Natu 	    ("vioapic_set_pinstate: vioapic is not locked"));
108565bbb86SNeel Natu 
109565bbb86SNeel Natu 	low = vioapic->rtbl[pin].reg;
110565bbb86SNeel Natu 	high = vioapic->rtbl[pin].reg >> 32;
111b5b28fc9SNeel Natu 
112b5b28fc9SNeel Natu 	if ((low & IOART_INTMASK) == IOART_INTMSET) {
113b5b28fc9SNeel Natu 		VIOAPIC_CTR1(vioapic, "ioapic pin%d: masked", pin);
114b5b28fc9SNeel Natu 		return;
115b5b28fc9SNeel Natu 	}
116b5b28fc9SNeel Natu 
1174f8be175SNeel Natu 	phys = ((low & IOART_DESTMOD) == IOART_DESTPHY);
1184f8be175SNeel Natu 	delmode = low & IOART_DELMOD;
119b5b28fc9SNeel Natu 	level = low & IOART_TRGRLVL ? true : false;
120b5b28fc9SNeel Natu 	if (level)
121b5b28fc9SNeel Natu 		vioapic->rtbl[pin].reg |= IOART_REM_IRR;
122b5b28fc9SNeel Natu 
123565bbb86SNeel Natu 	vector = low & IOART_INTVEC;
1244f8be175SNeel Natu 	dest = high >> APIC_ID_SHIFT;
1254f8be175SNeel Natu 	vlapic_deliver_intr(vioapic->vm, level, dest, phys, delmode, vector);
126565bbb86SNeel Natu }
127b5b28fc9SNeel Natu 
128b5b28fc9SNeel Natu static void
129b5b28fc9SNeel Natu vioapic_set_pinstate(struct vioapic *vioapic, int pin, bool newstate)
130b5b28fc9SNeel Natu {
131b5b28fc9SNeel Natu 	int oldcnt, newcnt;
132b5b28fc9SNeel Natu 	bool needintr;
133b5b28fc9SNeel Natu 
134b5b28fc9SNeel Natu 	KASSERT(pin >= 0 && pin < REDIR_ENTRIES,
135b5b28fc9SNeel Natu 	    ("vioapic_set_pinstate: invalid pin number %d", pin));
136b5b28fc9SNeel Natu 
137b5b28fc9SNeel Natu 	KASSERT(VIOAPIC_LOCKED(vioapic),
138b5b28fc9SNeel Natu 	    ("vioapic_set_pinstate: vioapic is not locked"));
139b5b28fc9SNeel Natu 
140b5b28fc9SNeel Natu 	oldcnt = vioapic->rtbl[pin].acnt;
141b5b28fc9SNeel Natu 	if (newstate)
142b5b28fc9SNeel Natu 		vioapic->rtbl[pin].acnt++;
143b5b28fc9SNeel Natu 	else
144b5b28fc9SNeel Natu 		vioapic->rtbl[pin].acnt--;
145b5b28fc9SNeel Natu 	newcnt = vioapic->rtbl[pin].acnt;
146b5b28fc9SNeel Natu 
147b5b28fc9SNeel Natu 	if (newcnt < 0) {
148b5b28fc9SNeel Natu 		VIOAPIC_CTR2(vioapic, "ioapic pin%d: bad acnt %d",
149b5b28fc9SNeel Natu 		    pin, newcnt);
150b5b28fc9SNeel Natu 	}
151b5b28fc9SNeel Natu 
152b5b28fc9SNeel Natu 	needintr = false;
153b5b28fc9SNeel Natu 	if (oldcnt == 0 && newcnt == 1) {
154b5b28fc9SNeel Natu 		needintr = true;
155b5b28fc9SNeel Natu 		VIOAPIC_CTR1(vioapic, "ioapic pin%d: asserted", pin);
156b5b28fc9SNeel Natu 	} else if (oldcnt == 1 && newcnt == 0) {
157b5b28fc9SNeel Natu 		VIOAPIC_CTR1(vioapic, "ioapic pin%d: deasserted", pin);
158b5b28fc9SNeel Natu 	} else {
159b5b28fc9SNeel Natu 		VIOAPIC_CTR3(vioapic, "ioapic pin%d: %s, ignored, acnt %d",
160b5b28fc9SNeel Natu 		    pin, pinstate_str(newstate), newcnt);
161b5b28fc9SNeel Natu 	}
162b5b28fc9SNeel Natu 
163b5b28fc9SNeel Natu 	if (needintr)
164b5b28fc9SNeel Natu 		vioapic_send_intr(vioapic, pin);
165565bbb86SNeel Natu }
166565bbb86SNeel Natu 
167ac7304a7SNeel Natu enum irqstate {
168ac7304a7SNeel Natu 	IRQSTATE_ASSERT,
169ac7304a7SNeel Natu 	IRQSTATE_DEASSERT,
170ac7304a7SNeel Natu 	IRQSTATE_PULSE
171ac7304a7SNeel Natu };
172ac7304a7SNeel Natu 
173565bbb86SNeel Natu static int
174ac7304a7SNeel Natu vioapic_set_irqstate(struct vm *vm, int irq, enum irqstate irqstate)
175565bbb86SNeel Natu {
176565bbb86SNeel Natu 	struct vioapic *vioapic;
177565bbb86SNeel Natu 
178565bbb86SNeel Natu 	if (irq < 0 || irq >= REDIR_ENTRIES)
179565bbb86SNeel Natu 		return (EINVAL);
180565bbb86SNeel Natu 
181565bbb86SNeel Natu 	vioapic = vm_ioapic(vm);
182565bbb86SNeel Natu 
183565bbb86SNeel Natu 	VIOAPIC_LOCK(vioapic);
184ac7304a7SNeel Natu 	switch (irqstate) {
185ac7304a7SNeel Natu 	case IRQSTATE_ASSERT:
186ac7304a7SNeel Natu 		vioapic_set_pinstate(vioapic, irq, true);
187ac7304a7SNeel Natu 		break;
188ac7304a7SNeel Natu 	case IRQSTATE_DEASSERT:
189ac7304a7SNeel Natu 		vioapic_set_pinstate(vioapic, irq, false);
190ac7304a7SNeel Natu 		break;
191ac7304a7SNeel Natu 	case IRQSTATE_PULSE:
192ac7304a7SNeel Natu 		vioapic_set_pinstate(vioapic, irq, true);
193ac7304a7SNeel Natu 		vioapic_set_pinstate(vioapic, irq, false);
194ac7304a7SNeel Natu 		break;
195ac7304a7SNeel Natu 	default:
196ac7304a7SNeel Natu 		panic("vioapic_set_irqstate: invalid irqstate %d", irqstate);
197ac7304a7SNeel Natu 	}
198565bbb86SNeel Natu 	VIOAPIC_UNLOCK(vioapic);
199565bbb86SNeel Natu 
200565bbb86SNeel Natu 	return (0);
201565bbb86SNeel Natu }
202565bbb86SNeel Natu 
203565bbb86SNeel Natu int
204565bbb86SNeel Natu vioapic_assert_irq(struct vm *vm, int irq)
205565bbb86SNeel Natu {
206565bbb86SNeel Natu 
207ac7304a7SNeel Natu 	return (vioapic_set_irqstate(vm, irq, IRQSTATE_ASSERT));
208565bbb86SNeel Natu }
209565bbb86SNeel Natu 
210565bbb86SNeel Natu int
211565bbb86SNeel Natu vioapic_deassert_irq(struct vm *vm, int irq)
212565bbb86SNeel Natu {
213565bbb86SNeel Natu 
214ac7304a7SNeel Natu 	return (vioapic_set_irqstate(vm, irq, IRQSTATE_DEASSERT));
215ac7304a7SNeel Natu }
216ac7304a7SNeel Natu 
217ac7304a7SNeel Natu int
218ac7304a7SNeel Natu vioapic_pulse_irq(struct vm *vm, int irq)
219ac7304a7SNeel Natu {
220ac7304a7SNeel Natu 
221ac7304a7SNeel Natu 	return (vioapic_set_irqstate(vm, irq, IRQSTATE_PULSE));
222565bbb86SNeel Natu }
223565bbb86SNeel Natu 
2245b8a8cd1SNeel Natu /*
2255b8a8cd1SNeel Natu  * Reset the vlapic's trigger-mode register to reflect the ioapic pin
2265b8a8cd1SNeel Natu  * configuration.
2275b8a8cd1SNeel Natu  */
2285b8a8cd1SNeel Natu static void
2295b8a8cd1SNeel Natu vioapic_update_tmr(struct vm *vm, int vcpuid, void *arg)
2305b8a8cd1SNeel Natu {
2315b8a8cd1SNeel Natu 	struct vioapic *vioapic;
2325b8a8cd1SNeel Natu 	struct vlapic *vlapic;
2335b8a8cd1SNeel Natu 	uint32_t low, high, dest;
2345b8a8cd1SNeel Natu 	int delmode, pin, vector;
2355b8a8cd1SNeel Natu 	bool level, phys;
2365b8a8cd1SNeel Natu 
2375b8a8cd1SNeel Natu 	vlapic = vm_lapic(vm, vcpuid);
2385b8a8cd1SNeel Natu 	vioapic = vm_ioapic(vm);
2395b8a8cd1SNeel Natu 
2405b8a8cd1SNeel Natu 	VIOAPIC_LOCK(vioapic);
2415b8a8cd1SNeel Natu 	/*
2425b8a8cd1SNeel Natu 	 * Reset all vectors to be edge-triggered.
2435b8a8cd1SNeel Natu 	 */
2445b8a8cd1SNeel Natu 	vlapic_reset_tmr(vlapic);
2455b8a8cd1SNeel Natu 	for (pin = 0; pin < REDIR_ENTRIES; pin++) {
2465b8a8cd1SNeel Natu 		low = vioapic->rtbl[pin].reg;
2475b8a8cd1SNeel Natu 		high = vioapic->rtbl[pin].reg >> 32;
2485b8a8cd1SNeel Natu 
2495b8a8cd1SNeel Natu 		level = low & IOART_TRGRLVL ? true : false;
2505b8a8cd1SNeel Natu 		if (!level)
2515b8a8cd1SNeel Natu 			continue;
2525b8a8cd1SNeel Natu 
2535b8a8cd1SNeel Natu 		/*
2545b8a8cd1SNeel Natu 		 * For a level-triggered 'pin' let the vlapic figure out if
2555b8a8cd1SNeel Natu 		 * an assertion on this 'pin' would result in an interrupt
2565b8a8cd1SNeel Natu 		 * being delivered to it. If yes, then it will modify the
2575b8a8cd1SNeel Natu 		 * TMR bit associated with this vector to level-triggered.
2585b8a8cd1SNeel Natu 		 */
2595b8a8cd1SNeel Natu 		phys = ((low & IOART_DESTMOD) == IOART_DESTPHY);
2605b8a8cd1SNeel Natu 		delmode = low & IOART_DELMOD;
2615b8a8cd1SNeel Natu 		vector = low & IOART_INTVEC;
2625b8a8cd1SNeel Natu 		dest = high >> APIC_ID_SHIFT;
2635b8a8cd1SNeel Natu 		vlapic_set_tmr_level(vlapic, dest, phys, delmode, vector);
2645b8a8cd1SNeel Natu 	}
2655b8a8cd1SNeel Natu 	VIOAPIC_UNLOCK(vioapic);
2665b8a8cd1SNeel Natu }
2675b8a8cd1SNeel Natu 
268565bbb86SNeel Natu static uint32_t
2695b8a8cd1SNeel Natu vioapic_read(struct vioapic *vioapic, int vcpuid, uint32_t addr)
270565bbb86SNeel Natu {
271565bbb86SNeel Natu 	int regnum, pin, rshift;
272565bbb86SNeel Natu 
273565bbb86SNeel Natu 	regnum = addr & 0xff;
274565bbb86SNeel Natu 	switch (regnum) {
275565bbb86SNeel Natu 	case IOAPIC_ID:
276565bbb86SNeel Natu 		return (vioapic->id);
277565bbb86SNeel Natu 		break;
278565bbb86SNeel Natu 	case IOAPIC_VER:
279b5b28fc9SNeel Natu 		return (((REDIR_ENTRIES - 1) << MAXREDIRSHIFT) | 0x11);
280565bbb86SNeel Natu 		break;
281565bbb86SNeel Natu 	case IOAPIC_ARB:
282565bbb86SNeel Natu 		return (vioapic->id);
283565bbb86SNeel Natu 		break;
284565bbb86SNeel Natu 	default:
285565bbb86SNeel Natu 		break;
286565bbb86SNeel Natu 	}
287565bbb86SNeel Natu 
288565bbb86SNeel Natu 	/* redirection table entries */
289565bbb86SNeel Natu 	if (regnum >= IOAPIC_REDTBL &&
290565bbb86SNeel Natu 	    regnum < IOAPIC_REDTBL + REDIR_ENTRIES * 2) {
291565bbb86SNeel Natu 		pin = (regnum - IOAPIC_REDTBL) / 2;
292565bbb86SNeel Natu 		if ((regnum - IOAPIC_REDTBL) % 2)
293565bbb86SNeel Natu 			rshift = 32;
294565bbb86SNeel Natu 		else
295565bbb86SNeel Natu 			rshift = 0;
296565bbb86SNeel Natu 
297565bbb86SNeel Natu 		return (vioapic->rtbl[pin].reg >> rshift);
298565bbb86SNeel Natu 	}
299565bbb86SNeel Natu 
300565bbb86SNeel Natu 	return (0);
301565bbb86SNeel Natu }
302565bbb86SNeel Natu 
303565bbb86SNeel Natu static void
3045b8a8cd1SNeel Natu vioapic_write(struct vioapic *vioapic, int vcpuid, uint32_t addr, uint32_t data)
305565bbb86SNeel Natu {
306b5b28fc9SNeel Natu 	uint64_t data64, mask64;
3075b8a8cd1SNeel Natu 	uint64_t last, changed;
308565bbb86SNeel Natu 	int regnum, pin, lshift;
3095b8a8cd1SNeel Natu 	cpuset_t allvcpus;
310565bbb86SNeel Natu 
311565bbb86SNeel Natu 	regnum = addr & 0xff;
312565bbb86SNeel Natu 	switch (regnum) {
313565bbb86SNeel Natu 	case IOAPIC_ID:
314565bbb86SNeel Natu 		vioapic->id = data & APIC_ID_MASK;
315565bbb86SNeel Natu 		break;
316565bbb86SNeel Natu 	case IOAPIC_VER:
317565bbb86SNeel Natu 	case IOAPIC_ARB:
318565bbb86SNeel Natu 		/* readonly */
319565bbb86SNeel Natu 		break;
320565bbb86SNeel Natu 	default:
321565bbb86SNeel Natu 		break;
322565bbb86SNeel Natu 	}
323565bbb86SNeel Natu 
324565bbb86SNeel Natu 	/* redirection table entries */
325565bbb86SNeel Natu 	if (regnum >= IOAPIC_REDTBL &&
326565bbb86SNeel Natu 	    regnum < IOAPIC_REDTBL + REDIR_ENTRIES * 2) {
327565bbb86SNeel Natu 		pin = (regnum - IOAPIC_REDTBL) / 2;
328565bbb86SNeel Natu 		if ((regnum - IOAPIC_REDTBL) % 2)
329565bbb86SNeel Natu 			lshift = 32;
330565bbb86SNeel Natu 		else
331565bbb86SNeel Natu 			lshift = 0;
332565bbb86SNeel Natu 
3335b8a8cd1SNeel Natu 		last = vioapic->rtbl[pin].reg;
3345b8a8cd1SNeel Natu 
335b5b28fc9SNeel Natu 		data64 = (uint64_t)data << lshift;
336b5b28fc9SNeel Natu 		mask64 = (uint64_t)0xffffffff << lshift;
337b5b28fc9SNeel Natu 		vioapic->rtbl[pin].reg &= ~mask64 | RTBL_RO_BITS;
338b5b28fc9SNeel Natu 		vioapic->rtbl[pin].reg |= data64 & ~RTBL_RO_BITS;
339565bbb86SNeel Natu 
340b5b28fc9SNeel Natu 		VIOAPIC_CTR2(vioapic, "ioapic pin%d: redir table entry %#lx",
341565bbb86SNeel Natu 		    pin, vioapic->rtbl[pin].reg);
342565bbb86SNeel Natu 
343565bbb86SNeel Natu 		/*
3445b8a8cd1SNeel Natu 		 * If any fields in the redirection table entry (except mask
3455b8a8cd1SNeel Natu 		 * or polarity) have changed then rendezvous all the vcpus
3465b8a8cd1SNeel Natu 		 * to update their vlapic trigger-mode registers.
3475b8a8cd1SNeel Natu 		 */
3485b8a8cd1SNeel Natu 		changed = last ^ vioapic->rtbl[pin].reg;
3495b8a8cd1SNeel Natu 		if (changed & ~(IOART_INTMASK | IOART_INTPOL)) {
3505b8a8cd1SNeel Natu 			VIOAPIC_CTR1(vioapic, "ioapic pin%d: recalculate "
3515b8a8cd1SNeel Natu 			    "vlapic trigger-mode register", pin);
3525b8a8cd1SNeel Natu 			VIOAPIC_UNLOCK(vioapic);
3535b8a8cd1SNeel Natu 			allvcpus = vm_active_cpus(vioapic->vm);
3545b8a8cd1SNeel Natu 			vm_smp_rendezvous(vioapic->vm, vcpuid, allvcpus,
3555b8a8cd1SNeel Natu 			    vioapic_update_tmr, NULL);
3565b8a8cd1SNeel Natu 			VIOAPIC_LOCK(vioapic);
3575b8a8cd1SNeel Natu 		}
3585b8a8cd1SNeel Natu 
3595b8a8cd1SNeel Natu 		/*
360b5b28fc9SNeel Natu 		 * Generate an interrupt if the following conditions are met:
361b5b28fc9SNeel Natu 		 * - pin is not masked
362b5b28fc9SNeel Natu 		 * - previous interrupt has been EOIed
363b5b28fc9SNeel Natu 		 * - pin level is asserted
364565bbb86SNeel Natu 		 */
365b5b28fc9SNeel Natu 		if ((vioapic->rtbl[pin].reg & IOART_INTMASK) == IOART_INTMCLR &&
366b5b28fc9SNeel Natu 		    (vioapic->rtbl[pin].reg & IOART_REM_IRR) == 0 &&
367b5b28fc9SNeel Natu 		    (vioapic->rtbl[pin].acnt > 0)) {
368b5b28fc9SNeel Natu 			VIOAPIC_CTR2(vioapic, "ioapic pin%d: asserted at rtbl "
369b5b28fc9SNeel Natu 			    "write, acnt %d", pin, vioapic->rtbl[pin].acnt);
370b5b28fc9SNeel Natu 			vioapic_send_intr(vioapic, pin);
371565bbb86SNeel Natu 		}
372565bbb86SNeel Natu 	}
373565bbb86SNeel Natu }
374565bbb86SNeel Natu 
375565bbb86SNeel Natu static int
3765b8a8cd1SNeel Natu vioapic_mmio_rw(struct vioapic *vioapic, int vcpuid, uint64_t gpa,
3775b8a8cd1SNeel Natu     uint64_t *data, int size, bool doread)
378565bbb86SNeel Natu {
379565bbb86SNeel Natu 	uint64_t offset;
380565bbb86SNeel Natu 
381565bbb86SNeel Natu 	offset = gpa - VIOAPIC_BASE;
382565bbb86SNeel Natu 
383565bbb86SNeel Natu 	/*
384565bbb86SNeel Natu 	 * The IOAPIC specification allows 32-bit wide accesses to the
385565bbb86SNeel Natu 	 * IOREGSEL (offset 0) and IOWIN (offset 16) registers.
386565bbb86SNeel Natu 	 */
387565bbb86SNeel Natu 	if (size != 4 || (offset != IOREGSEL && offset != IOWIN)) {
388565bbb86SNeel Natu 		if (doread)
389565bbb86SNeel Natu 			*data = 0;
390565bbb86SNeel Natu 		return (0);
391565bbb86SNeel Natu 	}
392565bbb86SNeel Natu 
393565bbb86SNeel Natu 	VIOAPIC_LOCK(vioapic);
394565bbb86SNeel Natu 	if (offset == IOREGSEL) {
395565bbb86SNeel Natu 		if (doread)
396565bbb86SNeel Natu 			*data = vioapic->ioregsel;
397565bbb86SNeel Natu 		else
398565bbb86SNeel Natu 			vioapic->ioregsel = *data;
399565bbb86SNeel Natu 	} else {
4005b8a8cd1SNeel Natu 		if (doread) {
4015b8a8cd1SNeel Natu 			*data = vioapic_read(vioapic, vcpuid,
4025b8a8cd1SNeel Natu 			    vioapic->ioregsel);
4035b8a8cd1SNeel Natu 		} else {
4045b8a8cd1SNeel Natu 			vioapic_write(vioapic, vcpuid, vioapic->ioregsel,
4055b8a8cd1SNeel Natu 			    *data);
4065b8a8cd1SNeel Natu 		}
407565bbb86SNeel Natu 	}
408565bbb86SNeel Natu 	VIOAPIC_UNLOCK(vioapic);
409565bbb86SNeel Natu 
410565bbb86SNeel Natu 	return (0);
411565bbb86SNeel Natu }
412565bbb86SNeel Natu 
413565bbb86SNeel Natu int
414565bbb86SNeel Natu vioapic_mmio_read(void *vm, int vcpuid, uint64_t gpa, uint64_t *rval,
415565bbb86SNeel Natu     int size, void *arg)
416565bbb86SNeel Natu {
417565bbb86SNeel Natu 	int error;
418565bbb86SNeel Natu 	struct vioapic *vioapic;
419565bbb86SNeel Natu 
420565bbb86SNeel Natu 	vioapic = vm_ioapic(vm);
4215b8a8cd1SNeel Natu 	error = vioapic_mmio_rw(vioapic, vcpuid, gpa, rval, size, true);
422565bbb86SNeel Natu 	return (error);
423565bbb86SNeel Natu }
424565bbb86SNeel Natu 
425565bbb86SNeel Natu int
426565bbb86SNeel Natu vioapic_mmio_write(void *vm, int vcpuid, uint64_t gpa, uint64_t wval,
427565bbb86SNeel Natu     int size, void *arg)
428565bbb86SNeel Natu {
429565bbb86SNeel Natu 	int error;
430565bbb86SNeel Natu 	struct vioapic *vioapic;
431565bbb86SNeel Natu 
432565bbb86SNeel Natu 	vioapic = vm_ioapic(vm);
4335b8a8cd1SNeel Natu 	error = vioapic_mmio_rw(vioapic, vcpuid, gpa, &wval, size, false);
434565bbb86SNeel Natu 	return (error);
435565bbb86SNeel Natu }
436565bbb86SNeel Natu 
437b5b28fc9SNeel Natu void
438b5b28fc9SNeel Natu vioapic_process_eoi(struct vm *vm, int vcpuid, int vector)
439b5b28fc9SNeel Natu {
440b5b28fc9SNeel Natu 	struct vioapic *vioapic;
441b5b28fc9SNeel Natu 	int pin;
442b5b28fc9SNeel Natu 
443b5b28fc9SNeel Natu 	KASSERT(vector >= 0 && vector < 256,
444b5b28fc9SNeel Natu 	    ("vioapic_process_eoi: invalid vector %d", vector));
445b5b28fc9SNeel Natu 
446b5b28fc9SNeel Natu 	vioapic = vm_ioapic(vm);
447b5b28fc9SNeel Natu 	VIOAPIC_CTR1(vioapic, "ioapic processing eoi for vector %d", vector);
448b5b28fc9SNeel Natu 
449b5b28fc9SNeel Natu 	/*
450b5b28fc9SNeel Natu 	 * XXX keep track of the pins associated with this vector instead
451b5b28fc9SNeel Natu 	 * of iterating on every single pin each time.
452b5b28fc9SNeel Natu 	 */
453b5b28fc9SNeel Natu 	VIOAPIC_LOCK(vioapic);
454b5b28fc9SNeel Natu 	for (pin = 0; pin < REDIR_ENTRIES; pin++) {
455b5b28fc9SNeel Natu 		if ((vioapic->rtbl[pin].reg & IOART_REM_IRR) == 0)
456b5b28fc9SNeel Natu 			continue;
457b5b28fc9SNeel Natu 		if ((vioapic->rtbl[pin].reg & IOART_INTVEC) != vector)
458b5b28fc9SNeel Natu 			continue;
459b5b28fc9SNeel Natu 		vioapic->rtbl[pin].reg &= ~IOART_REM_IRR;
460b5b28fc9SNeel Natu 		if (vioapic->rtbl[pin].acnt > 0) {
461b5b28fc9SNeel Natu 			VIOAPIC_CTR2(vioapic, "ioapic pin%d: asserted at eoi, "
462b5b28fc9SNeel Natu 			    "acnt %d", pin, vioapic->rtbl[pin].acnt);
463b5b28fc9SNeel Natu 			vioapic_send_intr(vioapic, pin);
464b5b28fc9SNeel Natu 		}
465b5b28fc9SNeel Natu 	}
466b5b28fc9SNeel Natu 	VIOAPIC_UNLOCK(vioapic);
467b5b28fc9SNeel Natu }
468b5b28fc9SNeel Natu 
469565bbb86SNeel Natu struct vioapic *
470565bbb86SNeel Natu vioapic_init(struct vm *vm)
471565bbb86SNeel Natu {
472565bbb86SNeel Natu 	int i;
473565bbb86SNeel Natu 	struct vioapic *vioapic;
474565bbb86SNeel Natu 
475565bbb86SNeel Natu 	vioapic = malloc(sizeof(struct vioapic), M_VIOAPIC, M_WAITOK | M_ZERO);
476565bbb86SNeel Natu 
477565bbb86SNeel Natu 	vioapic->vm = vm;
4789c43cd07SNeel Natu 	mtx_init(&vioapic->mtx, "vioapic lock", NULL, MTX_SPIN);
479565bbb86SNeel Natu 
480565bbb86SNeel Natu 	/* Initialize all redirection entries to mask all interrupts */
481565bbb86SNeel Natu 	for (i = 0; i < REDIR_ENTRIES; i++)
482565bbb86SNeel Natu 		vioapic->rtbl[i].reg = 0x0001000000010000UL;
483565bbb86SNeel Natu 
484565bbb86SNeel Natu 	return (vioapic);
485565bbb86SNeel Natu }
486565bbb86SNeel Natu 
487565bbb86SNeel Natu void
488565bbb86SNeel Natu vioapic_cleanup(struct vioapic *vioapic)
489565bbb86SNeel Natu {
490565bbb86SNeel Natu 
491565bbb86SNeel Natu 	free(vioapic, M_VIOAPIC);
492565bbb86SNeel Natu }
493b5b28fc9SNeel Natu 
494b5b28fc9SNeel Natu int
495b5b28fc9SNeel Natu vioapic_pincount(struct vm *vm)
496b5b28fc9SNeel Natu {
497b5b28fc9SNeel Natu 
498b5b28fc9SNeel Natu 	return (REDIR_ENTRIES);
499b5b28fc9SNeel Natu }
500