xref: /freebsd/sys/amd64/vmm/io/vioapic.c (revision 483d953a86a2507355f8287c5107dc827a0ff516)
1565bbb86SNeel Natu /*-
2c49761ddSPedro F. Giffuni  * SPDX-License-Identifier: BSD-2-Clause-FreeBSD
3c49761ddSPedro F. Giffuni  *
4565bbb86SNeel Natu  * Copyright (c) 2013 Tycho Nightingale <tycho.nightingale@pluribusnetworks.com>
5565bbb86SNeel Natu  * Copyright (c) 2013 Neel Natu <neel@freebsd.org>
6565bbb86SNeel Natu  * All rights reserved.
7565bbb86SNeel Natu  *
8565bbb86SNeel Natu  * Redistribution and use in source and binary forms, with or without
9565bbb86SNeel Natu  * modification, are permitted provided that the following conditions
10565bbb86SNeel Natu  * are met:
11565bbb86SNeel Natu  * 1. Redistributions of source code must retain the above copyright
12565bbb86SNeel Natu  *    notice, this list of conditions and the following disclaimer.
13565bbb86SNeel Natu  * 2. Redistributions in binary form must reproduce the above copyright
14565bbb86SNeel Natu  *    notice, this list of conditions and the following disclaimer in the
15565bbb86SNeel Natu  *    documentation and/or other materials provided with the distribution.
16565bbb86SNeel Natu  *
17565bbb86SNeel Natu  * THIS SOFTWARE IS PROVIDED BY NETAPP, INC ``AS IS'' AND
18565bbb86SNeel Natu  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19565bbb86SNeel Natu  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20565bbb86SNeel Natu  * ARE DISCLAIMED.  IN NO EVENT SHALL NETAPP, INC OR CONTRIBUTORS BE LIABLE
21565bbb86SNeel Natu  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22565bbb86SNeel Natu  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23565bbb86SNeel Natu  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24565bbb86SNeel Natu  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25565bbb86SNeel Natu  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26565bbb86SNeel Natu  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27565bbb86SNeel Natu  * SUCH DAMAGE.
28565bbb86SNeel Natu  *
29565bbb86SNeel Natu  * $FreeBSD$
30565bbb86SNeel Natu  */
31565bbb86SNeel Natu 
32565bbb86SNeel Natu #include <sys/cdefs.h>
33565bbb86SNeel Natu __FBSDID("$FreeBSD$");
34565bbb86SNeel Natu 
35*483d953aSJohn Baldwin #include "opt_bhyve_snapshot.h"
36*483d953aSJohn Baldwin 
37565bbb86SNeel Natu #include <sys/param.h>
38565bbb86SNeel Natu #include <sys/queue.h>
39565bbb86SNeel Natu #include <sys/lock.h>
40565bbb86SNeel Natu #include <sys/mutex.h>
41565bbb86SNeel Natu #include <sys/systm.h>
42565bbb86SNeel Natu #include <sys/kernel.h>
43565bbb86SNeel Natu #include <sys/malloc.h>
44565bbb86SNeel Natu 
45565bbb86SNeel Natu #include <x86/apicreg.h>
46565bbb86SNeel Natu #include <machine/vmm.h>
47*483d953aSJohn Baldwin #include <machine/vmm_snapshot.h>
48565bbb86SNeel Natu 
49565bbb86SNeel Natu #include "vmm_ktr.h"
50565bbb86SNeel Natu #include "vmm_lapic.h"
514f8be175SNeel Natu #include "vlapic.h"
52565bbb86SNeel Natu #include "vioapic.h"
53565bbb86SNeel Natu 
54565bbb86SNeel Natu #define	IOREGSEL	0x00
55565bbb86SNeel Natu #define	IOWIN		0x10
56565bbb86SNeel Natu 
574cefe96cSAlexander Motin #define	REDIR_ENTRIES	32
58b5b28fc9SNeel Natu #define	RTBL_RO_BITS	((uint64_t)(IOART_REM_IRR | IOART_DELIVS))
59565bbb86SNeel Natu 
60565bbb86SNeel Natu struct vioapic {
61565bbb86SNeel Natu 	struct vm	*vm;
62565bbb86SNeel Natu 	struct mtx	mtx;
63565bbb86SNeel Natu 	uint32_t	id;
64565bbb86SNeel Natu 	uint32_t	ioregsel;
65565bbb86SNeel Natu 	struct {
66565bbb86SNeel Natu 		uint64_t reg;
67b5b28fc9SNeel Natu 		int	 acnt;	/* sum of pin asserts (+1) and deasserts (-1) */
68565bbb86SNeel Natu 	} rtbl[REDIR_ENTRIES];
69565bbb86SNeel Natu };
70565bbb86SNeel Natu 
719c43cd07SNeel Natu #define	VIOAPIC_LOCK(vioapic)		mtx_lock_spin(&((vioapic)->mtx))
729c43cd07SNeel Natu #define	VIOAPIC_UNLOCK(vioapic)		mtx_unlock_spin(&((vioapic)->mtx))
73565bbb86SNeel Natu #define	VIOAPIC_LOCKED(vioapic)		mtx_owned(&((vioapic)->mtx))
74565bbb86SNeel Natu 
75565bbb86SNeel Natu static MALLOC_DEFINE(M_VIOAPIC, "vioapic", "bhyve virtual ioapic");
76565bbb86SNeel Natu 
77565bbb86SNeel Natu #define	VIOAPIC_CTR1(vioapic, fmt, a1)					\
78565bbb86SNeel Natu 	VM_CTR1((vioapic)->vm, fmt, a1)
79565bbb86SNeel Natu 
80565bbb86SNeel Natu #define	VIOAPIC_CTR2(vioapic, fmt, a1, a2)				\
81565bbb86SNeel Natu 	VM_CTR2((vioapic)->vm, fmt, a1, a2)
82565bbb86SNeel Natu 
83565bbb86SNeel Natu #define	VIOAPIC_CTR3(vioapic, fmt, a1, a2, a3)				\
84565bbb86SNeel Natu 	VM_CTR3((vioapic)->vm, fmt, a1, a2, a3)
85565bbb86SNeel Natu 
86b5b28fc9SNeel Natu #define	VIOAPIC_CTR4(vioapic, fmt, a1, a2, a3, a4)			\
87b5b28fc9SNeel Natu 	VM_CTR4((vioapic)->vm, fmt, a1, a2, a3, a4)
88b5b28fc9SNeel Natu 
89565bbb86SNeel Natu #ifdef KTR
90565bbb86SNeel Natu static const char *
91565bbb86SNeel Natu pinstate_str(bool asserted)
92565bbb86SNeel Natu {
93565bbb86SNeel Natu 
94565bbb86SNeel Natu 	if (asserted)
95565bbb86SNeel Natu 		return ("asserted");
96565bbb86SNeel Natu 	else
97565bbb86SNeel Natu 		return ("deasserted");
98565bbb86SNeel Natu }
99565bbb86SNeel Natu #endif
100565bbb86SNeel Natu 
101565bbb86SNeel Natu static void
102b5b28fc9SNeel Natu vioapic_send_intr(struct vioapic *vioapic, int pin)
103565bbb86SNeel Natu {
1044f8be175SNeel Natu 	int vector, delmode;
1054f8be175SNeel Natu 	uint32_t low, high, dest;
1064f8be175SNeel Natu 	bool level, phys;
107565bbb86SNeel Natu 
108565bbb86SNeel Natu 	KASSERT(pin >= 0 && pin < REDIR_ENTRIES,
109565bbb86SNeel Natu 	    ("vioapic_set_pinstate: invalid pin number %d", pin));
110565bbb86SNeel Natu 
111565bbb86SNeel Natu 	KASSERT(VIOAPIC_LOCKED(vioapic),
112565bbb86SNeel Natu 	    ("vioapic_set_pinstate: vioapic is not locked"));
113565bbb86SNeel Natu 
114565bbb86SNeel Natu 	low = vioapic->rtbl[pin].reg;
115565bbb86SNeel Natu 	high = vioapic->rtbl[pin].reg >> 32;
116b5b28fc9SNeel Natu 
117b5b28fc9SNeel Natu 	if ((low & IOART_INTMASK) == IOART_INTMSET) {
118b5b28fc9SNeel Natu 		VIOAPIC_CTR1(vioapic, "ioapic pin%d: masked", pin);
119b5b28fc9SNeel Natu 		return;
120b5b28fc9SNeel Natu 	}
121b5b28fc9SNeel Natu 
1224f8be175SNeel Natu 	phys = ((low & IOART_DESTMOD) == IOART_DESTPHY);
1234f8be175SNeel Natu 	delmode = low & IOART_DELMOD;
124b5b28fc9SNeel Natu 	level = low & IOART_TRGRLVL ? true : false;
125b5b28fc9SNeel Natu 	if (level)
126b5b28fc9SNeel Natu 		vioapic->rtbl[pin].reg |= IOART_REM_IRR;
127b5b28fc9SNeel Natu 
128565bbb86SNeel Natu 	vector = low & IOART_INTVEC;
1294f8be175SNeel Natu 	dest = high >> APIC_ID_SHIFT;
1304f8be175SNeel Natu 	vlapic_deliver_intr(vioapic->vm, level, dest, phys, delmode, vector);
131565bbb86SNeel Natu }
132b5b28fc9SNeel Natu 
133b5b28fc9SNeel Natu static void
134b5b28fc9SNeel Natu vioapic_set_pinstate(struct vioapic *vioapic, int pin, bool newstate)
135b5b28fc9SNeel Natu {
136b5b28fc9SNeel Natu 	int oldcnt, newcnt;
137b5b28fc9SNeel Natu 	bool needintr;
138b5b28fc9SNeel Natu 
139b5b28fc9SNeel Natu 	KASSERT(pin >= 0 && pin < REDIR_ENTRIES,
140b5b28fc9SNeel Natu 	    ("vioapic_set_pinstate: invalid pin number %d", pin));
141b5b28fc9SNeel Natu 
142b5b28fc9SNeel Natu 	KASSERT(VIOAPIC_LOCKED(vioapic),
143b5b28fc9SNeel Natu 	    ("vioapic_set_pinstate: vioapic is not locked"));
144b5b28fc9SNeel Natu 
145b5b28fc9SNeel Natu 	oldcnt = vioapic->rtbl[pin].acnt;
146b5b28fc9SNeel Natu 	if (newstate)
147b5b28fc9SNeel Natu 		vioapic->rtbl[pin].acnt++;
148b5b28fc9SNeel Natu 	else
149b5b28fc9SNeel Natu 		vioapic->rtbl[pin].acnt--;
150b5b28fc9SNeel Natu 	newcnt = vioapic->rtbl[pin].acnt;
151b5b28fc9SNeel Natu 
152b5b28fc9SNeel Natu 	if (newcnt < 0) {
153b5b28fc9SNeel Natu 		VIOAPIC_CTR2(vioapic, "ioapic pin%d: bad acnt %d",
154b5b28fc9SNeel Natu 		    pin, newcnt);
155b5b28fc9SNeel Natu 	}
156b5b28fc9SNeel Natu 
157b5b28fc9SNeel Natu 	needintr = false;
158b5b28fc9SNeel Natu 	if (oldcnt == 0 && newcnt == 1) {
159b5b28fc9SNeel Natu 		needintr = true;
160b5b28fc9SNeel Natu 		VIOAPIC_CTR1(vioapic, "ioapic pin%d: asserted", pin);
161b5b28fc9SNeel Natu 	} else if (oldcnt == 1 && newcnt == 0) {
162b5b28fc9SNeel Natu 		VIOAPIC_CTR1(vioapic, "ioapic pin%d: deasserted", pin);
163b5b28fc9SNeel Natu 	} else {
164b5b28fc9SNeel Natu 		VIOAPIC_CTR3(vioapic, "ioapic pin%d: %s, ignored, acnt %d",
165b5b28fc9SNeel Natu 		    pin, pinstate_str(newstate), newcnt);
166b5b28fc9SNeel Natu 	}
167b5b28fc9SNeel Natu 
168b5b28fc9SNeel Natu 	if (needintr)
169b5b28fc9SNeel Natu 		vioapic_send_intr(vioapic, pin);
170565bbb86SNeel Natu }
171565bbb86SNeel Natu 
172ac7304a7SNeel Natu enum irqstate {
173ac7304a7SNeel Natu 	IRQSTATE_ASSERT,
174ac7304a7SNeel Natu 	IRQSTATE_DEASSERT,
175ac7304a7SNeel Natu 	IRQSTATE_PULSE
176ac7304a7SNeel Natu };
177ac7304a7SNeel Natu 
178565bbb86SNeel Natu static int
179ac7304a7SNeel Natu vioapic_set_irqstate(struct vm *vm, int irq, enum irqstate irqstate)
180565bbb86SNeel Natu {
181565bbb86SNeel Natu 	struct vioapic *vioapic;
182565bbb86SNeel Natu 
183565bbb86SNeel Natu 	if (irq < 0 || irq >= REDIR_ENTRIES)
184565bbb86SNeel Natu 		return (EINVAL);
185565bbb86SNeel Natu 
186565bbb86SNeel Natu 	vioapic = vm_ioapic(vm);
187565bbb86SNeel Natu 
188565bbb86SNeel Natu 	VIOAPIC_LOCK(vioapic);
189ac7304a7SNeel Natu 	switch (irqstate) {
190ac7304a7SNeel Natu 	case IRQSTATE_ASSERT:
191ac7304a7SNeel Natu 		vioapic_set_pinstate(vioapic, irq, true);
192ac7304a7SNeel Natu 		break;
193ac7304a7SNeel Natu 	case IRQSTATE_DEASSERT:
194ac7304a7SNeel Natu 		vioapic_set_pinstate(vioapic, irq, false);
195ac7304a7SNeel Natu 		break;
196ac7304a7SNeel Natu 	case IRQSTATE_PULSE:
197ac7304a7SNeel Natu 		vioapic_set_pinstate(vioapic, irq, true);
198ac7304a7SNeel Natu 		vioapic_set_pinstate(vioapic, irq, false);
199ac7304a7SNeel Natu 		break;
200ac7304a7SNeel Natu 	default:
201ac7304a7SNeel Natu 		panic("vioapic_set_irqstate: invalid irqstate %d", irqstate);
202ac7304a7SNeel Natu 	}
203565bbb86SNeel Natu 	VIOAPIC_UNLOCK(vioapic);
204565bbb86SNeel Natu 
205565bbb86SNeel Natu 	return (0);
206565bbb86SNeel Natu }
207565bbb86SNeel Natu 
208565bbb86SNeel Natu int
209565bbb86SNeel Natu vioapic_assert_irq(struct vm *vm, int irq)
210565bbb86SNeel Natu {
211565bbb86SNeel Natu 
212ac7304a7SNeel Natu 	return (vioapic_set_irqstate(vm, irq, IRQSTATE_ASSERT));
213565bbb86SNeel Natu }
214565bbb86SNeel Natu 
215565bbb86SNeel Natu int
216565bbb86SNeel Natu vioapic_deassert_irq(struct vm *vm, int irq)
217565bbb86SNeel Natu {
218565bbb86SNeel Natu 
219ac7304a7SNeel Natu 	return (vioapic_set_irqstate(vm, irq, IRQSTATE_DEASSERT));
220ac7304a7SNeel Natu }
221ac7304a7SNeel Natu 
222ac7304a7SNeel Natu int
223ac7304a7SNeel Natu vioapic_pulse_irq(struct vm *vm, int irq)
224ac7304a7SNeel Natu {
225ac7304a7SNeel Natu 
226ac7304a7SNeel Natu 	return (vioapic_set_irqstate(vm, irq, IRQSTATE_PULSE));
227565bbb86SNeel Natu }
228565bbb86SNeel Natu 
2295b8a8cd1SNeel Natu /*
2305b8a8cd1SNeel Natu  * Reset the vlapic's trigger-mode register to reflect the ioapic pin
2315b8a8cd1SNeel Natu  * configuration.
2325b8a8cd1SNeel Natu  */
2335b8a8cd1SNeel Natu static void
2345b8a8cd1SNeel Natu vioapic_update_tmr(struct vm *vm, int vcpuid, void *arg)
2355b8a8cd1SNeel Natu {
2365b8a8cd1SNeel Natu 	struct vioapic *vioapic;
2375b8a8cd1SNeel Natu 	struct vlapic *vlapic;
2385b8a8cd1SNeel Natu 	uint32_t low, high, dest;
2395b8a8cd1SNeel Natu 	int delmode, pin, vector;
2405b8a8cd1SNeel Natu 	bool level, phys;
2415b8a8cd1SNeel Natu 
2425b8a8cd1SNeel Natu 	vlapic = vm_lapic(vm, vcpuid);
2435b8a8cd1SNeel Natu 	vioapic = vm_ioapic(vm);
2445b8a8cd1SNeel Natu 
2455b8a8cd1SNeel Natu 	VIOAPIC_LOCK(vioapic);
2465b8a8cd1SNeel Natu 	/*
2475b8a8cd1SNeel Natu 	 * Reset all vectors to be edge-triggered.
2485b8a8cd1SNeel Natu 	 */
2495b8a8cd1SNeel Natu 	vlapic_reset_tmr(vlapic);
2505b8a8cd1SNeel Natu 	for (pin = 0; pin < REDIR_ENTRIES; pin++) {
2515b8a8cd1SNeel Natu 		low = vioapic->rtbl[pin].reg;
2525b8a8cd1SNeel Natu 		high = vioapic->rtbl[pin].reg >> 32;
2535b8a8cd1SNeel Natu 
2545b8a8cd1SNeel Natu 		level = low & IOART_TRGRLVL ? true : false;
2555b8a8cd1SNeel Natu 		if (!level)
2565b8a8cd1SNeel Natu 			continue;
2575b8a8cd1SNeel Natu 
2585b8a8cd1SNeel Natu 		/*
2595b8a8cd1SNeel Natu 		 * For a level-triggered 'pin' let the vlapic figure out if
2605b8a8cd1SNeel Natu 		 * an assertion on this 'pin' would result in an interrupt
2615b8a8cd1SNeel Natu 		 * being delivered to it. If yes, then it will modify the
2625b8a8cd1SNeel Natu 		 * TMR bit associated with this vector to level-triggered.
2635b8a8cd1SNeel Natu 		 */
2645b8a8cd1SNeel Natu 		phys = ((low & IOART_DESTMOD) == IOART_DESTPHY);
2655b8a8cd1SNeel Natu 		delmode = low & IOART_DELMOD;
2665b8a8cd1SNeel Natu 		vector = low & IOART_INTVEC;
2675b8a8cd1SNeel Natu 		dest = high >> APIC_ID_SHIFT;
2685b8a8cd1SNeel Natu 		vlapic_set_tmr_level(vlapic, dest, phys, delmode, vector);
2695b8a8cd1SNeel Natu 	}
2705b8a8cd1SNeel Natu 	VIOAPIC_UNLOCK(vioapic);
2715b8a8cd1SNeel Natu }
2725b8a8cd1SNeel Natu 
273565bbb86SNeel Natu static uint32_t
2745b8a8cd1SNeel Natu vioapic_read(struct vioapic *vioapic, int vcpuid, uint32_t addr)
275565bbb86SNeel Natu {
276565bbb86SNeel Natu 	int regnum, pin, rshift;
277565bbb86SNeel Natu 
278565bbb86SNeel Natu 	regnum = addr & 0xff;
279565bbb86SNeel Natu 	switch (regnum) {
280565bbb86SNeel Natu 	case IOAPIC_ID:
281565bbb86SNeel Natu 		return (vioapic->id);
282565bbb86SNeel Natu 		break;
283565bbb86SNeel Natu 	case IOAPIC_VER:
284b5b28fc9SNeel Natu 		return (((REDIR_ENTRIES - 1) << MAXREDIRSHIFT) | 0x11);
285565bbb86SNeel Natu 		break;
286565bbb86SNeel Natu 	case IOAPIC_ARB:
287565bbb86SNeel Natu 		return (vioapic->id);
288565bbb86SNeel Natu 		break;
289565bbb86SNeel Natu 	default:
290565bbb86SNeel Natu 		break;
291565bbb86SNeel Natu 	}
292565bbb86SNeel Natu 
293565bbb86SNeel Natu 	/* redirection table entries */
294565bbb86SNeel Natu 	if (regnum >= IOAPIC_REDTBL &&
295565bbb86SNeel Natu 	    regnum < IOAPIC_REDTBL + REDIR_ENTRIES * 2) {
296565bbb86SNeel Natu 		pin = (regnum - IOAPIC_REDTBL) / 2;
297565bbb86SNeel Natu 		if ((regnum - IOAPIC_REDTBL) % 2)
298565bbb86SNeel Natu 			rshift = 32;
299565bbb86SNeel Natu 		else
300565bbb86SNeel Natu 			rshift = 0;
301565bbb86SNeel Natu 
302565bbb86SNeel Natu 		return (vioapic->rtbl[pin].reg >> rshift);
303565bbb86SNeel Natu 	}
304565bbb86SNeel Natu 
305565bbb86SNeel Natu 	return (0);
306565bbb86SNeel Natu }
307565bbb86SNeel Natu 
308565bbb86SNeel Natu static void
3095b8a8cd1SNeel Natu vioapic_write(struct vioapic *vioapic, int vcpuid, uint32_t addr, uint32_t data)
310565bbb86SNeel Natu {
311b5b28fc9SNeel Natu 	uint64_t data64, mask64;
3125b8a8cd1SNeel Natu 	uint64_t last, changed;
313565bbb86SNeel Natu 	int regnum, pin, lshift;
3145b8a8cd1SNeel Natu 	cpuset_t allvcpus;
315565bbb86SNeel Natu 
316565bbb86SNeel Natu 	regnum = addr & 0xff;
317565bbb86SNeel Natu 	switch (regnum) {
318565bbb86SNeel Natu 	case IOAPIC_ID:
319565bbb86SNeel Natu 		vioapic->id = data & APIC_ID_MASK;
320565bbb86SNeel Natu 		break;
321565bbb86SNeel Natu 	case IOAPIC_VER:
322565bbb86SNeel Natu 	case IOAPIC_ARB:
323565bbb86SNeel Natu 		/* readonly */
324565bbb86SNeel Natu 		break;
325565bbb86SNeel Natu 	default:
326565bbb86SNeel Natu 		break;
327565bbb86SNeel Natu 	}
328565bbb86SNeel Natu 
329565bbb86SNeel Natu 	/* redirection table entries */
330565bbb86SNeel Natu 	if (regnum >= IOAPIC_REDTBL &&
331565bbb86SNeel Natu 	    regnum < IOAPIC_REDTBL + REDIR_ENTRIES * 2) {
332565bbb86SNeel Natu 		pin = (regnum - IOAPIC_REDTBL) / 2;
333565bbb86SNeel Natu 		if ((regnum - IOAPIC_REDTBL) % 2)
334565bbb86SNeel Natu 			lshift = 32;
335565bbb86SNeel Natu 		else
336565bbb86SNeel Natu 			lshift = 0;
337565bbb86SNeel Natu 
3385b8a8cd1SNeel Natu 		last = vioapic->rtbl[pin].reg;
3395b8a8cd1SNeel Natu 
340b5b28fc9SNeel Natu 		data64 = (uint64_t)data << lshift;
341b5b28fc9SNeel Natu 		mask64 = (uint64_t)0xffffffff << lshift;
342b5b28fc9SNeel Natu 		vioapic->rtbl[pin].reg &= ~mask64 | RTBL_RO_BITS;
343b5b28fc9SNeel Natu 		vioapic->rtbl[pin].reg |= data64 & ~RTBL_RO_BITS;
344565bbb86SNeel Natu 
345b5b28fc9SNeel Natu 		VIOAPIC_CTR2(vioapic, "ioapic pin%d: redir table entry %#lx",
346565bbb86SNeel Natu 		    pin, vioapic->rtbl[pin].reg);
347565bbb86SNeel Natu 
348565bbb86SNeel Natu 		/*
3495b8a8cd1SNeel Natu 		 * If any fields in the redirection table entry (except mask
3505b8a8cd1SNeel Natu 		 * or polarity) have changed then rendezvous all the vcpus
3515b8a8cd1SNeel Natu 		 * to update their vlapic trigger-mode registers.
3525b8a8cd1SNeel Natu 		 */
3535b8a8cd1SNeel Natu 		changed = last ^ vioapic->rtbl[pin].reg;
3545b8a8cd1SNeel Natu 		if (changed & ~(IOART_INTMASK | IOART_INTPOL)) {
3555b8a8cd1SNeel Natu 			VIOAPIC_CTR1(vioapic, "ioapic pin%d: recalculate "
3565b8a8cd1SNeel Natu 			    "vlapic trigger-mode register", pin);
3575b8a8cd1SNeel Natu 			VIOAPIC_UNLOCK(vioapic);
3585b8a8cd1SNeel Natu 			allvcpus = vm_active_cpus(vioapic->vm);
359b837daddSKonstantin Belousov 			(void)vm_smp_rendezvous(vioapic->vm, vcpuid, allvcpus,
3605b8a8cd1SNeel Natu 			    vioapic_update_tmr, NULL);
3615b8a8cd1SNeel Natu 			VIOAPIC_LOCK(vioapic);
3625b8a8cd1SNeel Natu 		}
3635b8a8cd1SNeel Natu 
3645b8a8cd1SNeel Natu 		/*
365b5b28fc9SNeel Natu 		 * Generate an interrupt if the following conditions are met:
366b5b28fc9SNeel Natu 		 * - pin is not masked
367b5b28fc9SNeel Natu 		 * - previous interrupt has been EOIed
368b5b28fc9SNeel Natu 		 * - pin level is asserted
369565bbb86SNeel Natu 		 */
370b5b28fc9SNeel Natu 		if ((vioapic->rtbl[pin].reg & IOART_INTMASK) == IOART_INTMCLR &&
371b5b28fc9SNeel Natu 		    (vioapic->rtbl[pin].reg & IOART_REM_IRR) == 0 &&
372b5b28fc9SNeel Natu 		    (vioapic->rtbl[pin].acnt > 0)) {
373b5b28fc9SNeel Natu 			VIOAPIC_CTR2(vioapic, "ioapic pin%d: asserted at rtbl "
374b5b28fc9SNeel Natu 			    "write, acnt %d", pin, vioapic->rtbl[pin].acnt);
375b5b28fc9SNeel Natu 			vioapic_send_intr(vioapic, pin);
376565bbb86SNeel Natu 		}
377565bbb86SNeel Natu 	}
378565bbb86SNeel Natu }
379565bbb86SNeel Natu 
380565bbb86SNeel Natu static int
3815b8a8cd1SNeel Natu vioapic_mmio_rw(struct vioapic *vioapic, int vcpuid, uint64_t gpa,
3825b8a8cd1SNeel Natu     uint64_t *data, int size, bool doread)
383565bbb86SNeel Natu {
384565bbb86SNeel Natu 	uint64_t offset;
385565bbb86SNeel Natu 
386565bbb86SNeel Natu 	offset = gpa - VIOAPIC_BASE;
387565bbb86SNeel Natu 
388565bbb86SNeel Natu 	/*
389565bbb86SNeel Natu 	 * The IOAPIC specification allows 32-bit wide accesses to the
390565bbb86SNeel Natu 	 * IOREGSEL (offset 0) and IOWIN (offset 16) registers.
391565bbb86SNeel Natu 	 */
392565bbb86SNeel Natu 	if (size != 4 || (offset != IOREGSEL && offset != IOWIN)) {
393565bbb86SNeel Natu 		if (doread)
394565bbb86SNeel Natu 			*data = 0;
395565bbb86SNeel Natu 		return (0);
396565bbb86SNeel Natu 	}
397565bbb86SNeel Natu 
398565bbb86SNeel Natu 	VIOAPIC_LOCK(vioapic);
399565bbb86SNeel Natu 	if (offset == IOREGSEL) {
400565bbb86SNeel Natu 		if (doread)
401565bbb86SNeel Natu 			*data = vioapic->ioregsel;
402565bbb86SNeel Natu 		else
403565bbb86SNeel Natu 			vioapic->ioregsel = *data;
404565bbb86SNeel Natu 	} else {
4055b8a8cd1SNeel Natu 		if (doread) {
4065b8a8cd1SNeel Natu 			*data = vioapic_read(vioapic, vcpuid,
4075b8a8cd1SNeel Natu 			    vioapic->ioregsel);
4085b8a8cd1SNeel Natu 		} else {
4095b8a8cd1SNeel Natu 			vioapic_write(vioapic, vcpuid, vioapic->ioregsel,
4105b8a8cd1SNeel Natu 			    *data);
4115b8a8cd1SNeel Natu 		}
412565bbb86SNeel Natu 	}
413565bbb86SNeel Natu 	VIOAPIC_UNLOCK(vioapic);
414565bbb86SNeel Natu 
415565bbb86SNeel Natu 	return (0);
416565bbb86SNeel Natu }
417565bbb86SNeel Natu 
418565bbb86SNeel Natu int
419565bbb86SNeel Natu vioapic_mmio_read(void *vm, int vcpuid, uint64_t gpa, uint64_t *rval,
420565bbb86SNeel Natu     int size, void *arg)
421565bbb86SNeel Natu {
422565bbb86SNeel Natu 	int error;
423565bbb86SNeel Natu 	struct vioapic *vioapic;
424565bbb86SNeel Natu 
425565bbb86SNeel Natu 	vioapic = vm_ioapic(vm);
4265b8a8cd1SNeel Natu 	error = vioapic_mmio_rw(vioapic, vcpuid, gpa, rval, size, true);
427565bbb86SNeel Natu 	return (error);
428565bbb86SNeel Natu }
429565bbb86SNeel Natu 
430565bbb86SNeel Natu int
431565bbb86SNeel Natu vioapic_mmio_write(void *vm, int vcpuid, uint64_t gpa, uint64_t wval,
432565bbb86SNeel Natu     int size, void *arg)
433565bbb86SNeel Natu {
434565bbb86SNeel Natu 	int error;
435565bbb86SNeel Natu 	struct vioapic *vioapic;
436565bbb86SNeel Natu 
437565bbb86SNeel Natu 	vioapic = vm_ioapic(vm);
4385b8a8cd1SNeel Natu 	error = vioapic_mmio_rw(vioapic, vcpuid, gpa, &wval, size, false);
439565bbb86SNeel Natu 	return (error);
440565bbb86SNeel Natu }
441565bbb86SNeel Natu 
442b5b28fc9SNeel Natu void
443b5b28fc9SNeel Natu vioapic_process_eoi(struct vm *vm, int vcpuid, int vector)
444b5b28fc9SNeel Natu {
445b5b28fc9SNeel Natu 	struct vioapic *vioapic;
446b5b28fc9SNeel Natu 	int pin;
447b5b28fc9SNeel Natu 
448b5b28fc9SNeel Natu 	KASSERT(vector >= 0 && vector < 256,
449b5b28fc9SNeel Natu 	    ("vioapic_process_eoi: invalid vector %d", vector));
450b5b28fc9SNeel Natu 
451b5b28fc9SNeel Natu 	vioapic = vm_ioapic(vm);
452b5b28fc9SNeel Natu 	VIOAPIC_CTR1(vioapic, "ioapic processing eoi for vector %d", vector);
453b5b28fc9SNeel Natu 
454b5b28fc9SNeel Natu 	/*
455b5b28fc9SNeel Natu 	 * XXX keep track of the pins associated with this vector instead
456b5b28fc9SNeel Natu 	 * of iterating on every single pin each time.
457b5b28fc9SNeel Natu 	 */
458b5b28fc9SNeel Natu 	VIOAPIC_LOCK(vioapic);
459b5b28fc9SNeel Natu 	for (pin = 0; pin < REDIR_ENTRIES; pin++) {
460b5b28fc9SNeel Natu 		if ((vioapic->rtbl[pin].reg & IOART_REM_IRR) == 0)
461b5b28fc9SNeel Natu 			continue;
462b5b28fc9SNeel Natu 		if ((vioapic->rtbl[pin].reg & IOART_INTVEC) != vector)
463b5b28fc9SNeel Natu 			continue;
464b5b28fc9SNeel Natu 		vioapic->rtbl[pin].reg &= ~IOART_REM_IRR;
465b5b28fc9SNeel Natu 		if (vioapic->rtbl[pin].acnt > 0) {
466b5b28fc9SNeel Natu 			VIOAPIC_CTR2(vioapic, "ioapic pin%d: asserted at eoi, "
467b5b28fc9SNeel Natu 			    "acnt %d", pin, vioapic->rtbl[pin].acnt);
468b5b28fc9SNeel Natu 			vioapic_send_intr(vioapic, pin);
469b5b28fc9SNeel Natu 		}
470b5b28fc9SNeel Natu 	}
471b5b28fc9SNeel Natu 	VIOAPIC_UNLOCK(vioapic);
472b5b28fc9SNeel Natu }
473b5b28fc9SNeel Natu 
474565bbb86SNeel Natu struct vioapic *
475565bbb86SNeel Natu vioapic_init(struct vm *vm)
476565bbb86SNeel Natu {
477565bbb86SNeel Natu 	int i;
478565bbb86SNeel Natu 	struct vioapic *vioapic;
479565bbb86SNeel Natu 
480565bbb86SNeel Natu 	vioapic = malloc(sizeof(struct vioapic), M_VIOAPIC, M_WAITOK | M_ZERO);
481565bbb86SNeel Natu 
482565bbb86SNeel Natu 	vioapic->vm = vm;
4839c43cd07SNeel Natu 	mtx_init(&vioapic->mtx, "vioapic lock", NULL, MTX_SPIN);
484565bbb86SNeel Natu 
485565bbb86SNeel Natu 	/* Initialize all redirection entries to mask all interrupts */
486565bbb86SNeel Natu 	for (i = 0; i < REDIR_ENTRIES; i++)
487565bbb86SNeel Natu 		vioapic->rtbl[i].reg = 0x0001000000010000UL;
488565bbb86SNeel Natu 
489565bbb86SNeel Natu 	return (vioapic);
490565bbb86SNeel Natu }
491565bbb86SNeel Natu 
492565bbb86SNeel Natu void
493565bbb86SNeel Natu vioapic_cleanup(struct vioapic *vioapic)
494565bbb86SNeel Natu {
495565bbb86SNeel Natu 
496565bbb86SNeel Natu 	free(vioapic, M_VIOAPIC);
497565bbb86SNeel Natu }
498b5b28fc9SNeel Natu 
499b5b28fc9SNeel Natu int
500b5b28fc9SNeel Natu vioapic_pincount(struct vm *vm)
501b5b28fc9SNeel Natu {
502b5b28fc9SNeel Natu 
503b5b28fc9SNeel Natu 	return (REDIR_ENTRIES);
504b5b28fc9SNeel Natu }
505*483d953aSJohn Baldwin 
506*483d953aSJohn Baldwin #ifdef BHYVE_SNAPSHOT
507*483d953aSJohn Baldwin int
508*483d953aSJohn Baldwin vioapic_snapshot(struct vioapic *vioapic, struct vm_snapshot_meta *meta)
509*483d953aSJohn Baldwin {
510*483d953aSJohn Baldwin 	int ret;
511*483d953aSJohn Baldwin 	int i;
512*483d953aSJohn Baldwin 
513*483d953aSJohn Baldwin 	SNAPSHOT_VAR_OR_LEAVE(vioapic->ioregsel, meta, ret, done);
514*483d953aSJohn Baldwin 
515*483d953aSJohn Baldwin 	for (i = 0; i < nitems(vioapic->rtbl); i++) {
516*483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vioapic->rtbl[i].reg, meta, ret, done);
517*483d953aSJohn Baldwin 		SNAPSHOT_VAR_OR_LEAVE(vioapic->rtbl[i].acnt, meta, ret, done);
518*483d953aSJohn Baldwin 	}
519*483d953aSJohn Baldwin 
520*483d953aSJohn Baldwin done:
521*483d953aSJohn Baldwin 	return (ret);
522*483d953aSJohn Baldwin }
523*483d953aSJohn Baldwin #endif
524